fsl_soc.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725
  1. /*
  2. * FSL SoC setup code
  3. *
  4. * Maintained by Kumar Gala (see MAINTAINERS for contact information)
  5. *
  6. * 2006 (c) MontaVista Software, Inc.
  7. * Vitaly Bordug <vbordug@ru.mvista.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify it
  10. * under the terms of the GNU General Public License as published by the
  11. * Free Software Foundation; either version 2 of the License, or (at your
  12. * option) any later version.
  13. */
  14. #include <linux/stddef.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/errno.h>
  18. #include <linux/major.h>
  19. #include <linux/delay.h>
  20. #include <linux/irq.h>
  21. #include <linux/module.h>
  22. #include <linux/device.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/of_platform.h>
  25. #include <linux/phy.h>
  26. #include <linux/phy_fixed.h>
  27. #include <linux/spi/spi.h>
  28. #include <linux/fsl_devices.h>
  29. #include <linux/fs_enet_pd.h>
  30. #include <linux/fs_uart_pd.h>
  31. #include <asm/system.h>
  32. #include <asm/atomic.h>
  33. #include <asm/io.h>
  34. #include <asm/irq.h>
  35. #include <asm/time.h>
  36. #include <asm/prom.h>
  37. #include <sysdev/fsl_soc.h>
  38. #include <mm/mmu_decl.h>
  39. #include <asm/cpm2.h>
  40. extern void init_fcc_ioports(struct fs_platform_info*);
  41. extern void init_fec_ioports(struct fs_platform_info*);
  42. extern void init_smc_ioports(struct fs_uart_platform_info*);
  43. static phys_addr_t immrbase = -1;
  44. phys_addr_t get_immrbase(void)
  45. {
  46. struct device_node *soc;
  47. if (immrbase != -1)
  48. return immrbase;
  49. soc = of_find_node_by_type(NULL, "soc");
  50. if (soc) {
  51. int size;
  52. u32 naddr;
  53. const u32 *prop = of_get_property(soc, "#address-cells", &size);
  54. if (prop && size == 4)
  55. naddr = *prop;
  56. else
  57. naddr = 2;
  58. prop = of_get_property(soc, "ranges", &size);
  59. if (prop)
  60. immrbase = of_translate_address(soc, prop + naddr);
  61. of_node_put(soc);
  62. }
  63. return immrbase;
  64. }
  65. EXPORT_SYMBOL(get_immrbase);
  66. static u32 sysfreq = -1;
  67. u32 fsl_get_sys_freq(void)
  68. {
  69. struct device_node *soc;
  70. const u32 *prop;
  71. int size;
  72. if (sysfreq != -1)
  73. return sysfreq;
  74. soc = of_find_node_by_type(NULL, "soc");
  75. if (!soc)
  76. return -1;
  77. prop = of_get_property(soc, "clock-frequency", &size);
  78. if (!prop || size != sizeof(*prop) || *prop == 0)
  79. prop = of_get_property(soc, "bus-frequency", &size);
  80. if (prop && size == sizeof(*prop))
  81. sysfreq = *prop;
  82. of_node_put(soc);
  83. return sysfreq;
  84. }
  85. EXPORT_SYMBOL(fsl_get_sys_freq);
  86. #if defined(CONFIG_CPM2) || defined(CONFIG_QUICC_ENGINE) || defined(CONFIG_8xx)
  87. static u32 brgfreq = -1;
  88. u32 get_brgfreq(void)
  89. {
  90. struct device_node *node;
  91. const unsigned int *prop;
  92. int size;
  93. if (brgfreq != -1)
  94. return brgfreq;
  95. node = of_find_compatible_node(NULL, NULL, "fsl,cpm-brg");
  96. if (node) {
  97. prop = of_get_property(node, "clock-frequency", &size);
  98. if (prop && size == 4)
  99. brgfreq = *prop;
  100. of_node_put(node);
  101. return brgfreq;
  102. }
  103. /* Legacy device binding -- will go away when no users are left. */
  104. node = of_find_node_by_type(NULL, "cpm");
  105. if (!node)
  106. node = of_find_compatible_node(NULL, NULL, "fsl,qe");
  107. if (!node)
  108. node = of_find_node_by_type(NULL, "qe");
  109. if (node) {
  110. prop = of_get_property(node, "brg-frequency", &size);
  111. if (prop && size == 4)
  112. brgfreq = *prop;
  113. if (brgfreq == -1 || brgfreq == 0) {
  114. prop = of_get_property(node, "bus-frequency", &size);
  115. if (prop && size == 4)
  116. brgfreq = *prop / 2;
  117. }
  118. of_node_put(node);
  119. }
  120. return brgfreq;
  121. }
  122. EXPORT_SYMBOL(get_brgfreq);
  123. static u32 fs_baudrate = -1;
  124. u32 get_baudrate(void)
  125. {
  126. struct device_node *node;
  127. if (fs_baudrate != -1)
  128. return fs_baudrate;
  129. node = of_find_node_by_type(NULL, "serial");
  130. if (node) {
  131. int size;
  132. const unsigned int *prop = of_get_property(node,
  133. "current-speed", &size);
  134. if (prop)
  135. fs_baudrate = *prop;
  136. of_node_put(node);
  137. }
  138. return fs_baudrate;
  139. }
  140. EXPORT_SYMBOL(get_baudrate);
  141. #endif /* CONFIG_CPM2 */
  142. #ifdef CONFIG_FIXED_PHY
  143. static int __init of_add_fixed_phys(void)
  144. {
  145. int ret;
  146. struct device_node *np;
  147. u32 *fixed_link;
  148. struct fixed_phy_status status = {};
  149. for_each_node_by_name(np, "ethernet") {
  150. fixed_link = (u32 *)of_get_property(np, "fixed-link", NULL);
  151. if (!fixed_link)
  152. continue;
  153. status.link = 1;
  154. status.duplex = fixed_link[1];
  155. status.speed = fixed_link[2];
  156. status.pause = fixed_link[3];
  157. status.asym_pause = fixed_link[4];
  158. ret = fixed_phy_add(PHY_POLL, fixed_link[0], &status);
  159. if (ret) {
  160. of_node_put(np);
  161. return ret;
  162. }
  163. }
  164. return 0;
  165. }
  166. arch_initcall(of_add_fixed_phys);
  167. #endif /* CONFIG_FIXED_PHY */
  168. static int gfar_mdio_of_init_one(struct device_node *np)
  169. {
  170. int k;
  171. struct device_node *child = NULL;
  172. struct gianfar_mdio_data mdio_data;
  173. struct platform_device *mdio_dev;
  174. struct resource res;
  175. int ret;
  176. memset(&res, 0, sizeof(res));
  177. memset(&mdio_data, 0, sizeof(mdio_data));
  178. ret = of_address_to_resource(np, 0, &res);
  179. if (ret)
  180. return ret;
  181. mdio_dev = platform_device_register_simple("fsl-gianfar_mdio",
  182. res.start&0xfffff, &res, 1);
  183. if (IS_ERR(mdio_dev))
  184. return PTR_ERR(mdio_dev);
  185. for (k = 0; k < 32; k++)
  186. mdio_data.irq[k] = PHY_POLL;
  187. while ((child = of_get_next_child(np, child)) != NULL) {
  188. int irq = irq_of_parse_and_map(child, 0);
  189. if (irq != NO_IRQ) {
  190. const u32 *id = of_get_property(child, "reg", NULL);
  191. mdio_data.irq[*id] = irq;
  192. }
  193. }
  194. ret = platform_device_add_data(mdio_dev, &mdio_data,
  195. sizeof(struct gianfar_mdio_data));
  196. if (ret)
  197. platform_device_unregister(mdio_dev);
  198. return ret;
  199. }
  200. static int __init gfar_mdio_of_init(void)
  201. {
  202. struct device_node *np = NULL;
  203. for_each_compatible_node(np, NULL, "fsl,gianfar-mdio")
  204. gfar_mdio_of_init_one(np);
  205. /* try the deprecated version */
  206. for_each_compatible_node(np, "mdio", "gianfar");
  207. gfar_mdio_of_init_one(np);
  208. return 0;
  209. }
  210. arch_initcall(gfar_mdio_of_init);
  211. static const char *gfar_tx_intr = "tx";
  212. static const char *gfar_rx_intr = "rx";
  213. static const char *gfar_err_intr = "error";
  214. static int __init gfar_of_init(void)
  215. {
  216. struct device_node *np;
  217. unsigned int i;
  218. struct platform_device *gfar_dev;
  219. struct resource res;
  220. int ret;
  221. for (np = NULL, i = 0;
  222. (np = of_find_compatible_node(np, "network", "gianfar")) != NULL;
  223. i++) {
  224. struct resource r[4];
  225. struct device_node *phy, *mdio;
  226. struct gianfar_platform_data gfar_data;
  227. const unsigned int *id;
  228. const char *model;
  229. const char *ctype;
  230. const void *mac_addr;
  231. const phandle *ph;
  232. int n_res = 2;
  233. if (!of_device_is_available(np))
  234. continue;
  235. memset(r, 0, sizeof(r));
  236. memset(&gfar_data, 0, sizeof(gfar_data));
  237. ret = of_address_to_resource(np, 0, &r[0]);
  238. if (ret)
  239. goto err;
  240. of_irq_to_resource(np, 0, &r[1]);
  241. model = of_get_property(np, "model", NULL);
  242. /* If we aren't the FEC we have multiple interrupts */
  243. if (model && strcasecmp(model, "FEC")) {
  244. r[1].name = gfar_tx_intr;
  245. r[2].name = gfar_rx_intr;
  246. of_irq_to_resource(np, 1, &r[2]);
  247. r[3].name = gfar_err_intr;
  248. of_irq_to_resource(np, 2, &r[3]);
  249. n_res += 2;
  250. }
  251. gfar_dev =
  252. platform_device_register_simple("fsl-gianfar", i, &r[0],
  253. n_res);
  254. if (IS_ERR(gfar_dev)) {
  255. ret = PTR_ERR(gfar_dev);
  256. goto err;
  257. }
  258. mac_addr = of_get_mac_address(np);
  259. if (mac_addr)
  260. memcpy(gfar_data.mac_addr, mac_addr, 6);
  261. if (model && !strcasecmp(model, "TSEC"))
  262. gfar_data.device_flags =
  263. FSL_GIANFAR_DEV_HAS_GIGABIT |
  264. FSL_GIANFAR_DEV_HAS_COALESCE |
  265. FSL_GIANFAR_DEV_HAS_RMON |
  266. FSL_GIANFAR_DEV_HAS_MULTI_INTR;
  267. if (model && !strcasecmp(model, "eTSEC"))
  268. gfar_data.device_flags =
  269. FSL_GIANFAR_DEV_HAS_GIGABIT |
  270. FSL_GIANFAR_DEV_HAS_COALESCE |
  271. FSL_GIANFAR_DEV_HAS_RMON |
  272. FSL_GIANFAR_DEV_HAS_MULTI_INTR |
  273. FSL_GIANFAR_DEV_HAS_CSUM |
  274. FSL_GIANFAR_DEV_HAS_VLAN |
  275. FSL_GIANFAR_DEV_HAS_EXTENDED_HASH;
  276. ctype = of_get_property(np, "phy-connection-type", NULL);
  277. /* We only care about rgmii-id. The rest are autodetected */
  278. if (ctype && !strcmp(ctype, "rgmii-id"))
  279. gfar_data.interface = PHY_INTERFACE_MODE_RGMII_ID;
  280. else
  281. gfar_data.interface = PHY_INTERFACE_MODE_MII;
  282. if (of_get_property(np, "fsl,magic-packet", NULL))
  283. gfar_data.device_flags |= FSL_GIANFAR_DEV_HAS_MAGIC_PACKET;
  284. ph = of_get_property(np, "phy-handle", NULL);
  285. if (ph == NULL) {
  286. u32 *fixed_link;
  287. fixed_link = (u32 *)of_get_property(np, "fixed-link",
  288. NULL);
  289. if (!fixed_link) {
  290. ret = -ENODEV;
  291. goto unreg;
  292. }
  293. snprintf(gfar_data.bus_id, MII_BUS_ID_SIZE, "0");
  294. gfar_data.phy_id = fixed_link[0];
  295. } else {
  296. phy = of_find_node_by_phandle(*ph);
  297. if (phy == NULL) {
  298. ret = -ENODEV;
  299. goto unreg;
  300. }
  301. mdio = of_get_parent(phy);
  302. id = of_get_property(phy, "reg", NULL);
  303. ret = of_address_to_resource(mdio, 0, &res);
  304. if (ret) {
  305. of_node_put(phy);
  306. of_node_put(mdio);
  307. goto unreg;
  308. }
  309. gfar_data.phy_id = *id;
  310. snprintf(gfar_data.bus_id, MII_BUS_ID_SIZE, "%llx",
  311. (unsigned long long)res.start&0xfffff);
  312. of_node_put(phy);
  313. of_node_put(mdio);
  314. }
  315. ret =
  316. platform_device_add_data(gfar_dev, &gfar_data,
  317. sizeof(struct
  318. gianfar_platform_data));
  319. if (ret)
  320. goto unreg;
  321. }
  322. return 0;
  323. unreg:
  324. platform_device_unregister(gfar_dev);
  325. err:
  326. return ret;
  327. }
  328. arch_initcall(gfar_of_init);
  329. static enum fsl_usb2_phy_modes determine_usb_phy(const char *phy_type)
  330. {
  331. if (!phy_type)
  332. return FSL_USB2_PHY_NONE;
  333. if (!strcasecmp(phy_type, "ulpi"))
  334. return FSL_USB2_PHY_ULPI;
  335. if (!strcasecmp(phy_type, "utmi"))
  336. return FSL_USB2_PHY_UTMI;
  337. if (!strcasecmp(phy_type, "utmi_wide"))
  338. return FSL_USB2_PHY_UTMI_WIDE;
  339. if (!strcasecmp(phy_type, "serial"))
  340. return FSL_USB2_PHY_SERIAL;
  341. return FSL_USB2_PHY_NONE;
  342. }
  343. static int __init fsl_usb_of_init(void)
  344. {
  345. struct device_node *np;
  346. unsigned int i = 0;
  347. struct platform_device *usb_dev_mph = NULL, *usb_dev_dr_host = NULL,
  348. *usb_dev_dr_client = NULL;
  349. int ret;
  350. for_each_compatible_node(np, NULL, "fsl-usb2-mph") {
  351. struct resource r[2];
  352. struct fsl_usb2_platform_data usb_data;
  353. const unsigned char *prop = NULL;
  354. memset(&r, 0, sizeof(r));
  355. memset(&usb_data, 0, sizeof(usb_data));
  356. ret = of_address_to_resource(np, 0, &r[0]);
  357. if (ret)
  358. goto err;
  359. of_irq_to_resource(np, 0, &r[1]);
  360. usb_dev_mph =
  361. platform_device_register_simple("fsl-ehci", i, r, 2);
  362. if (IS_ERR(usb_dev_mph)) {
  363. ret = PTR_ERR(usb_dev_mph);
  364. goto err;
  365. }
  366. usb_dev_mph->dev.coherent_dma_mask = 0xffffffffUL;
  367. usb_dev_mph->dev.dma_mask = &usb_dev_mph->dev.coherent_dma_mask;
  368. usb_data.operating_mode = FSL_USB2_MPH_HOST;
  369. prop = of_get_property(np, "port0", NULL);
  370. if (prop)
  371. usb_data.port_enables |= FSL_USB2_PORT0_ENABLED;
  372. prop = of_get_property(np, "port1", NULL);
  373. if (prop)
  374. usb_data.port_enables |= FSL_USB2_PORT1_ENABLED;
  375. prop = of_get_property(np, "phy_type", NULL);
  376. usb_data.phy_mode = determine_usb_phy(prop);
  377. ret =
  378. platform_device_add_data(usb_dev_mph, &usb_data,
  379. sizeof(struct
  380. fsl_usb2_platform_data));
  381. if (ret)
  382. goto unreg_mph;
  383. i++;
  384. }
  385. for_each_compatible_node(np, NULL, "fsl-usb2-dr") {
  386. struct resource r[2];
  387. struct fsl_usb2_platform_data usb_data;
  388. const unsigned char *prop = NULL;
  389. memset(&r, 0, sizeof(r));
  390. memset(&usb_data, 0, sizeof(usb_data));
  391. ret = of_address_to_resource(np, 0, &r[0]);
  392. if (ret)
  393. goto unreg_mph;
  394. of_irq_to_resource(np, 0, &r[1]);
  395. prop = of_get_property(np, "dr_mode", NULL);
  396. if (!prop || !strcmp(prop, "host")) {
  397. usb_data.operating_mode = FSL_USB2_DR_HOST;
  398. usb_dev_dr_host = platform_device_register_simple(
  399. "fsl-ehci", i, r, 2);
  400. if (IS_ERR(usb_dev_dr_host)) {
  401. ret = PTR_ERR(usb_dev_dr_host);
  402. goto err;
  403. }
  404. } else if (prop && !strcmp(prop, "peripheral")) {
  405. usb_data.operating_mode = FSL_USB2_DR_DEVICE;
  406. usb_dev_dr_client = platform_device_register_simple(
  407. "fsl-usb2-udc", i, r, 2);
  408. if (IS_ERR(usb_dev_dr_client)) {
  409. ret = PTR_ERR(usb_dev_dr_client);
  410. goto err;
  411. }
  412. } else if (prop && !strcmp(prop, "otg")) {
  413. usb_data.operating_mode = FSL_USB2_DR_OTG;
  414. usb_dev_dr_host = platform_device_register_simple(
  415. "fsl-ehci", i, r, 2);
  416. if (IS_ERR(usb_dev_dr_host)) {
  417. ret = PTR_ERR(usb_dev_dr_host);
  418. goto err;
  419. }
  420. usb_dev_dr_client = platform_device_register_simple(
  421. "fsl-usb2-udc", i, r, 2);
  422. if (IS_ERR(usb_dev_dr_client)) {
  423. ret = PTR_ERR(usb_dev_dr_client);
  424. goto err;
  425. }
  426. } else {
  427. ret = -EINVAL;
  428. goto err;
  429. }
  430. prop = of_get_property(np, "phy_type", NULL);
  431. usb_data.phy_mode = determine_usb_phy(prop);
  432. if (usb_dev_dr_host) {
  433. usb_dev_dr_host->dev.coherent_dma_mask = 0xffffffffUL;
  434. usb_dev_dr_host->dev.dma_mask = &usb_dev_dr_host->
  435. dev.coherent_dma_mask;
  436. if ((ret = platform_device_add_data(usb_dev_dr_host,
  437. &usb_data, sizeof(struct
  438. fsl_usb2_platform_data))))
  439. goto unreg_dr;
  440. }
  441. if (usb_dev_dr_client) {
  442. usb_dev_dr_client->dev.coherent_dma_mask = 0xffffffffUL;
  443. usb_dev_dr_client->dev.dma_mask = &usb_dev_dr_client->
  444. dev.coherent_dma_mask;
  445. if ((ret = platform_device_add_data(usb_dev_dr_client,
  446. &usb_data, sizeof(struct
  447. fsl_usb2_platform_data))))
  448. goto unreg_dr;
  449. }
  450. i++;
  451. }
  452. return 0;
  453. unreg_dr:
  454. if (usb_dev_dr_host)
  455. platform_device_unregister(usb_dev_dr_host);
  456. if (usb_dev_dr_client)
  457. platform_device_unregister(usb_dev_dr_client);
  458. unreg_mph:
  459. if (usb_dev_mph)
  460. platform_device_unregister(usb_dev_mph);
  461. err:
  462. return ret;
  463. }
  464. arch_initcall(fsl_usb_of_init);
  465. static int __init of_fsl_spi_probe(char *type, char *compatible, u32 sysclk,
  466. struct spi_board_info *board_infos,
  467. unsigned int num_board_infos,
  468. void (*activate_cs)(u8 cs, u8 polarity),
  469. void (*deactivate_cs)(u8 cs, u8 polarity))
  470. {
  471. struct device_node *np;
  472. unsigned int i = 0;
  473. for_each_compatible_node(np, type, compatible) {
  474. int ret;
  475. unsigned int j;
  476. const void *prop;
  477. struct resource res[2];
  478. struct platform_device *pdev;
  479. struct fsl_spi_platform_data pdata = {
  480. .activate_cs = activate_cs,
  481. .deactivate_cs = deactivate_cs,
  482. };
  483. memset(res, 0, sizeof(res));
  484. pdata.sysclk = sysclk;
  485. prop = of_get_property(np, "reg", NULL);
  486. if (!prop)
  487. goto err;
  488. pdata.bus_num = *(u32 *)prop;
  489. prop = of_get_property(np, "cell-index", NULL);
  490. if (prop)
  491. i = *(u32 *)prop;
  492. prop = of_get_property(np, "mode", NULL);
  493. if (prop && !strcmp(prop, "cpu-qe"))
  494. pdata.qe_mode = 1;
  495. for (j = 0; j < num_board_infos; j++) {
  496. if (board_infos[j].bus_num == pdata.bus_num)
  497. pdata.max_chipselect++;
  498. }
  499. if (!pdata.max_chipselect)
  500. continue;
  501. ret = of_address_to_resource(np, 0, &res[0]);
  502. if (ret)
  503. goto err;
  504. ret = of_irq_to_resource(np, 0, &res[1]);
  505. if (ret == NO_IRQ)
  506. goto err;
  507. pdev = platform_device_alloc("mpc83xx_spi", i);
  508. if (!pdev)
  509. goto err;
  510. ret = platform_device_add_data(pdev, &pdata, sizeof(pdata));
  511. if (ret)
  512. goto unreg;
  513. ret = platform_device_add_resources(pdev, res,
  514. ARRAY_SIZE(res));
  515. if (ret)
  516. goto unreg;
  517. ret = platform_device_add(pdev);
  518. if (ret)
  519. goto unreg;
  520. goto next;
  521. unreg:
  522. platform_device_del(pdev);
  523. err:
  524. pr_err("%s: registration failed\n", np->full_name);
  525. next:
  526. i++;
  527. }
  528. return i;
  529. }
  530. int __init fsl_spi_init(struct spi_board_info *board_infos,
  531. unsigned int num_board_infos,
  532. void (*activate_cs)(u8 cs, u8 polarity),
  533. void (*deactivate_cs)(u8 cs, u8 polarity))
  534. {
  535. u32 sysclk = -1;
  536. int ret;
  537. #ifdef CONFIG_QUICC_ENGINE
  538. /* SPI controller is either clocked from QE or SoC clock */
  539. sysclk = get_brgfreq();
  540. #endif
  541. if (sysclk == -1) {
  542. sysclk = fsl_get_sys_freq();
  543. if (sysclk == -1)
  544. return -ENODEV;
  545. }
  546. ret = of_fsl_spi_probe(NULL, "fsl,spi", sysclk, board_infos,
  547. num_board_infos, activate_cs, deactivate_cs);
  548. if (!ret)
  549. of_fsl_spi_probe("spi", "fsl_spi", sysclk, board_infos,
  550. num_board_infos, activate_cs, deactivate_cs);
  551. return spi_register_board_info(board_infos, num_board_infos);
  552. }
  553. #if defined(CONFIG_PPC_85xx) || defined(CONFIG_PPC_86xx)
  554. static __be32 __iomem *rstcr;
  555. static int __init setup_rstcr(void)
  556. {
  557. struct device_node *np;
  558. np = of_find_node_by_name(NULL, "global-utilities");
  559. if ((np && of_get_property(np, "fsl,has-rstcr", NULL))) {
  560. const u32 *prop = of_get_property(np, "reg", NULL);
  561. if (prop) {
  562. /* map reset control register
  563. * 0xE00B0 is offset of reset control register
  564. */
  565. rstcr = ioremap(get_immrbase() + *prop + 0xB0, 0xff);
  566. if (!rstcr)
  567. printk (KERN_EMERG "Error: reset control "
  568. "register not mapped!\n");
  569. }
  570. } else
  571. printk (KERN_INFO "rstcr compatible register does not exist!\n");
  572. if (np)
  573. of_node_put(np);
  574. return 0;
  575. }
  576. arch_initcall(setup_rstcr);
  577. void fsl_rstcr_restart(char *cmd)
  578. {
  579. local_irq_disable();
  580. if (rstcr)
  581. /* set reset control register */
  582. out_be32(rstcr, 0x2); /* HRESET_REQ */
  583. while (1) ;
  584. }
  585. #endif
  586. #if defined(CONFIG_FB_FSL_DIU) || defined(CONFIG_FB_FSL_DIU_MODULE)
  587. struct platform_diu_data_ops diu_ops;
  588. EXPORT_SYMBOL(diu_ops);
  589. #endif