pci.h 6.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230
  1. #ifndef __ASM_POWERPC_PCI_H
  2. #define __ASM_POWERPC_PCI_H
  3. #ifdef __KERNEL__
  4. /*
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version
  8. * 2 of the License, or (at your option) any later version.
  9. */
  10. #include <linux/types.h>
  11. #include <linux/slab.h>
  12. #include <linux/string.h>
  13. #include <linux/dma-mapping.h>
  14. #include <asm/machdep.h>
  15. #include <asm/scatterlist.h>
  16. #include <asm/io.h>
  17. #include <asm/prom.h>
  18. #include <asm/pci-bridge.h>
  19. #include <asm-generic/pci-dma-compat.h>
  20. #define PCIBIOS_MIN_IO 0x1000
  21. #define PCIBIOS_MIN_MEM 0x10000000
  22. struct pci_dev;
  23. /* Values for the `which' argument to sys_pciconfig_iobase syscall. */
  24. #define IOBASE_BRIDGE_NUMBER 0
  25. #define IOBASE_MEMORY 1
  26. #define IOBASE_IO 2
  27. #define IOBASE_ISA_IO 3
  28. #define IOBASE_ISA_MEM 4
  29. /*
  30. * Set this to 1 if you want the kernel to re-assign all PCI
  31. * bus numbers (don't do that on ppc64 yet !)
  32. */
  33. #define pcibios_assign_all_busses() (ppc_pci_flags & \
  34. PPC_PCI_REASSIGN_ALL_BUS)
  35. #define pcibios_scan_all_fns(a, b) 0
  36. static inline void pcibios_set_master(struct pci_dev *dev)
  37. {
  38. /* No special bus mastering setup handling */
  39. }
  40. static inline void pcibios_penalize_isa_irq(int irq, int active)
  41. {
  42. /* We don't do dynamic PCI IRQ allocation */
  43. }
  44. #define HAVE_ARCH_PCI_GET_LEGACY_IDE_IRQ
  45. static inline int pci_get_legacy_ide_irq(struct pci_dev *dev, int channel)
  46. {
  47. if (ppc_md.pci_get_legacy_ide_irq)
  48. return ppc_md.pci_get_legacy_ide_irq(dev, channel);
  49. return channel ? 15 : 14;
  50. }
  51. #ifdef CONFIG_PCI
  52. extern void set_pci_dma_ops(struct dma_mapping_ops *dma_ops);
  53. extern struct dma_mapping_ops *get_pci_dma_ops(void);
  54. #else /* CONFIG_PCI */
  55. #define set_pci_dma_ops(d)
  56. #define get_pci_dma_ops() NULL
  57. #endif
  58. #ifdef CONFIG_PPC64
  59. /*
  60. * We want to avoid touching the cacheline size or MWI bit.
  61. * pSeries firmware sets the cacheline size (which is not the cpu cacheline
  62. * size in all cases) and hardware treats MWI the same as memory write.
  63. */
  64. #define PCI_DISABLE_MWI
  65. #ifdef CONFIG_PCI
  66. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  67. enum pci_dma_burst_strategy *strat,
  68. unsigned long *strategy_parameter)
  69. {
  70. unsigned long cacheline_size;
  71. u8 byte;
  72. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &byte);
  73. if (byte == 0)
  74. cacheline_size = 1024;
  75. else
  76. cacheline_size = (int) byte * 4;
  77. *strat = PCI_DMA_BURST_MULTIPLE;
  78. *strategy_parameter = cacheline_size;
  79. }
  80. #endif
  81. #else /* 32-bit */
  82. #ifdef CONFIG_PCI
  83. static inline void pci_dma_burst_advice(struct pci_dev *pdev,
  84. enum pci_dma_burst_strategy *strat,
  85. unsigned long *strategy_parameter)
  86. {
  87. *strat = PCI_DMA_BURST_INFINITY;
  88. *strategy_parameter = ~0UL;
  89. }
  90. #endif
  91. #endif /* CONFIG_PPC64 */
  92. extern int pci_domain_nr(struct pci_bus *bus);
  93. /* Decide whether to display the domain number in /proc */
  94. extern int pci_proc_domain(struct pci_bus *bus);
  95. struct vm_area_struct;
  96. /* Map a range of PCI memory or I/O space for a device into user space */
  97. int pci_mmap_page_range(struct pci_dev *pdev, struct vm_area_struct *vma,
  98. enum pci_mmap_state mmap_state, int write_combine);
  99. /* Tell drivers/pci/proc.c that we have pci_mmap_page_range() */
  100. #define HAVE_PCI_MMAP 1
  101. #if defined(CONFIG_PPC64) || defined(CONFIG_NOT_COHERENT_CACHE)
  102. /*
  103. * For 64-bit kernels, pci_unmap_{single,page} is not a nop.
  104. * For 32-bit non-coherent kernels, pci_dma_sync_single_for_cpu() and
  105. * so on are not nops.
  106. * and thus...
  107. */
  108. #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME) \
  109. dma_addr_t ADDR_NAME;
  110. #define DECLARE_PCI_UNMAP_LEN(LEN_NAME) \
  111. __u32 LEN_NAME;
  112. #define pci_unmap_addr(PTR, ADDR_NAME) \
  113. ((PTR)->ADDR_NAME)
  114. #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) \
  115. (((PTR)->ADDR_NAME) = (VAL))
  116. #define pci_unmap_len(PTR, LEN_NAME) \
  117. ((PTR)->LEN_NAME)
  118. #define pci_unmap_len_set(PTR, LEN_NAME, VAL) \
  119. (((PTR)->LEN_NAME) = (VAL))
  120. #else /* 32-bit && coherent */
  121. /* pci_unmap_{page,single} is a nop so... */
  122. #define DECLARE_PCI_UNMAP_ADDR(ADDR_NAME)
  123. #define DECLARE_PCI_UNMAP_LEN(LEN_NAME)
  124. #define pci_unmap_addr(PTR, ADDR_NAME) (0)
  125. #define pci_unmap_addr_set(PTR, ADDR_NAME, VAL) do { } while (0)
  126. #define pci_unmap_len(PTR, LEN_NAME) (0)
  127. #define pci_unmap_len_set(PTR, LEN_NAME, VAL) do { } while (0)
  128. #endif /* CONFIG_PPC64 || CONFIG_NOT_COHERENT_CACHE */
  129. #ifdef CONFIG_PPC64
  130. /* The PCI address space does not equal the physical memory address
  131. * space (we have an IOMMU). The IDE and SCSI device layers use
  132. * this boolean for bounce buffer decisions.
  133. */
  134. #define PCI_DMA_BUS_IS_PHYS (0)
  135. #else /* 32-bit */
  136. /* The PCI address space does equal the physical memory
  137. * address space (no IOMMU). The IDE and SCSI device layers use
  138. * this boolean for bounce buffer decisions.
  139. */
  140. #define PCI_DMA_BUS_IS_PHYS (1)
  141. #endif /* CONFIG_PPC64 */
  142. extern void pcibios_resource_to_bus(struct pci_dev *dev,
  143. struct pci_bus_region *region,
  144. struct resource *res);
  145. extern void pcibios_bus_to_resource(struct pci_dev *dev,
  146. struct resource *res,
  147. struct pci_bus_region *region);
  148. static inline struct resource *pcibios_select_root(struct pci_dev *pdev,
  149. struct resource *res)
  150. {
  151. struct resource *root = NULL;
  152. if (res->flags & IORESOURCE_IO)
  153. root = &ioport_resource;
  154. if (res->flags & IORESOURCE_MEM)
  155. root = &iomem_resource;
  156. return root;
  157. }
  158. extern void pcibios_setup_new_device(struct pci_dev *dev);
  159. extern void pcibios_claim_one_bus(struct pci_bus *b);
  160. extern void pcibios_resource_survey(void);
  161. extern struct pci_controller *init_phb_dynamic(struct device_node *dn);
  162. extern struct pci_dev *of_create_pci_dev(struct device_node *node,
  163. struct pci_bus *bus, int devfn);
  164. extern void of_scan_pci_bridge(struct device_node *node,
  165. struct pci_dev *dev);
  166. extern void of_scan_bus(struct device_node *node, struct pci_bus *bus);
  167. extern int pci_read_irq_line(struct pci_dev *dev);
  168. struct file;
  169. extern pgprot_t pci_phys_mem_access_prot(struct file *file,
  170. unsigned long pfn,
  171. unsigned long size,
  172. pgprot_t prot);
  173. #define HAVE_ARCH_PCI_RESOURCE_TO_USER
  174. extern void pci_resource_to_user(const struct pci_dev *dev, int bar,
  175. const struct resource *rsrc,
  176. resource_size_t *start, resource_size_t *end);
  177. extern void pcibios_do_bus_setup(struct pci_bus *bus);
  178. extern void pcibios_fixup_of_probed_bus(struct pci_bus *bus);
  179. #endif /* __KERNEL__ */
  180. #endif /* __ASM_POWERPC_PCI_H */