8250_pci.c 112 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439
  1. /*
  2. * Probe module for 8250/16550-type PCI serial ports.
  3. *
  4. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  5. *
  6. * Copyright (C) 2001 Russell King, All Rights Reserved.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License.
  11. */
  12. #include <linux/module.h>
  13. #include <linux/init.h>
  14. #include <linux/pci.h>
  15. #include <linux/string.h>
  16. #include <linux/kernel.h>
  17. #include <linux/slab.h>
  18. #include <linux/delay.h>
  19. #include <linux/tty.h>
  20. #include <linux/serial_reg.h>
  21. #include <linux/serial_core.h>
  22. #include <linux/8250_pci.h>
  23. #include <linux/bitops.h>
  24. #include <asm/byteorder.h>
  25. #include <asm/io.h>
  26. #include "8250.h"
  27. #undef SERIAL_DEBUG_PCI
  28. /*
  29. * init function returns:
  30. * > 0 - number of ports
  31. * = 0 - use board->num_ports
  32. * < 0 - error
  33. */
  34. struct pci_serial_quirk {
  35. u32 vendor;
  36. u32 device;
  37. u32 subvendor;
  38. u32 subdevice;
  39. int (*probe)(struct pci_dev *dev);
  40. int (*init)(struct pci_dev *dev);
  41. int (*setup)(struct serial_private *,
  42. const struct pciserial_board *,
  43. struct uart_8250_port *, int);
  44. void (*exit)(struct pci_dev *dev);
  45. };
  46. #define PCI_NUM_BAR_RESOURCES 6
  47. struct serial_private {
  48. struct pci_dev *dev;
  49. unsigned int nr;
  50. void __iomem *remapped_bar[PCI_NUM_BAR_RESOURCES];
  51. struct pci_serial_quirk *quirk;
  52. int line[0];
  53. };
  54. static int pci_default_setup(struct serial_private*,
  55. const struct pciserial_board*, struct uart_8250_port *, int);
  56. static void moan_device(const char *str, struct pci_dev *dev)
  57. {
  58. printk(KERN_WARNING
  59. "%s: %s\n"
  60. "Please send the output of lspci -vv, this\n"
  61. "message (0x%04x,0x%04x,0x%04x,0x%04x), the\n"
  62. "manufacturer and name of serial board or\n"
  63. "modem board to rmk+serial@arm.linux.org.uk.\n",
  64. pci_name(dev), str, dev->vendor, dev->device,
  65. dev->subsystem_vendor, dev->subsystem_device);
  66. }
  67. static int
  68. setup_port(struct serial_private *priv, struct uart_8250_port *port,
  69. int bar, int offset, int regshift)
  70. {
  71. struct pci_dev *dev = priv->dev;
  72. unsigned long base, len;
  73. if (bar >= PCI_NUM_BAR_RESOURCES)
  74. return -EINVAL;
  75. base = pci_resource_start(dev, bar);
  76. if (pci_resource_flags(dev, bar) & IORESOURCE_MEM) {
  77. len = pci_resource_len(dev, bar);
  78. if (!priv->remapped_bar[bar])
  79. priv->remapped_bar[bar] = ioremap_nocache(base, len);
  80. if (!priv->remapped_bar[bar])
  81. return -ENOMEM;
  82. port->port.iotype = UPIO_MEM;
  83. port->port.iobase = 0;
  84. port->port.mapbase = base + offset;
  85. port->port.membase = priv->remapped_bar[bar] + offset;
  86. port->port.regshift = regshift;
  87. } else {
  88. port->port.iotype = UPIO_PORT;
  89. port->port.iobase = base + offset;
  90. port->port.mapbase = 0;
  91. port->port.membase = NULL;
  92. port->port.regshift = 0;
  93. }
  94. return 0;
  95. }
  96. /*
  97. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  98. */
  99. static int addidata_apci7800_setup(struct serial_private *priv,
  100. const struct pciserial_board *board,
  101. struct uart_8250_port *port, int idx)
  102. {
  103. unsigned int bar = 0, offset = board->first_offset;
  104. bar = FL_GET_BASE(board->flags);
  105. if (idx < 2) {
  106. offset += idx * board->uart_offset;
  107. } else if ((idx >= 2) && (idx < 4)) {
  108. bar += 1;
  109. offset += ((idx - 2) * board->uart_offset);
  110. } else if ((idx >= 4) && (idx < 6)) {
  111. bar += 2;
  112. offset += ((idx - 4) * board->uart_offset);
  113. } else if (idx >= 6) {
  114. bar += 3;
  115. offset += ((idx - 6) * board->uart_offset);
  116. }
  117. return setup_port(priv, port, bar, offset, board->reg_shift);
  118. }
  119. /*
  120. * AFAVLAB uses a different mixture of BARs and offsets
  121. * Not that ugly ;) -- HW
  122. */
  123. static int
  124. afavlab_setup(struct serial_private *priv, const struct pciserial_board *board,
  125. struct uart_8250_port *port, int idx)
  126. {
  127. unsigned int bar, offset = board->first_offset;
  128. bar = FL_GET_BASE(board->flags);
  129. if (idx < 4)
  130. bar += idx;
  131. else {
  132. bar = 4;
  133. offset += (idx - 4) * board->uart_offset;
  134. }
  135. return setup_port(priv, port, bar, offset, board->reg_shift);
  136. }
  137. /*
  138. * HP's Remote Management Console. The Diva chip came in several
  139. * different versions. N-class, L2000 and A500 have two Diva chips, each
  140. * with 3 UARTs (the third UART on the second chip is unused). Superdome
  141. * and Keystone have one Diva chip with 3 UARTs. Some later machines have
  142. * one Diva chip, but it has been expanded to 5 UARTs.
  143. */
  144. static int pci_hp_diva_init(struct pci_dev *dev)
  145. {
  146. int rc = 0;
  147. switch (dev->subsystem_device) {
  148. case PCI_DEVICE_ID_HP_DIVA_TOSCA1:
  149. case PCI_DEVICE_ID_HP_DIVA_HALFDOME:
  150. case PCI_DEVICE_ID_HP_DIVA_KEYSTONE:
  151. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  152. rc = 3;
  153. break;
  154. case PCI_DEVICE_ID_HP_DIVA_TOSCA2:
  155. rc = 2;
  156. break;
  157. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  158. rc = 4;
  159. break;
  160. case PCI_DEVICE_ID_HP_DIVA_POWERBAR:
  161. case PCI_DEVICE_ID_HP_DIVA_HURRICANE:
  162. rc = 1;
  163. break;
  164. }
  165. return rc;
  166. }
  167. /*
  168. * HP's Diva chip puts the 4th/5th serial port further out, and
  169. * some serial ports are supposed to be hidden on certain models.
  170. */
  171. static int
  172. pci_hp_diva_setup(struct serial_private *priv,
  173. const struct pciserial_board *board,
  174. struct uart_8250_port *port, int idx)
  175. {
  176. unsigned int offset = board->first_offset;
  177. unsigned int bar = FL_GET_BASE(board->flags);
  178. switch (priv->dev->subsystem_device) {
  179. case PCI_DEVICE_ID_HP_DIVA_MAESTRO:
  180. if (idx == 3)
  181. idx++;
  182. break;
  183. case PCI_DEVICE_ID_HP_DIVA_EVEREST:
  184. if (idx > 0)
  185. idx++;
  186. if (idx > 2)
  187. idx++;
  188. break;
  189. }
  190. if (idx > 2)
  191. offset = 0x18;
  192. offset += idx * board->uart_offset;
  193. return setup_port(priv, port, bar, offset, board->reg_shift);
  194. }
  195. /*
  196. * Added for EKF Intel i960 serial boards
  197. */
  198. static int pci_inteli960ni_init(struct pci_dev *dev)
  199. {
  200. unsigned long oldval;
  201. if (!(dev->subsystem_device & 0x1000))
  202. return -ENODEV;
  203. /* is firmware started? */
  204. pci_read_config_dword(dev, 0x44, (void *)&oldval);
  205. if (oldval == 0x00001000L) { /* RESET value */
  206. printk(KERN_DEBUG "Local i960 firmware missing");
  207. return -ENODEV;
  208. }
  209. return 0;
  210. }
  211. /*
  212. * Some PCI serial cards using the PLX 9050 PCI interface chip require
  213. * that the card interrupt be explicitly enabled or disabled. This
  214. * seems to be mainly needed on card using the PLX which also use I/O
  215. * mapped memory.
  216. */
  217. static int pci_plx9050_init(struct pci_dev *dev)
  218. {
  219. u8 irq_config;
  220. void __iomem *p;
  221. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0) {
  222. moan_device("no memory in bar 0", dev);
  223. return 0;
  224. }
  225. irq_config = 0x41;
  226. if (dev->vendor == PCI_VENDOR_ID_PANACOM ||
  227. dev->subsystem_vendor == PCI_SUBVENDOR_ID_EXSYS)
  228. irq_config = 0x43;
  229. if ((dev->vendor == PCI_VENDOR_ID_PLX) &&
  230. (dev->device == PCI_DEVICE_ID_PLX_ROMULUS))
  231. /*
  232. * As the megawolf cards have the int pins active
  233. * high, and have 2 UART chips, both ints must be
  234. * enabled on the 9050. Also, the UARTS are set in
  235. * 16450 mode by default, so we have to enable the
  236. * 16C950 'enhanced' mode so that we can use the
  237. * deep FIFOs
  238. */
  239. irq_config = 0x5b;
  240. /*
  241. * enable/disable interrupts
  242. */
  243. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  244. if (p == NULL)
  245. return -ENOMEM;
  246. writel(irq_config, p + 0x4c);
  247. /*
  248. * Read the register back to ensure that it took effect.
  249. */
  250. readl(p + 0x4c);
  251. iounmap(p);
  252. return 0;
  253. }
  254. static void pci_plx9050_exit(struct pci_dev *dev)
  255. {
  256. u8 __iomem *p;
  257. if ((pci_resource_flags(dev, 0) & IORESOURCE_MEM) == 0)
  258. return;
  259. /*
  260. * disable interrupts
  261. */
  262. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  263. if (p != NULL) {
  264. writel(0, p + 0x4c);
  265. /*
  266. * Read the register back to ensure that it took effect.
  267. */
  268. readl(p + 0x4c);
  269. iounmap(p);
  270. }
  271. }
  272. #define NI8420_INT_ENABLE_REG 0x38
  273. #define NI8420_INT_ENABLE_BIT 0x2000
  274. static void pci_ni8420_exit(struct pci_dev *dev)
  275. {
  276. void __iomem *p;
  277. unsigned long base, len;
  278. unsigned int bar = 0;
  279. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  280. moan_device("no memory in bar", dev);
  281. return;
  282. }
  283. base = pci_resource_start(dev, bar);
  284. len = pci_resource_len(dev, bar);
  285. p = ioremap_nocache(base, len);
  286. if (p == NULL)
  287. return;
  288. /* Disable the CPU Interrupt */
  289. writel(readl(p + NI8420_INT_ENABLE_REG) & ~(NI8420_INT_ENABLE_BIT),
  290. p + NI8420_INT_ENABLE_REG);
  291. iounmap(p);
  292. }
  293. /* MITE registers */
  294. #define MITE_IOWBSR1 0xc4
  295. #define MITE_IOWCR1 0xf4
  296. #define MITE_LCIMR1 0x08
  297. #define MITE_LCIMR2 0x10
  298. #define MITE_LCIMR2_CLR_CPU_IE (1 << 30)
  299. static void pci_ni8430_exit(struct pci_dev *dev)
  300. {
  301. void __iomem *p;
  302. unsigned long base, len;
  303. unsigned int bar = 0;
  304. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  305. moan_device("no memory in bar", dev);
  306. return;
  307. }
  308. base = pci_resource_start(dev, bar);
  309. len = pci_resource_len(dev, bar);
  310. p = ioremap_nocache(base, len);
  311. if (p == NULL)
  312. return;
  313. /* Disable the CPU Interrupt */
  314. writel(MITE_LCIMR2_CLR_CPU_IE, p + MITE_LCIMR2);
  315. iounmap(p);
  316. }
  317. /* SBS Technologies Inc. PMC-OCTPRO and P-OCTAL cards */
  318. static int
  319. sbs_setup(struct serial_private *priv, const struct pciserial_board *board,
  320. struct uart_8250_port *port, int idx)
  321. {
  322. unsigned int bar, offset = board->first_offset;
  323. bar = 0;
  324. if (idx < 4) {
  325. /* first four channels map to 0, 0x100, 0x200, 0x300 */
  326. offset += idx * board->uart_offset;
  327. } else if (idx < 8) {
  328. /* last four channels map to 0x1000, 0x1100, 0x1200, 0x1300 */
  329. offset += idx * board->uart_offset + 0xC00;
  330. } else /* we have only 8 ports on PMC-OCTALPRO */
  331. return 1;
  332. return setup_port(priv, port, bar, offset, board->reg_shift);
  333. }
  334. /*
  335. * This does initialization for PMC OCTALPRO cards:
  336. * maps the device memory, resets the UARTs (needed, bc
  337. * if the module is removed and inserted again, the card
  338. * is in the sleep mode) and enables global interrupt.
  339. */
  340. /* global control register offset for SBS PMC-OctalPro */
  341. #define OCT_REG_CR_OFF 0x500
  342. static int sbs_init(struct pci_dev *dev)
  343. {
  344. u8 __iomem *p;
  345. p = pci_ioremap_bar(dev, 0);
  346. if (p == NULL)
  347. return -ENOMEM;
  348. /* Set bit-4 Control Register (UART RESET) in to reset the uarts */
  349. writeb(0x10, p + OCT_REG_CR_OFF);
  350. udelay(50);
  351. writeb(0x0, p + OCT_REG_CR_OFF);
  352. /* Set bit-2 (INTENABLE) of Control Register */
  353. writeb(0x4, p + OCT_REG_CR_OFF);
  354. iounmap(p);
  355. return 0;
  356. }
  357. /*
  358. * Disables the global interrupt of PMC-OctalPro
  359. */
  360. static void sbs_exit(struct pci_dev *dev)
  361. {
  362. u8 __iomem *p;
  363. p = pci_ioremap_bar(dev, 0);
  364. /* FIXME: What if resource_len < OCT_REG_CR_OFF */
  365. if (p != NULL)
  366. writeb(0, p + OCT_REG_CR_OFF);
  367. iounmap(p);
  368. }
  369. /*
  370. * SIIG serial cards have an PCI interface chip which also controls
  371. * the UART clocking frequency. Each UART can be clocked independently
  372. * (except cards equipped with 4 UARTs) and initial clocking settings
  373. * are stored in the EEPROM chip. It can cause problems because this
  374. * version of serial driver doesn't support differently clocked UART's
  375. * on single PCI card. To prevent this, initialization functions set
  376. * high frequency clocking for all UART's on given card. It is safe (I
  377. * hope) because it doesn't touch EEPROM settings to prevent conflicts
  378. * with other OSes (like M$ DOS).
  379. *
  380. * SIIG support added by Andrey Panin <pazke@donpac.ru>, 10/1999
  381. *
  382. * There is two family of SIIG serial cards with different PCI
  383. * interface chip and different configuration methods:
  384. * - 10x cards have control registers in IO and/or memory space;
  385. * - 20x cards have control registers in standard PCI configuration space.
  386. *
  387. * Note: all 10x cards have PCI device ids 0x10..
  388. * all 20x cards have PCI device ids 0x20..
  389. *
  390. * There are also Quartet Serial cards which use Oxford Semiconductor
  391. * 16954 quad UART PCI chip clocked by 18.432 MHz quartz.
  392. *
  393. * Note: some SIIG cards are probed by the parport_serial object.
  394. */
  395. #define PCI_DEVICE_ID_SIIG_1S_10x (PCI_DEVICE_ID_SIIG_1S_10x_550 & 0xfffc)
  396. #define PCI_DEVICE_ID_SIIG_2S_10x (PCI_DEVICE_ID_SIIG_2S_10x_550 & 0xfff8)
  397. static int pci_siig10x_init(struct pci_dev *dev)
  398. {
  399. u16 data;
  400. void __iomem *p;
  401. switch (dev->device & 0xfff8) {
  402. case PCI_DEVICE_ID_SIIG_1S_10x: /* 1S */
  403. data = 0xffdf;
  404. break;
  405. case PCI_DEVICE_ID_SIIG_2S_10x: /* 2S, 2S1P */
  406. data = 0xf7ff;
  407. break;
  408. default: /* 1S1P, 4S */
  409. data = 0xfffb;
  410. break;
  411. }
  412. p = ioremap_nocache(pci_resource_start(dev, 0), 0x80);
  413. if (p == NULL)
  414. return -ENOMEM;
  415. writew(readw(p + 0x28) & data, p + 0x28);
  416. readw(p + 0x28);
  417. iounmap(p);
  418. return 0;
  419. }
  420. #define PCI_DEVICE_ID_SIIG_2S_20x (PCI_DEVICE_ID_SIIG_2S_20x_550 & 0xfffc)
  421. #define PCI_DEVICE_ID_SIIG_2S1P_20x (PCI_DEVICE_ID_SIIG_2S1P_20x_550 & 0xfffc)
  422. static int pci_siig20x_init(struct pci_dev *dev)
  423. {
  424. u8 data;
  425. /* Change clock frequency for the first UART. */
  426. pci_read_config_byte(dev, 0x6f, &data);
  427. pci_write_config_byte(dev, 0x6f, data & 0xef);
  428. /* If this card has 2 UART, we have to do the same with second UART. */
  429. if (((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S_20x) ||
  430. ((dev->device & 0xfffc) == PCI_DEVICE_ID_SIIG_2S1P_20x)) {
  431. pci_read_config_byte(dev, 0x73, &data);
  432. pci_write_config_byte(dev, 0x73, data & 0xef);
  433. }
  434. return 0;
  435. }
  436. static int pci_siig_init(struct pci_dev *dev)
  437. {
  438. unsigned int type = dev->device & 0xff00;
  439. if (type == 0x1000)
  440. return pci_siig10x_init(dev);
  441. else if (type == 0x2000)
  442. return pci_siig20x_init(dev);
  443. moan_device("Unknown SIIG card", dev);
  444. return -ENODEV;
  445. }
  446. static int pci_siig_setup(struct serial_private *priv,
  447. const struct pciserial_board *board,
  448. struct uart_8250_port *port, int idx)
  449. {
  450. unsigned int bar = FL_GET_BASE(board->flags) + idx, offset = 0;
  451. if (idx > 3) {
  452. bar = 4;
  453. offset = (idx - 4) * 8;
  454. }
  455. return setup_port(priv, port, bar, offset, 0);
  456. }
  457. /*
  458. * Timedia has an explosion of boards, and to avoid the PCI table from
  459. * growing *huge*, we use this function to collapse some 70 entries
  460. * in the PCI table into one, for sanity's and compactness's sake.
  461. */
  462. static const unsigned short timedia_single_port[] = {
  463. 0x4025, 0x4027, 0x4028, 0x5025, 0x5027, 0
  464. };
  465. static const unsigned short timedia_dual_port[] = {
  466. 0x0002, 0x4036, 0x4037, 0x4038, 0x4078, 0x4079, 0x4085,
  467. 0x4088, 0x4089, 0x5037, 0x5078, 0x5079, 0x5085, 0x6079,
  468. 0x7079, 0x8079, 0x8137, 0x8138, 0x8237, 0x8238, 0x9079,
  469. 0x9137, 0x9138, 0x9237, 0x9238, 0xA079, 0xB079, 0xC079,
  470. 0xD079, 0
  471. };
  472. static const unsigned short timedia_quad_port[] = {
  473. 0x4055, 0x4056, 0x4095, 0x4096, 0x5056, 0x8156, 0x8157,
  474. 0x8256, 0x8257, 0x9056, 0x9156, 0x9157, 0x9158, 0x9159,
  475. 0x9256, 0x9257, 0xA056, 0xA157, 0xA158, 0xA159, 0xB056,
  476. 0xB157, 0
  477. };
  478. static const unsigned short timedia_eight_port[] = {
  479. 0x4065, 0x4066, 0x5065, 0x5066, 0x8166, 0x9066, 0x9166,
  480. 0x9167, 0x9168, 0xA066, 0xA167, 0xA168, 0
  481. };
  482. static const struct timedia_struct {
  483. int num;
  484. const unsigned short *ids;
  485. } timedia_data[] = {
  486. { 1, timedia_single_port },
  487. { 2, timedia_dual_port },
  488. { 4, timedia_quad_port },
  489. { 8, timedia_eight_port }
  490. };
  491. /*
  492. * There are nearly 70 different Timedia/SUNIX PCI serial devices. Instead of
  493. * listing them individually, this driver merely grabs them all with
  494. * PCI_ANY_ID. Some of these devices, however, also feature a parallel port,
  495. * and should be left free to be claimed by parport_serial instead.
  496. */
  497. static int pci_timedia_probe(struct pci_dev *dev)
  498. {
  499. /*
  500. * Check the third digit of the subdevice ID
  501. * (0,2,3,5,6: serial only -- 7,8,9: serial + parallel)
  502. */
  503. if ((dev->subsystem_device & 0x00f0) >= 0x70) {
  504. dev_info(&dev->dev,
  505. "ignoring Timedia subdevice %04x for parport_serial\n",
  506. dev->subsystem_device);
  507. return -ENODEV;
  508. }
  509. return 0;
  510. }
  511. static int pci_timedia_init(struct pci_dev *dev)
  512. {
  513. const unsigned short *ids;
  514. int i, j;
  515. for (i = 0; i < ARRAY_SIZE(timedia_data); i++) {
  516. ids = timedia_data[i].ids;
  517. for (j = 0; ids[j]; j++)
  518. if (dev->subsystem_device == ids[j])
  519. return timedia_data[i].num;
  520. }
  521. return 0;
  522. }
  523. /*
  524. * Timedia/SUNIX uses a mixture of BARs and offsets
  525. * Ugh, this is ugly as all hell --- TYT
  526. */
  527. static int
  528. pci_timedia_setup(struct serial_private *priv,
  529. const struct pciserial_board *board,
  530. struct uart_8250_port *port, int idx)
  531. {
  532. unsigned int bar = 0, offset = board->first_offset;
  533. switch (idx) {
  534. case 0:
  535. bar = 0;
  536. break;
  537. case 1:
  538. offset = board->uart_offset;
  539. bar = 0;
  540. break;
  541. case 2:
  542. bar = 1;
  543. break;
  544. case 3:
  545. offset = board->uart_offset;
  546. /* FALLTHROUGH */
  547. case 4: /* BAR 2 */
  548. case 5: /* BAR 3 */
  549. case 6: /* BAR 4 */
  550. case 7: /* BAR 5 */
  551. bar = idx - 2;
  552. }
  553. return setup_port(priv, port, bar, offset, board->reg_shift);
  554. }
  555. /*
  556. * Some Titan cards are also a little weird
  557. */
  558. static int
  559. titan_400l_800l_setup(struct serial_private *priv,
  560. const struct pciserial_board *board,
  561. struct uart_8250_port *port, int idx)
  562. {
  563. unsigned int bar, offset = board->first_offset;
  564. switch (idx) {
  565. case 0:
  566. bar = 1;
  567. break;
  568. case 1:
  569. bar = 2;
  570. break;
  571. default:
  572. bar = 4;
  573. offset = (idx - 2) * board->uart_offset;
  574. }
  575. return setup_port(priv, port, bar, offset, board->reg_shift);
  576. }
  577. static int pci_xircom_init(struct pci_dev *dev)
  578. {
  579. msleep(100);
  580. return 0;
  581. }
  582. static int pci_ni8420_init(struct pci_dev *dev)
  583. {
  584. void __iomem *p;
  585. unsigned long base, len;
  586. unsigned int bar = 0;
  587. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  588. moan_device("no memory in bar", dev);
  589. return 0;
  590. }
  591. base = pci_resource_start(dev, bar);
  592. len = pci_resource_len(dev, bar);
  593. p = ioremap_nocache(base, len);
  594. if (p == NULL)
  595. return -ENOMEM;
  596. /* Enable CPU Interrupt */
  597. writel(readl(p + NI8420_INT_ENABLE_REG) | NI8420_INT_ENABLE_BIT,
  598. p + NI8420_INT_ENABLE_REG);
  599. iounmap(p);
  600. return 0;
  601. }
  602. #define MITE_IOWBSR1_WSIZE 0xa
  603. #define MITE_IOWBSR1_WIN_OFFSET 0x800
  604. #define MITE_IOWBSR1_WENAB (1 << 7)
  605. #define MITE_LCIMR1_IO_IE_0 (1 << 24)
  606. #define MITE_LCIMR2_SET_CPU_IE (1 << 31)
  607. #define MITE_IOWCR1_RAMSEL_MASK 0xfffffffe
  608. static int pci_ni8430_init(struct pci_dev *dev)
  609. {
  610. void __iomem *p;
  611. unsigned long base, len;
  612. u32 device_window;
  613. unsigned int bar = 0;
  614. if ((pci_resource_flags(dev, bar) & IORESOURCE_MEM) == 0) {
  615. moan_device("no memory in bar", dev);
  616. return 0;
  617. }
  618. base = pci_resource_start(dev, bar);
  619. len = pci_resource_len(dev, bar);
  620. p = ioremap_nocache(base, len);
  621. if (p == NULL)
  622. return -ENOMEM;
  623. /* Set device window address and size in BAR0 */
  624. device_window = ((base + MITE_IOWBSR1_WIN_OFFSET) & 0xffffff00)
  625. | MITE_IOWBSR1_WENAB | MITE_IOWBSR1_WSIZE;
  626. writel(device_window, p + MITE_IOWBSR1);
  627. /* Set window access to go to RAMSEL IO address space */
  628. writel((readl(p + MITE_IOWCR1) & MITE_IOWCR1_RAMSEL_MASK),
  629. p + MITE_IOWCR1);
  630. /* Enable IO Bus Interrupt 0 */
  631. writel(MITE_LCIMR1_IO_IE_0, p + MITE_LCIMR1);
  632. /* Enable CPU Interrupt */
  633. writel(MITE_LCIMR2_SET_CPU_IE, p + MITE_LCIMR2);
  634. iounmap(p);
  635. return 0;
  636. }
  637. /* UART Port Control Register */
  638. #define NI8430_PORTCON 0x0f
  639. #define NI8430_PORTCON_TXVR_ENABLE (1 << 3)
  640. static int
  641. pci_ni8430_setup(struct serial_private *priv,
  642. const struct pciserial_board *board,
  643. struct uart_8250_port *port, int idx)
  644. {
  645. void __iomem *p;
  646. unsigned long base, len;
  647. unsigned int bar, offset = board->first_offset;
  648. if (idx >= board->num_ports)
  649. return 1;
  650. bar = FL_GET_BASE(board->flags);
  651. offset += idx * board->uart_offset;
  652. base = pci_resource_start(priv->dev, bar);
  653. len = pci_resource_len(priv->dev, bar);
  654. p = ioremap_nocache(base, len);
  655. /* enable the transceiver */
  656. writeb(readb(p + offset + NI8430_PORTCON) | NI8430_PORTCON_TXVR_ENABLE,
  657. p + offset + NI8430_PORTCON);
  658. iounmap(p);
  659. return setup_port(priv, port, bar, offset, board->reg_shift);
  660. }
  661. static int pci_netmos_9900_setup(struct serial_private *priv,
  662. const struct pciserial_board *board,
  663. struct uart_8250_port *port, int idx)
  664. {
  665. unsigned int bar;
  666. if ((priv->dev->subsystem_device & 0xff00) == 0x3000) {
  667. /* netmos apparently orders BARs by datasheet layout, so serial
  668. * ports get BARs 0 and 3 (or 1 and 4 for memmapped)
  669. */
  670. bar = 3 * idx;
  671. return setup_port(priv, port, bar, 0, board->reg_shift);
  672. } else {
  673. return pci_default_setup(priv, board, port, idx);
  674. }
  675. }
  676. /* the 99xx series comes with a range of device IDs and a variety
  677. * of capabilities:
  678. *
  679. * 9900 has varying capabilities and can cascade to sub-controllers
  680. * (cascading should be purely internal)
  681. * 9904 is hardwired with 4 serial ports
  682. * 9912 and 9922 are hardwired with 2 serial ports
  683. */
  684. static int pci_netmos_9900_numports(struct pci_dev *dev)
  685. {
  686. unsigned int c = dev->class;
  687. unsigned int pi;
  688. unsigned short sub_serports;
  689. pi = (c & 0xff);
  690. if (pi == 2) {
  691. return 1;
  692. } else if ((pi == 0) &&
  693. (dev->device == PCI_DEVICE_ID_NETMOS_9900)) {
  694. /* two possibilities: 0x30ps encodes number of parallel and
  695. * serial ports, or 0x1000 indicates *something*. This is not
  696. * immediately obvious, since the 2s1p+4s configuration seems
  697. * to offer all functionality on functions 0..2, while still
  698. * advertising the same function 3 as the 4s+2s1p config.
  699. */
  700. sub_serports = dev->subsystem_device & 0xf;
  701. if (sub_serports > 0) {
  702. return sub_serports;
  703. } else {
  704. printk(KERN_NOTICE "NetMos/Mostech serial driver ignoring port on ambiguous config.\n");
  705. return 0;
  706. }
  707. }
  708. moan_device("unknown NetMos/Mostech program interface", dev);
  709. return 0;
  710. }
  711. static int pci_netmos_init(struct pci_dev *dev)
  712. {
  713. /* subdevice 0x00PS means <P> parallel, <S> serial */
  714. unsigned int num_serial = dev->subsystem_device & 0xf;
  715. if ((dev->device == PCI_DEVICE_ID_NETMOS_9901) ||
  716. (dev->device == PCI_DEVICE_ID_NETMOS_9865))
  717. return 0;
  718. if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
  719. dev->subsystem_device == 0x0299)
  720. return 0;
  721. switch (dev->device) { /* FALLTHROUGH on all */
  722. case PCI_DEVICE_ID_NETMOS_9904:
  723. case PCI_DEVICE_ID_NETMOS_9912:
  724. case PCI_DEVICE_ID_NETMOS_9922:
  725. case PCI_DEVICE_ID_NETMOS_9900:
  726. num_serial = pci_netmos_9900_numports(dev);
  727. break;
  728. default:
  729. if (num_serial == 0 ) {
  730. moan_device("unknown NetMos/Mostech device", dev);
  731. }
  732. }
  733. if (num_serial == 0)
  734. return -ENODEV;
  735. return num_serial;
  736. }
  737. /*
  738. * These chips are available with optionally one parallel port and up to
  739. * two serial ports. Unfortunately they all have the same product id.
  740. *
  741. * Basic configuration is done over a region of 32 I/O ports. The base
  742. * ioport is called INTA or INTC, depending on docs/other drivers.
  743. *
  744. * The region of the 32 I/O ports is configured in POSIO0R...
  745. */
  746. /* registers */
  747. #define ITE_887x_MISCR 0x9c
  748. #define ITE_887x_INTCBAR 0x78
  749. #define ITE_887x_UARTBAR 0x7c
  750. #define ITE_887x_PS0BAR 0x10
  751. #define ITE_887x_POSIO0 0x60
  752. /* I/O space size */
  753. #define ITE_887x_IOSIZE 32
  754. /* I/O space size (bits 26-24; 8 bytes = 011b) */
  755. #define ITE_887x_POSIO_IOSIZE_8 (3 << 24)
  756. /* I/O space size (bits 26-24; 32 bytes = 101b) */
  757. #define ITE_887x_POSIO_IOSIZE_32 (5 << 24)
  758. /* Decoding speed (1 = slow, 2 = medium, 3 = fast) */
  759. #define ITE_887x_POSIO_SPEED (3 << 29)
  760. /* enable IO_Space bit */
  761. #define ITE_887x_POSIO_ENABLE (1 << 31)
  762. static int pci_ite887x_init(struct pci_dev *dev)
  763. {
  764. /* inta_addr are the configuration addresses of the ITE */
  765. static const short inta_addr[] = { 0x2a0, 0x2c0, 0x220, 0x240, 0x1e0,
  766. 0x200, 0x280, 0 };
  767. int ret, i, type;
  768. struct resource *iobase = NULL;
  769. u32 miscr, uartbar, ioport;
  770. /* search for the base-ioport */
  771. i = 0;
  772. while (inta_addr[i] && iobase == NULL) {
  773. iobase = request_region(inta_addr[i], ITE_887x_IOSIZE,
  774. "ite887x");
  775. if (iobase != NULL) {
  776. /* write POSIO0R - speed | size | ioport */
  777. pci_write_config_dword(dev, ITE_887x_POSIO0,
  778. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  779. ITE_887x_POSIO_IOSIZE_32 | inta_addr[i]);
  780. /* write INTCBAR - ioport */
  781. pci_write_config_dword(dev, ITE_887x_INTCBAR,
  782. inta_addr[i]);
  783. ret = inb(inta_addr[i]);
  784. if (ret != 0xff) {
  785. /* ioport connected */
  786. break;
  787. }
  788. release_region(iobase->start, ITE_887x_IOSIZE);
  789. iobase = NULL;
  790. }
  791. i++;
  792. }
  793. if (!inta_addr[i]) {
  794. printk(KERN_ERR "ite887x: could not find iobase\n");
  795. return -ENODEV;
  796. }
  797. /* start of undocumented type checking (see parport_pc.c) */
  798. type = inb(iobase->start + 0x18) & 0x0f;
  799. switch (type) {
  800. case 0x2: /* ITE8871 (1P) */
  801. case 0xa: /* ITE8875 (1P) */
  802. ret = 0;
  803. break;
  804. case 0xe: /* ITE8872 (2S1P) */
  805. ret = 2;
  806. break;
  807. case 0x6: /* ITE8873 (1S) */
  808. ret = 1;
  809. break;
  810. case 0x8: /* ITE8874 (2S) */
  811. ret = 2;
  812. break;
  813. default:
  814. moan_device("Unknown ITE887x", dev);
  815. ret = -ENODEV;
  816. }
  817. /* configure all serial ports */
  818. for (i = 0; i < ret; i++) {
  819. /* read the I/O port from the device */
  820. pci_read_config_dword(dev, ITE_887x_PS0BAR + (0x4 * (i + 1)),
  821. &ioport);
  822. ioport &= 0x0000FF00; /* the actual base address */
  823. pci_write_config_dword(dev, ITE_887x_POSIO0 + (0x4 * (i + 1)),
  824. ITE_887x_POSIO_ENABLE | ITE_887x_POSIO_SPEED |
  825. ITE_887x_POSIO_IOSIZE_8 | ioport);
  826. /* write the ioport to the UARTBAR */
  827. pci_read_config_dword(dev, ITE_887x_UARTBAR, &uartbar);
  828. uartbar &= ~(0xffff << (16 * i)); /* clear half the reg */
  829. uartbar |= (ioport << (16 * i)); /* set the ioport */
  830. pci_write_config_dword(dev, ITE_887x_UARTBAR, uartbar);
  831. /* get current config */
  832. pci_read_config_dword(dev, ITE_887x_MISCR, &miscr);
  833. /* disable interrupts (UARTx_Routing[3:0]) */
  834. miscr &= ~(0xf << (12 - 4 * i));
  835. /* activate the UART (UARTx_En) */
  836. miscr |= 1 << (23 - i);
  837. /* write new config with activated UART */
  838. pci_write_config_dword(dev, ITE_887x_MISCR, miscr);
  839. }
  840. if (ret <= 0) {
  841. /* the device has no UARTs if we get here */
  842. release_region(iobase->start, ITE_887x_IOSIZE);
  843. }
  844. return ret;
  845. }
  846. static void pci_ite887x_exit(struct pci_dev *dev)
  847. {
  848. u32 ioport;
  849. /* the ioport is bit 0-15 in POSIO0R */
  850. pci_read_config_dword(dev, ITE_887x_POSIO0, &ioport);
  851. ioport &= 0xffff;
  852. release_region(ioport, ITE_887x_IOSIZE);
  853. }
  854. /*
  855. * Oxford Semiconductor Inc.
  856. * Check that device is part of the Tornado range of devices, then determine
  857. * the number of ports available on the device.
  858. */
  859. static int pci_oxsemi_tornado_init(struct pci_dev *dev)
  860. {
  861. u8 __iomem *p;
  862. unsigned long deviceID;
  863. unsigned int number_uarts = 0;
  864. /* OxSemi Tornado devices are all 0xCxxx */
  865. if (dev->vendor == PCI_VENDOR_ID_OXSEMI &&
  866. (dev->device & 0xF000) != 0xC000)
  867. return 0;
  868. p = pci_iomap(dev, 0, 5);
  869. if (p == NULL)
  870. return -ENOMEM;
  871. deviceID = ioread32(p);
  872. /* Tornado device */
  873. if (deviceID == 0x07000200) {
  874. number_uarts = ioread8(p + 4);
  875. printk(KERN_DEBUG
  876. "%d ports detected on Oxford PCI Express device\n",
  877. number_uarts);
  878. }
  879. pci_iounmap(dev, p);
  880. return number_uarts;
  881. }
  882. static int pci_asix_setup(struct serial_private *priv,
  883. const struct pciserial_board *board,
  884. struct uart_8250_port *port, int idx)
  885. {
  886. port->bugs |= UART_BUG_PARITY;
  887. return pci_default_setup(priv, board, port, idx);
  888. }
  889. static int pci_default_setup(struct serial_private *priv,
  890. const struct pciserial_board *board,
  891. struct uart_8250_port *port, int idx)
  892. {
  893. unsigned int bar, offset = board->first_offset, maxnr;
  894. bar = FL_GET_BASE(board->flags);
  895. if (board->flags & FL_BASE_BARS)
  896. bar += idx;
  897. else
  898. offset += idx * board->uart_offset;
  899. maxnr = (pci_resource_len(priv->dev, bar) - board->first_offset) >>
  900. (board->reg_shift + 3);
  901. if (board->flags & FL_REGION_SZ_CAP && idx >= maxnr)
  902. return 1;
  903. return setup_port(priv, port, bar, offset, board->reg_shift);
  904. }
  905. static int
  906. ce4100_serial_setup(struct serial_private *priv,
  907. const struct pciserial_board *board,
  908. struct uart_8250_port *port, int idx)
  909. {
  910. int ret;
  911. ret = setup_port(priv, port, idx, 0, board->reg_shift);
  912. port->port.iotype = UPIO_MEM32;
  913. port->port.type = PORT_XSCALE;
  914. port->port.flags = (port->port.flags | UPF_FIXED_PORT | UPF_FIXED_TYPE);
  915. port->port.regshift = 2;
  916. return ret;
  917. }
  918. static int
  919. pci_omegapci_setup(struct serial_private *priv,
  920. const struct pciserial_board *board,
  921. struct uart_8250_port *port, int idx)
  922. {
  923. return setup_port(priv, port, 2, idx * 8, 0);
  924. }
  925. static int skip_tx_en_setup(struct serial_private *priv,
  926. const struct pciserial_board *board,
  927. struct uart_8250_port *port, int idx)
  928. {
  929. port->port.flags |= UPF_NO_TXEN_TEST;
  930. printk(KERN_DEBUG "serial8250: skipping TxEn test for device "
  931. "[%04x:%04x] subsystem [%04x:%04x]\n",
  932. priv->dev->vendor,
  933. priv->dev->device,
  934. priv->dev->subsystem_vendor,
  935. priv->dev->subsystem_device);
  936. return pci_default_setup(priv, board, port, idx);
  937. }
  938. static void kt_handle_break(struct uart_port *p)
  939. {
  940. struct uart_8250_port *up =
  941. container_of(p, struct uart_8250_port, port);
  942. /*
  943. * On receipt of a BI, serial device in Intel ME (Intel
  944. * management engine) needs to have its fifos cleared for sane
  945. * SOL (Serial Over Lan) output.
  946. */
  947. serial8250_clear_and_reinit_fifos(up);
  948. }
  949. static unsigned int kt_serial_in(struct uart_port *p, int offset)
  950. {
  951. struct uart_8250_port *up =
  952. container_of(p, struct uart_8250_port, port);
  953. unsigned int val;
  954. /*
  955. * When the Intel ME (management engine) gets reset its serial
  956. * port registers could return 0 momentarily. Functions like
  957. * serial8250_console_write, read and save the IER, perform
  958. * some operation and then restore it. In order to avoid
  959. * setting IER register inadvertently to 0, if the value read
  960. * is 0, double check with ier value in uart_8250_port and use
  961. * that instead. up->ier should be the same value as what is
  962. * currently configured.
  963. */
  964. val = inb(p->iobase + offset);
  965. if (offset == UART_IER) {
  966. if (val == 0)
  967. val = up->ier;
  968. }
  969. return val;
  970. }
  971. static int kt_serial_setup(struct serial_private *priv,
  972. const struct pciserial_board *board,
  973. struct uart_8250_port *port, int idx)
  974. {
  975. port->port.flags |= UPF_BUG_THRE;
  976. port->port.serial_in = kt_serial_in;
  977. port->port.handle_break = kt_handle_break;
  978. return skip_tx_en_setup(priv, board, port, idx);
  979. }
  980. static int pci_eg20t_init(struct pci_dev *dev)
  981. {
  982. #if defined(CONFIG_SERIAL_PCH_UART) || defined(CONFIG_SERIAL_PCH_UART_MODULE)
  983. return -ENODEV;
  984. #else
  985. return 0;
  986. #endif
  987. }
  988. static int
  989. pci_xr17c154_setup(struct serial_private *priv,
  990. const struct pciserial_board *board,
  991. struct uart_8250_port *port, int idx)
  992. {
  993. port->port.flags |= UPF_EXAR_EFR;
  994. return pci_default_setup(priv, board, port, idx);
  995. }
  996. static int
  997. pci_xr17v35x_setup(struct serial_private *priv,
  998. const struct pciserial_board *board,
  999. struct uart_8250_port *port, int idx)
  1000. {
  1001. u8 __iomem *p;
  1002. p = pci_ioremap_bar(priv->dev, 0);
  1003. port->port.flags |= UPF_EXAR_EFR;
  1004. /*
  1005. * Setup Multipurpose Input/Output pins.
  1006. */
  1007. if (idx == 0) {
  1008. writeb(0x00, p + 0x8f); /*MPIOINT[7:0]*/
  1009. writeb(0x00, p + 0x90); /*MPIOLVL[7:0]*/
  1010. writeb(0x00, p + 0x91); /*MPIO3T[7:0]*/
  1011. writeb(0x00, p + 0x92); /*MPIOINV[7:0]*/
  1012. writeb(0x00, p + 0x93); /*MPIOSEL[7:0]*/
  1013. writeb(0x00, p + 0x94); /*MPIOOD[7:0]*/
  1014. writeb(0x00, p + 0x95); /*MPIOINT[15:8]*/
  1015. writeb(0x00, p + 0x96); /*MPIOLVL[15:8]*/
  1016. writeb(0x00, p + 0x97); /*MPIO3T[15:8]*/
  1017. writeb(0x00, p + 0x98); /*MPIOINV[15:8]*/
  1018. writeb(0x00, p + 0x99); /*MPIOSEL[15:8]*/
  1019. writeb(0x00, p + 0x9a); /*MPIOOD[15:8]*/
  1020. }
  1021. writeb(0x00, p + UART_EXAR_8XMODE);
  1022. writeb(UART_FCTR_EXAR_TRGD, p + UART_EXAR_FCTR);
  1023. writeb(128, p + UART_EXAR_TXTRG);
  1024. writeb(128, p + UART_EXAR_RXTRG);
  1025. iounmap(p);
  1026. return pci_default_setup(priv, board, port, idx);
  1027. }
  1028. static int
  1029. pci_wch_ch353_setup(struct serial_private *priv,
  1030. const struct pciserial_board *board,
  1031. struct uart_8250_port *port, int idx)
  1032. {
  1033. port->port.flags |= UPF_FIXED_TYPE;
  1034. port->port.type = PORT_16550A;
  1035. return pci_default_setup(priv, board, port, idx);
  1036. }
  1037. #define PCI_VENDOR_ID_SBSMODULARIO 0x124B
  1038. #define PCI_SUBVENDOR_ID_SBSMODULARIO 0x124B
  1039. #define PCI_DEVICE_ID_OCTPRO 0x0001
  1040. #define PCI_SUBDEVICE_ID_OCTPRO232 0x0108
  1041. #define PCI_SUBDEVICE_ID_OCTPRO422 0x0208
  1042. #define PCI_SUBDEVICE_ID_POCTAL232 0x0308
  1043. #define PCI_SUBDEVICE_ID_POCTAL422 0x0408
  1044. #define PCI_SUBDEVICE_ID_SIIG_DUAL_00 0x2500
  1045. #define PCI_SUBDEVICE_ID_SIIG_DUAL_30 0x2530
  1046. #define PCI_VENDOR_ID_ADVANTECH 0x13fe
  1047. #define PCI_DEVICE_ID_INTEL_CE4100_UART 0x2e66
  1048. #define PCI_DEVICE_ID_ADVANTECH_PCI3620 0x3620
  1049. #define PCI_DEVICE_ID_TITAN_200I 0x8028
  1050. #define PCI_DEVICE_ID_TITAN_400I 0x8048
  1051. #define PCI_DEVICE_ID_TITAN_800I 0x8088
  1052. #define PCI_DEVICE_ID_TITAN_800EH 0xA007
  1053. #define PCI_DEVICE_ID_TITAN_800EHB 0xA008
  1054. #define PCI_DEVICE_ID_TITAN_400EH 0xA009
  1055. #define PCI_DEVICE_ID_TITAN_100E 0xA010
  1056. #define PCI_DEVICE_ID_TITAN_200E 0xA012
  1057. #define PCI_DEVICE_ID_TITAN_400E 0xA013
  1058. #define PCI_DEVICE_ID_TITAN_800E 0xA014
  1059. #define PCI_DEVICE_ID_TITAN_200EI 0xA016
  1060. #define PCI_DEVICE_ID_TITAN_200EISI 0xA017
  1061. #define PCI_DEVICE_ID_TITAN_400V3 0xA310
  1062. #define PCI_DEVICE_ID_TITAN_410V3 0xA312
  1063. #define PCI_DEVICE_ID_TITAN_800V3 0xA314
  1064. #define PCI_DEVICE_ID_TITAN_800V3B 0xA315
  1065. #define PCI_DEVICE_ID_OXSEMI_16PCI958 0x9538
  1066. #define PCIE_DEVICE_ID_NEO_2_OX_IBM 0x00F6
  1067. #define PCI_DEVICE_ID_PLX_CRONYX_OMEGA 0xc001
  1068. #define PCI_DEVICE_ID_INTEL_PATSBURG_KT 0x1d3d
  1069. #define PCI_VENDOR_ID_WCH 0x4348
  1070. #define PCI_DEVICE_ID_WCH_CH353_4S 0x3453
  1071. #define PCI_DEVICE_ID_WCH_CH353_2S1PF 0x5046
  1072. #define PCI_DEVICE_ID_WCH_CH353_2S1P 0x7053
  1073. #define PCI_VENDOR_ID_AGESTAR 0x5372
  1074. #define PCI_DEVICE_ID_AGESTAR_9375 0x6872
  1075. #define PCI_VENDOR_ID_ASIX 0x9710
  1076. /* Unknown vendors/cards - this should not be in linux/pci_ids.h */
  1077. #define PCI_SUBDEVICE_ID_UNKNOWN_0x1584 0x1584
  1078. /*
  1079. * Master list of serial port init/setup/exit quirks.
  1080. * This does not describe the general nature of the port.
  1081. * (ie, baud base, number and location of ports, etc)
  1082. *
  1083. * This list is ordered alphabetically by vendor then device.
  1084. * Specific entries must come before more generic entries.
  1085. */
  1086. static struct pci_serial_quirk pci_serial_quirks[] __refdata = {
  1087. /*
  1088. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  1089. */
  1090. {
  1091. .vendor = PCI_VENDOR_ID_ADDIDATA_OLD,
  1092. .device = PCI_DEVICE_ID_ADDIDATA_APCI7800,
  1093. .subvendor = PCI_ANY_ID,
  1094. .subdevice = PCI_ANY_ID,
  1095. .setup = addidata_apci7800_setup,
  1096. },
  1097. /*
  1098. * AFAVLAB cards - these may be called via parport_serial
  1099. * It is not clear whether this applies to all products.
  1100. */
  1101. {
  1102. .vendor = PCI_VENDOR_ID_AFAVLAB,
  1103. .device = PCI_ANY_ID,
  1104. .subvendor = PCI_ANY_ID,
  1105. .subdevice = PCI_ANY_ID,
  1106. .setup = afavlab_setup,
  1107. },
  1108. /*
  1109. * HP Diva
  1110. */
  1111. {
  1112. .vendor = PCI_VENDOR_ID_HP,
  1113. .device = PCI_DEVICE_ID_HP_DIVA,
  1114. .subvendor = PCI_ANY_ID,
  1115. .subdevice = PCI_ANY_ID,
  1116. .init = pci_hp_diva_init,
  1117. .setup = pci_hp_diva_setup,
  1118. },
  1119. /*
  1120. * Intel
  1121. */
  1122. {
  1123. .vendor = PCI_VENDOR_ID_INTEL,
  1124. .device = PCI_DEVICE_ID_INTEL_80960_RP,
  1125. .subvendor = 0xe4bf,
  1126. .subdevice = PCI_ANY_ID,
  1127. .init = pci_inteli960ni_init,
  1128. .setup = pci_default_setup,
  1129. },
  1130. {
  1131. .vendor = PCI_VENDOR_ID_INTEL,
  1132. .device = PCI_DEVICE_ID_INTEL_8257X_SOL,
  1133. .subvendor = PCI_ANY_ID,
  1134. .subdevice = PCI_ANY_ID,
  1135. .setup = skip_tx_en_setup,
  1136. },
  1137. {
  1138. .vendor = PCI_VENDOR_ID_INTEL,
  1139. .device = PCI_DEVICE_ID_INTEL_82573L_SOL,
  1140. .subvendor = PCI_ANY_ID,
  1141. .subdevice = PCI_ANY_ID,
  1142. .setup = skip_tx_en_setup,
  1143. },
  1144. {
  1145. .vendor = PCI_VENDOR_ID_INTEL,
  1146. .device = PCI_DEVICE_ID_INTEL_82573E_SOL,
  1147. .subvendor = PCI_ANY_ID,
  1148. .subdevice = PCI_ANY_ID,
  1149. .setup = skip_tx_en_setup,
  1150. },
  1151. {
  1152. .vendor = PCI_VENDOR_ID_INTEL,
  1153. .device = PCI_DEVICE_ID_INTEL_CE4100_UART,
  1154. .subvendor = PCI_ANY_ID,
  1155. .subdevice = PCI_ANY_ID,
  1156. .setup = ce4100_serial_setup,
  1157. },
  1158. {
  1159. .vendor = PCI_VENDOR_ID_INTEL,
  1160. .device = PCI_DEVICE_ID_INTEL_PATSBURG_KT,
  1161. .subvendor = PCI_ANY_ID,
  1162. .subdevice = PCI_ANY_ID,
  1163. .setup = kt_serial_setup,
  1164. },
  1165. /*
  1166. * ITE
  1167. */
  1168. {
  1169. .vendor = PCI_VENDOR_ID_ITE,
  1170. .device = PCI_DEVICE_ID_ITE_8872,
  1171. .subvendor = PCI_ANY_ID,
  1172. .subdevice = PCI_ANY_ID,
  1173. .init = pci_ite887x_init,
  1174. .setup = pci_default_setup,
  1175. .exit = pci_ite887x_exit,
  1176. },
  1177. /*
  1178. * National Instruments
  1179. */
  1180. {
  1181. .vendor = PCI_VENDOR_ID_NI,
  1182. .device = PCI_DEVICE_ID_NI_PCI23216,
  1183. .subvendor = PCI_ANY_ID,
  1184. .subdevice = PCI_ANY_ID,
  1185. .init = pci_ni8420_init,
  1186. .setup = pci_default_setup,
  1187. .exit = pci_ni8420_exit,
  1188. },
  1189. {
  1190. .vendor = PCI_VENDOR_ID_NI,
  1191. .device = PCI_DEVICE_ID_NI_PCI2328,
  1192. .subvendor = PCI_ANY_ID,
  1193. .subdevice = PCI_ANY_ID,
  1194. .init = pci_ni8420_init,
  1195. .setup = pci_default_setup,
  1196. .exit = pci_ni8420_exit,
  1197. },
  1198. {
  1199. .vendor = PCI_VENDOR_ID_NI,
  1200. .device = PCI_DEVICE_ID_NI_PCI2324,
  1201. .subvendor = PCI_ANY_ID,
  1202. .subdevice = PCI_ANY_ID,
  1203. .init = pci_ni8420_init,
  1204. .setup = pci_default_setup,
  1205. .exit = pci_ni8420_exit,
  1206. },
  1207. {
  1208. .vendor = PCI_VENDOR_ID_NI,
  1209. .device = PCI_DEVICE_ID_NI_PCI2322,
  1210. .subvendor = PCI_ANY_ID,
  1211. .subdevice = PCI_ANY_ID,
  1212. .init = pci_ni8420_init,
  1213. .setup = pci_default_setup,
  1214. .exit = pci_ni8420_exit,
  1215. },
  1216. {
  1217. .vendor = PCI_VENDOR_ID_NI,
  1218. .device = PCI_DEVICE_ID_NI_PCI2324I,
  1219. .subvendor = PCI_ANY_ID,
  1220. .subdevice = PCI_ANY_ID,
  1221. .init = pci_ni8420_init,
  1222. .setup = pci_default_setup,
  1223. .exit = pci_ni8420_exit,
  1224. },
  1225. {
  1226. .vendor = PCI_VENDOR_ID_NI,
  1227. .device = PCI_DEVICE_ID_NI_PCI2322I,
  1228. .subvendor = PCI_ANY_ID,
  1229. .subdevice = PCI_ANY_ID,
  1230. .init = pci_ni8420_init,
  1231. .setup = pci_default_setup,
  1232. .exit = pci_ni8420_exit,
  1233. },
  1234. {
  1235. .vendor = PCI_VENDOR_ID_NI,
  1236. .device = PCI_DEVICE_ID_NI_PXI8420_23216,
  1237. .subvendor = PCI_ANY_ID,
  1238. .subdevice = PCI_ANY_ID,
  1239. .init = pci_ni8420_init,
  1240. .setup = pci_default_setup,
  1241. .exit = pci_ni8420_exit,
  1242. },
  1243. {
  1244. .vendor = PCI_VENDOR_ID_NI,
  1245. .device = PCI_DEVICE_ID_NI_PXI8420_2328,
  1246. .subvendor = PCI_ANY_ID,
  1247. .subdevice = PCI_ANY_ID,
  1248. .init = pci_ni8420_init,
  1249. .setup = pci_default_setup,
  1250. .exit = pci_ni8420_exit,
  1251. },
  1252. {
  1253. .vendor = PCI_VENDOR_ID_NI,
  1254. .device = PCI_DEVICE_ID_NI_PXI8420_2324,
  1255. .subvendor = PCI_ANY_ID,
  1256. .subdevice = PCI_ANY_ID,
  1257. .init = pci_ni8420_init,
  1258. .setup = pci_default_setup,
  1259. .exit = pci_ni8420_exit,
  1260. },
  1261. {
  1262. .vendor = PCI_VENDOR_ID_NI,
  1263. .device = PCI_DEVICE_ID_NI_PXI8420_2322,
  1264. .subvendor = PCI_ANY_ID,
  1265. .subdevice = PCI_ANY_ID,
  1266. .init = pci_ni8420_init,
  1267. .setup = pci_default_setup,
  1268. .exit = pci_ni8420_exit,
  1269. },
  1270. {
  1271. .vendor = PCI_VENDOR_ID_NI,
  1272. .device = PCI_DEVICE_ID_NI_PXI8422_2324,
  1273. .subvendor = PCI_ANY_ID,
  1274. .subdevice = PCI_ANY_ID,
  1275. .init = pci_ni8420_init,
  1276. .setup = pci_default_setup,
  1277. .exit = pci_ni8420_exit,
  1278. },
  1279. {
  1280. .vendor = PCI_VENDOR_ID_NI,
  1281. .device = PCI_DEVICE_ID_NI_PXI8422_2322,
  1282. .subvendor = PCI_ANY_ID,
  1283. .subdevice = PCI_ANY_ID,
  1284. .init = pci_ni8420_init,
  1285. .setup = pci_default_setup,
  1286. .exit = pci_ni8420_exit,
  1287. },
  1288. {
  1289. .vendor = PCI_VENDOR_ID_NI,
  1290. .device = PCI_ANY_ID,
  1291. .subvendor = PCI_ANY_ID,
  1292. .subdevice = PCI_ANY_ID,
  1293. .init = pci_ni8430_init,
  1294. .setup = pci_ni8430_setup,
  1295. .exit = pci_ni8430_exit,
  1296. },
  1297. /*
  1298. * Panacom
  1299. */
  1300. {
  1301. .vendor = PCI_VENDOR_ID_PANACOM,
  1302. .device = PCI_DEVICE_ID_PANACOM_QUADMODEM,
  1303. .subvendor = PCI_ANY_ID,
  1304. .subdevice = PCI_ANY_ID,
  1305. .init = pci_plx9050_init,
  1306. .setup = pci_default_setup,
  1307. .exit = pci_plx9050_exit,
  1308. },
  1309. {
  1310. .vendor = PCI_VENDOR_ID_PANACOM,
  1311. .device = PCI_DEVICE_ID_PANACOM_DUALMODEM,
  1312. .subvendor = PCI_ANY_ID,
  1313. .subdevice = PCI_ANY_ID,
  1314. .init = pci_plx9050_init,
  1315. .setup = pci_default_setup,
  1316. .exit = pci_plx9050_exit,
  1317. },
  1318. /*
  1319. * PLX
  1320. */
  1321. {
  1322. .vendor = PCI_VENDOR_ID_PLX,
  1323. .device = PCI_DEVICE_ID_PLX_9030,
  1324. .subvendor = PCI_SUBVENDOR_ID_PERLE,
  1325. .subdevice = PCI_ANY_ID,
  1326. .setup = pci_default_setup,
  1327. },
  1328. {
  1329. .vendor = PCI_VENDOR_ID_PLX,
  1330. .device = PCI_DEVICE_ID_PLX_9050,
  1331. .subvendor = PCI_SUBVENDOR_ID_EXSYS,
  1332. .subdevice = PCI_SUBDEVICE_ID_EXSYS_4055,
  1333. .init = pci_plx9050_init,
  1334. .setup = pci_default_setup,
  1335. .exit = pci_plx9050_exit,
  1336. },
  1337. {
  1338. .vendor = PCI_VENDOR_ID_PLX,
  1339. .device = PCI_DEVICE_ID_PLX_9050,
  1340. .subvendor = PCI_SUBVENDOR_ID_KEYSPAN,
  1341. .subdevice = PCI_SUBDEVICE_ID_KEYSPAN_SX2,
  1342. .init = pci_plx9050_init,
  1343. .setup = pci_default_setup,
  1344. .exit = pci_plx9050_exit,
  1345. },
  1346. {
  1347. .vendor = PCI_VENDOR_ID_PLX,
  1348. .device = PCI_DEVICE_ID_PLX_9050,
  1349. .subvendor = PCI_VENDOR_ID_PLX,
  1350. .subdevice = PCI_SUBDEVICE_ID_UNKNOWN_0x1584,
  1351. .init = pci_plx9050_init,
  1352. .setup = pci_default_setup,
  1353. .exit = pci_plx9050_exit,
  1354. },
  1355. {
  1356. .vendor = PCI_VENDOR_ID_PLX,
  1357. .device = PCI_DEVICE_ID_PLX_ROMULUS,
  1358. .subvendor = PCI_VENDOR_ID_PLX,
  1359. .subdevice = PCI_DEVICE_ID_PLX_ROMULUS,
  1360. .init = pci_plx9050_init,
  1361. .setup = pci_default_setup,
  1362. .exit = pci_plx9050_exit,
  1363. },
  1364. /*
  1365. * SBS Technologies, Inc., PMC-OCTALPRO 232
  1366. */
  1367. {
  1368. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1369. .device = PCI_DEVICE_ID_OCTPRO,
  1370. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1371. .subdevice = PCI_SUBDEVICE_ID_OCTPRO232,
  1372. .init = sbs_init,
  1373. .setup = sbs_setup,
  1374. .exit = sbs_exit,
  1375. },
  1376. /*
  1377. * SBS Technologies, Inc., PMC-OCTALPRO 422
  1378. */
  1379. {
  1380. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1381. .device = PCI_DEVICE_ID_OCTPRO,
  1382. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1383. .subdevice = PCI_SUBDEVICE_ID_OCTPRO422,
  1384. .init = sbs_init,
  1385. .setup = sbs_setup,
  1386. .exit = sbs_exit,
  1387. },
  1388. /*
  1389. * SBS Technologies, Inc., P-Octal 232
  1390. */
  1391. {
  1392. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1393. .device = PCI_DEVICE_ID_OCTPRO,
  1394. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1395. .subdevice = PCI_SUBDEVICE_ID_POCTAL232,
  1396. .init = sbs_init,
  1397. .setup = sbs_setup,
  1398. .exit = sbs_exit,
  1399. },
  1400. /*
  1401. * SBS Technologies, Inc., P-Octal 422
  1402. */
  1403. {
  1404. .vendor = PCI_VENDOR_ID_SBSMODULARIO,
  1405. .device = PCI_DEVICE_ID_OCTPRO,
  1406. .subvendor = PCI_SUBVENDOR_ID_SBSMODULARIO,
  1407. .subdevice = PCI_SUBDEVICE_ID_POCTAL422,
  1408. .init = sbs_init,
  1409. .setup = sbs_setup,
  1410. .exit = sbs_exit,
  1411. },
  1412. /*
  1413. * SIIG cards - these may be called via parport_serial
  1414. */
  1415. {
  1416. .vendor = PCI_VENDOR_ID_SIIG,
  1417. .device = PCI_ANY_ID,
  1418. .subvendor = PCI_ANY_ID,
  1419. .subdevice = PCI_ANY_ID,
  1420. .init = pci_siig_init,
  1421. .setup = pci_siig_setup,
  1422. },
  1423. /*
  1424. * Titan cards
  1425. */
  1426. {
  1427. .vendor = PCI_VENDOR_ID_TITAN,
  1428. .device = PCI_DEVICE_ID_TITAN_400L,
  1429. .subvendor = PCI_ANY_ID,
  1430. .subdevice = PCI_ANY_ID,
  1431. .setup = titan_400l_800l_setup,
  1432. },
  1433. {
  1434. .vendor = PCI_VENDOR_ID_TITAN,
  1435. .device = PCI_DEVICE_ID_TITAN_800L,
  1436. .subvendor = PCI_ANY_ID,
  1437. .subdevice = PCI_ANY_ID,
  1438. .setup = titan_400l_800l_setup,
  1439. },
  1440. /*
  1441. * Timedia cards
  1442. */
  1443. {
  1444. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1445. .device = PCI_DEVICE_ID_TIMEDIA_1889,
  1446. .subvendor = PCI_VENDOR_ID_TIMEDIA,
  1447. .subdevice = PCI_ANY_ID,
  1448. .probe = pci_timedia_probe,
  1449. .init = pci_timedia_init,
  1450. .setup = pci_timedia_setup,
  1451. },
  1452. {
  1453. .vendor = PCI_VENDOR_ID_TIMEDIA,
  1454. .device = PCI_ANY_ID,
  1455. .subvendor = PCI_ANY_ID,
  1456. .subdevice = PCI_ANY_ID,
  1457. .setup = pci_timedia_setup,
  1458. },
  1459. /*
  1460. * Exar cards
  1461. */
  1462. {
  1463. .vendor = PCI_VENDOR_ID_EXAR,
  1464. .device = PCI_DEVICE_ID_EXAR_XR17C152,
  1465. .subvendor = PCI_ANY_ID,
  1466. .subdevice = PCI_ANY_ID,
  1467. .setup = pci_xr17c154_setup,
  1468. },
  1469. {
  1470. .vendor = PCI_VENDOR_ID_EXAR,
  1471. .device = PCI_DEVICE_ID_EXAR_XR17C154,
  1472. .subvendor = PCI_ANY_ID,
  1473. .subdevice = PCI_ANY_ID,
  1474. .setup = pci_xr17c154_setup,
  1475. },
  1476. {
  1477. .vendor = PCI_VENDOR_ID_EXAR,
  1478. .device = PCI_DEVICE_ID_EXAR_XR17C158,
  1479. .subvendor = PCI_ANY_ID,
  1480. .subdevice = PCI_ANY_ID,
  1481. .setup = pci_xr17c154_setup,
  1482. },
  1483. {
  1484. .vendor = PCI_VENDOR_ID_EXAR,
  1485. .device = PCI_DEVICE_ID_EXAR_XR17V352,
  1486. .subvendor = PCI_ANY_ID,
  1487. .subdevice = PCI_ANY_ID,
  1488. .setup = pci_xr17v35x_setup,
  1489. },
  1490. {
  1491. .vendor = PCI_VENDOR_ID_EXAR,
  1492. .device = PCI_DEVICE_ID_EXAR_XR17V354,
  1493. .subvendor = PCI_ANY_ID,
  1494. .subdevice = PCI_ANY_ID,
  1495. .setup = pci_xr17v35x_setup,
  1496. },
  1497. {
  1498. .vendor = PCI_VENDOR_ID_EXAR,
  1499. .device = PCI_DEVICE_ID_EXAR_XR17V358,
  1500. .subvendor = PCI_ANY_ID,
  1501. .subdevice = PCI_ANY_ID,
  1502. .setup = pci_xr17v35x_setup,
  1503. },
  1504. /*
  1505. * Xircom cards
  1506. */
  1507. {
  1508. .vendor = PCI_VENDOR_ID_XIRCOM,
  1509. .device = PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  1510. .subvendor = PCI_ANY_ID,
  1511. .subdevice = PCI_ANY_ID,
  1512. .init = pci_xircom_init,
  1513. .setup = pci_default_setup,
  1514. },
  1515. /*
  1516. * Netmos cards - these may be called via parport_serial
  1517. */
  1518. {
  1519. .vendor = PCI_VENDOR_ID_NETMOS,
  1520. .device = PCI_ANY_ID,
  1521. .subvendor = PCI_ANY_ID,
  1522. .subdevice = PCI_ANY_ID,
  1523. .init = pci_netmos_init,
  1524. .setup = pci_netmos_9900_setup,
  1525. },
  1526. /*
  1527. * For Oxford Semiconductor Tornado based devices
  1528. */
  1529. {
  1530. .vendor = PCI_VENDOR_ID_OXSEMI,
  1531. .device = PCI_ANY_ID,
  1532. .subvendor = PCI_ANY_ID,
  1533. .subdevice = PCI_ANY_ID,
  1534. .init = pci_oxsemi_tornado_init,
  1535. .setup = pci_default_setup,
  1536. },
  1537. {
  1538. .vendor = PCI_VENDOR_ID_MAINPINE,
  1539. .device = PCI_ANY_ID,
  1540. .subvendor = PCI_ANY_ID,
  1541. .subdevice = PCI_ANY_ID,
  1542. .init = pci_oxsemi_tornado_init,
  1543. .setup = pci_default_setup,
  1544. },
  1545. {
  1546. .vendor = PCI_VENDOR_ID_DIGI,
  1547. .device = PCIE_DEVICE_ID_NEO_2_OX_IBM,
  1548. .subvendor = PCI_SUBVENDOR_ID_IBM,
  1549. .subdevice = PCI_ANY_ID,
  1550. .init = pci_oxsemi_tornado_init,
  1551. .setup = pci_default_setup,
  1552. },
  1553. {
  1554. .vendor = PCI_VENDOR_ID_INTEL,
  1555. .device = 0x8811,
  1556. .subvendor = PCI_ANY_ID,
  1557. .subdevice = PCI_ANY_ID,
  1558. .init = pci_eg20t_init,
  1559. .setup = pci_default_setup,
  1560. },
  1561. {
  1562. .vendor = PCI_VENDOR_ID_INTEL,
  1563. .device = 0x8812,
  1564. .subvendor = PCI_ANY_ID,
  1565. .subdevice = PCI_ANY_ID,
  1566. .init = pci_eg20t_init,
  1567. .setup = pci_default_setup,
  1568. },
  1569. {
  1570. .vendor = PCI_VENDOR_ID_INTEL,
  1571. .device = 0x8813,
  1572. .subvendor = PCI_ANY_ID,
  1573. .subdevice = PCI_ANY_ID,
  1574. .init = pci_eg20t_init,
  1575. .setup = pci_default_setup,
  1576. },
  1577. {
  1578. .vendor = PCI_VENDOR_ID_INTEL,
  1579. .device = 0x8814,
  1580. .subvendor = PCI_ANY_ID,
  1581. .subdevice = PCI_ANY_ID,
  1582. .init = pci_eg20t_init,
  1583. .setup = pci_default_setup,
  1584. },
  1585. {
  1586. .vendor = 0x10DB,
  1587. .device = 0x8027,
  1588. .subvendor = PCI_ANY_ID,
  1589. .subdevice = PCI_ANY_ID,
  1590. .init = pci_eg20t_init,
  1591. .setup = pci_default_setup,
  1592. },
  1593. {
  1594. .vendor = 0x10DB,
  1595. .device = 0x8028,
  1596. .subvendor = PCI_ANY_ID,
  1597. .subdevice = PCI_ANY_ID,
  1598. .init = pci_eg20t_init,
  1599. .setup = pci_default_setup,
  1600. },
  1601. {
  1602. .vendor = 0x10DB,
  1603. .device = 0x8029,
  1604. .subvendor = PCI_ANY_ID,
  1605. .subdevice = PCI_ANY_ID,
  1606. .init = pci_eg20t_init,
  1607. .setup = pci_default_setup,
  1608. },
  1609. {
  1610. .vendor = 0x10DB,
  1611. .device = 0x800C,
  1612. .subvendor = PCI_ANY_ID,
  1613. .subdevice = PCI_ANY_ID,
  1614. .init = pci_eg20t_init,
  1615. .setup = pci_default_setup,
  1616. },
  1617. {
  1618. .vendor = 0x10DB,
  1619. .device = 0x800D,
  1620. .subvendor = PCI_ANY_ID,
  1621. .subdevice = PCI_ANY_ID,
  1622. .init = pci_eg20t_init,
  1623. .setup = pci_default_setup,
  1624. },
  1625. /*
  1626. * Cronyx Omega PCI (PLX-chip based)
  1627. */
  1628. {
  1629. .vendor = PCI_VENDOR_ID_PLX,
  1630. .device = PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  1631. .subvendor = PCI_ANY_ID,
  1632. .subdevice = PCI_ANY_ID,
  1633. .setup = pci_omegapci_setup,
  1634. },
  1635. /* WCH CH353 2S1P card (16550 clone) */
  1636. {
  1637. .vendor = PCI_VENDOR_ID_WCH,
  1638. .device = PCI_DEVICE_ID_WCH_CH353_2S1P,
  1639. .subvendor = PCI_ANY_ID,
  1640. .subdevice = PCI_ANY_ID,
  1641. .setup = pci_wch_ch353_setup,
  1642. },
  1643. /* WCH CH353 4S card (16550 clone) */
  1644. {
  1645. .vendor = PCI_VENDOR_ID_WCH,
  1646. .device = PCI_DEVICE_ID_WCH_CH353_4S,
  1647. .subvendor = PCI_ANY_ID,
  1648. .subdevice = PCI_ANY_ID,
  1649. .setup = pci_wch_ch353_setup,
  1650. },
  1651. /* WCH CH353 2S1PF card (16550 clone) */
  1652. {
  1653. .vendor = PCI_VENDOR_ID_WCH,
  1654. .device = PCI_DEVICE_ID_WCH_CH353_2S1PF,
  1655. .subvendor = PCI_ANY_ID,
  1656. .subdevice = PCI_ANY_ID,
  1657. .setup = pci_wch_ch353_setup,
  1658. },
  1659. /*
  1660. * ASIX devices with FIFO bug
  1661. */
  1662. {
  1663. .vendor = PCI_VENDOR_ID_ASIX,
  1664. .device = PCI_ANY_ID,
  1665. .subvendor = PCI_ANY_ID,
  1666. .subdevice = PCI_ANY_ID,
  1667. .setup = pci_asix_setup,
  1668. },
  1669. /*
  1670. * Default "match everything" terminator entry
  1671. */
  1672. {
  1673. .vendor = PCI_ANY_ID,
  1674. .device = PCI_ANY_ID,
  1675. .subvendor = PCI_ANY_ID,
  1676. .subdevice = PCI_ANY_ID,
  1677. .setup = pci_default_setup,
  1678. }
  1679. };
  1680. static inline int quirk_id_matches(u32 quirk_id, u32 dev_id)
  1681. {
  1682. return quirk_id == PCI_ANY_ID || quirk_id == dev_id;
  1683. }
  1684. static struct pci_serial_quirk *find_quirk(struct pci_dev *dev)
  1685. {
  1686. struct pci_serial_quirk *quirk;
  1687. for (quirk = pci_serial_quirks; ; quirk++)
  1688. if (quirk_id_matches(quirk->vendor, dev->vendor) &&
  1689. quirk_id_matches(quirk->device, dev->device) &&
  1690. quirk_id_matches(quirk->subvendor, dev->subsystem_vendor) &&
  1691. quirk_id_matches(quirk->subdevice, dev->subsystem_device))
  1692. break;
  1693. return quirk;
  1694. }
  1695. static inline int get_pci_irq(struct pci_dev *dev,
  1696. const struct pciserial_board *board)
  1697. {
  1698. if (board->flags & FL_NOIRQ)
  1699. return 0;
  1700. else
  1701. return dev->irq;
  1702. }
  1703. /*
  1704. * This is the configuration table for all of the PCI serial boards
  1705. * which we support. It is directly indexed by the pci_board_num_t enum
  1706. * value, which is encoded in the pci_device_id PCI probe table's
  1707. * driver_data member.
  1708. *
  1709. * The makeup of these names are:
  1710. * pbn_bn{_bt}_n_baud{_offsetinhex}
  1711. *
  1712. * bn = PCI BAR number
  1713. * bt = Index using PCI BARs
  1714. * n = number of serial ports
  1715. * baud = baud rate
  1716. * offsetinhex = offset for each sequential port (in hex)
  1717. *
  1718. * This table is sorted by (in order): bn, bt, baud, offsetindex, n.
  1719. *
  1720. * Please note: in theory if n = 1, _bt infix should make no difference.
  1721. * ie, pbn_b0_1_115200 is the same as pbn_b0_bt_1_115200
  1722. */
  1723. enum pci_board_num_t {
  1724. pbn_default = 0,
  1725. pbn_b0_1_115200,
  1726. pbn_b0_2_115200,
  1727. pbn_b0_4_115200,
  1728. pbn_b0_5_115200,
  1729. pbn_b0_8_115200,
  1730. pbn_b0_1_921600,
  1731. pbn_b0_2_921600,
  1732. pbn_b0_4_921600,
  1733. pbn_b0_2_1130000,
  1734. pbn_b0_4_1152000,
  1735. pbn_b0_2_1843200,
  1736. pbn_b0_4_1843200,
  1737. pbn_b0_2_1843200_200,
  1738. pbn_b0_4_1843200_200,
  1739. pbn_b0_8_1843200_200,
  1740. pbn_b0_1_4000000,
  1741. pbn_b0_bt_1_115200,
  1742. pbn_b0_bt_2_115200,
  1743. pbn_b0_bt_4_115200,
  1744. pbn_b0_bt_8_115200,
  1745. pbn_b0_bt_1_460800,
  1746. pbn_b0_bt_2_460800,
  1747. pbn_b0_bt_4_460800,
  1748. pbn_b0_bt_1_921600,
  1749. pbn_b0_bt_2_921600,
  1750. pbn_b0_bt_4_921600,
  1751. pbn_b0_bt_8_921600,
  1752. pbn_b1_1_115200,
  1753. pbn_b1_2_115200,
  1754. pbn_b1_4_115200,
  1755. pbn_b1_8_115200,
  1756. pbn_b1_16_115200,
  1757. pbn_b1_1_921600,
  1758. pbn_b1_2_921600,
  1759. pbn_b1_4_921600,
  1760. pbn_b1_8_921600,
  1761. pbn_b1_2_1250000,
  1762. pbn_b1_bt_1_115200,
  1763. pbn_b1_bt_2_115200,
  1764. pbn_b1_bt_4_115200,
  1765. pbn_b1_bt_2_921600,
  1766. pbn_b1_1_1382400,
  1767. pbn_b1_2_1382400,
  1768. pbn_b1_4_1382400,
  1769. pbn_b1_8_1382400,
  1770. pbn_b2_1_115200,
  1771. pbn_b2_2_115200,
  1772. pbn_b2_4_115200,
  1773. pbn_b2_8_115200,
  1774. pbn_b2_1_460800,
  1775. pbn_b2_4_460800,
  1776. pbn_b2_8_460800,
  1777. pbn_b2_16_460800,
  1778. pbn_b2_1_921600,
  1779. pbn_b2_4_921600,
  1780. pbn_b2_8_921600,
  1781. pbn_b2_8_1152000,
  1782. pbn_b2_bt_1_115200,
  1783. pbn_b2_bt_2_115200,
  1784. pbn_b2_bt_4_115200,
  1785. pbn_b2_bt_2_921600,
  1786. pbn_b2_bt_4_921600,
  1787. pbn_b3_2_115200,
  1788. pbn_b3_4_115200,
  1789. pbn_b3_8_115200,
  1790. pbn_b4_bt_2_921600,
  1791. pbn_b4_bt_4_921600,
  1792. pbn_b4_bt_8_921600,
  1793. /*
  1794. * Board-specific versions.
  1795. */
  1796. pbn_panacom,
  1797. pbn_panacom2,
  1798. pbn_panacom4,
  1799. pbn_plx_romulus,
  1800. pbn_oxsemi,
  1801. pbn_oxsemi_1_4000000,
  1802. pbn_oxsemi_2_4000000,
  1803. pbn_oxsemi_4_4000000,
  1804. pbn_oxsemi_8_4000000,
  1805. pbn_intel_i960,
  1806. pbn_sgi_ioc3,
  1807. pbn_computone_4,
  1808. pbn_computone_6,
  1809. pbn_computone_8,
  1810. pbn_sbsxrsio,
  1811. pbn_exar_XR17C152,
  1812. pbn_exar_XR17C154,
  1813. pbn_exar_XR17C158,
  1814. pbn_exar_XR17V352,
  1815. pbn_exar_XR17V354,
  1816. pbn_exar_XR17V358,
  1817. pbn_exar_ibm_saturn,
  1818. pbn_pasemi_1682M,
  1819. pbn_ni8430_2,
  1820. pbn_ni8430_4,
  1821. pbn_ni8430_8,
  1822. pbn_ni8430_16,
  1823. pbn_ADDIDATA_PCIe_1_3906250,
  1824. pbn_ADDIDATA_PCIe_2_3906250,
  1825. pbn_ADDIDATA_PCIe_4_3906250,
  1826. pbn_ADDIDATA_PCIe_8_3906250,
  1827. pbn_ce4100_1_115200,
  1828. pbn_omegapci,
  1829. pbn_NETMOS9900_2s_115200,
  1830. };
  1831. /*
  1832. * uart_offset - the space between channels
  1833. * reg_shift - describes how the UART registers are mapped
  1834. * to PCI memory by the card.
  1835. * For example IER register on SBS, Inc. PMC-OctPro is located at
  1836. * offset 0x10 from the UART base, while UART_IER is defined as 1
  1837. * in include/linux/serial_reg.h,
  1838. * see first lines of serial_in() and serial_out() in 8250.c
  1839. */
  1840. static struct pciserial_board pci_boards[] = {
  1841. [pbn_default] = {
  1842. .flags = FL_BASE0,
  1843. .num_ports = 1,
  1844. .base_baud = 115200,
  1845. .uart_offset = 8,
  1846. },
  1847. [pbn_b0_1_115200] = {
  1848. .flags = FL_BASE0,
  1849. .num_ports = 1,
  1850. .base_baud = 115200,
  1851. .uart_offset = 8,
  1852. },
  1853. [pbn_b0_2_115200] = {
  1854. .flags = FL_BASE0,
  1855. .num_ports = 2,
  1856. .base_baud = 115200,
  1857. .uart_offset = 8,
  1858. },
  1859. [pbn_b0_4_115200] = {
  1860. .flags = FL_BASE0,
  1861. .num_ports = 4,
  1862. .base_baud = 115200,
  1863. .uart_offset = 8,
  1864. },
  1865. [pbn_b0_5_115200] = {
  1866. .flags = FL_BASE0,
  1867. .num_ports = 5,
  1868. .base_baud = 115200,
  1869. .uart_offset = 8,
  1870. },
  1871. [pbn_b0_8_115200] = {
  1872. .flags = FL_BASE0,
  1873. .num_ports = 8,
  1874. .base_baud = 115200,
  1875. .uart_offset = 8,
  1876. },
  1877. [pbn_b0_1_921600] = {
  1878. .flags = FL_BASE0,
  1879. .num_ports = 1,
  1880. .base_baud = 921600,
  1881. .uart_offset = 8,
  1882. },
  1883. [pbn_b0_2_921600] = {
  1884. .flags = FL_BASE0,
  1885. .num_ports = 2,
  1886. .base_baud = 921600,
  1887. .uart_offset = 8,
  1888. },
  1889. [pbn_b0_4_921600] = {
  1890. .flags = FL_BASE0,
  1891. .num_ports = 4,
  1892. .base_baud = 921600,
  1893. .uart_offset = 8,
  1894. },
  1895. [pbn_b0_2_1130000] = {
  1896. .flags = FL_BASE0,
  1897. .num_ports = 2,
  1898. .base_baud = 1130000,
  1899. .uart_offset = 8,
  1900. },
  1901. [pbn_b0_4_1152000] = {
  1902. .flags = FL_BASE0,
  1903. .num_ports = 4,
  1904. .base_baud = 1152000,
  1905. .uart_offset = 8,
  1906. },
  1907. [pbn_b0_2_1843200] = {
  1908. .flags = FL_BASE0,
  1909. .num_ports = 2,
  1910. .base_baud = 1843200,
  1911. .uart_offset = 8,
  1912. },
  1913. [pbn_b0_4_1843200] = {
  1914. .flags = FL_BASE0,
  1915. .num_ports = 4,
  1916. .base_baud = 1843200,
  1917. .uart_offset = 8,
  1918. },
  1919. [pbn_b0_2_1843200_200] = {
  1920. .flags = FL_BASE0,
  1921. .num_ports = 2,
  1922. .base_baud = 1843200,
  1923. .uart_offset = 0x200,
  1924. },
  1925. [pbn_b0_4_1843200_200] = {
  1926. .flags = FL_BASE0,
  1927. .num_ports = 4,
  1928. .base_baud = 1843200,
  1929. .uart_offset = 0x200,
  1930. },
  1931. [pbn_b0_8_1843200_200] = {
  1932. .flags = FL_BASE0,
  1933. .num_ports = 8,
  1934. .base_baud = 1843200,
  1935. .uart_offset = 0x200,
  1936. },
  1937. [pbn_b0_1_4000000] = {
  1938. .flags = FL_BASE0,
  1939. .num_ports = 1,
  1940. .base_baud = 4000000,
  1941. .uart_offset = 8,
  1942. },
  1943. [pbn_b0_bt_1_115200] = {
  1944. .flags = FL_BASE0|FL_BASE_BARS,
  1945. .num_ports = 1,
  1946. .base_baud = 115200,
  1947. .uart_offset = 8,
  1948. },
  1949. [pbn_b0_bt_2_115200] = {
  1950. .flags = FL_BASE0|FL_BASE_BARS,
  1951. .num_ports = 2,
  1952. .base_baud = 115200,
  1953. .uart_offset = 8,
  1954. },
  1955. [pbn_b0_bt_4_115200] = {
  1956. .flags = FL_BASE0|FL_BASE_BARS,
  1957. .num_ports = 4,
  1958. .base_baud = 115200,
  1959. .uart_offset = 8,
  1960. },
  1961. [pbn_b0_bt_8_115200] = {
  1962. .flags = FL_BASE0|FL_BASE_BARS,
  1963. .num_ports = 8,
  1964. .base_baud = 115200,
  1965. .uart_offset = 8,
  1966. },
  1967. [pbn_b0_bt_1_460800] = {
  1968. .flags = FL_BASE0|FL_BASE_BARS,
  1969. .num_ports = 1,
  1970. .base_baud = 460800,
  1971. .uart_offset = 8,
  1972. },
  1973. [pbn_b0_bt_2_460800] = {
  1974. .flags = FL_BASE0|FL_BASE_BARS,
  1975. .num_ports = 2,
  1976. .base_baud = 460800,
  1977. .uart_offset = 8,
  1978. },
  1979. [pbn_b0_bt_4_460800] = {
  1980. .flags = FL_BASE0|FL_BASE_BARS,
  1981. .num_ports = 4,
  1982. .base_baud = 460800,
  1983. .uart_offset = 8,
  1984. },
  1985. [pbn_b0_bt_1_921600] = {
  1986. .flags = FL_BASE0|FL_BASE_BARS,
  1987. .num_ports = 1,
  1988. .base_baud = 921600,
  1989. .uart_offset = 8,
  1990. },
  1991. [pbn_b0_bt_2_921600] = {
  1992. .flags = FL_BASE0|FL_BASE_BARS,
  1993. .num_ports = 2,
  1994. .base_baud = 921600,
  1995. .uart_offset = 8,
  1996. },
  1997. [pbn_b0_bt_4_921600] = {
  1998. .flags = FL_BASE0|FL_BASE_BARS,
  1999. .num_ports = 4,
  2000. .base_baud = 921600,
  2001. .uart_offset = 8,
  2002. },
  2003. [pbn_b0_bt_8_921600] = {
  2004. .flags = FL_BASE0|FL_BASE_BARS,
  2005. .num_ports = 8,
  2006. .base_baud = 921600,
  2007. .uart_offset = 8,
  2008. },
  2009. [pbn_b1_1_115200] = {
  2010. .flags = FL_BASE1,
  2011. .num_ports = 1,
  2012. .base_baud = 115200,
  2013. .uart_offset = 8,
  2014. },
  2015. [pbn_b1_2_115200] = {
  2016. .flags = FL_BASE1,
  2017. .num_ports = 2,
  2018. .base_baud = 115200,
  2019. .uart_offset = 8,
  2020. },
  2021. [pbn_b1_4_115200] = {
  2022. .flags = FL_BASE1,
  2023. .num_ports = 4,
  2024. .base_baud = 115200,
  2025. .uart_offset = 8,
  2026. },
  2027. [pbn_b1_8_115200] = {
  2028. .flags = FL_BASE1,
  2029. .num_ports = 8,
  2030. .base_baud = 115200,
  2031. .uart_offset = 8,
  2032. },
  2033. [pbn_b1_16_115200] = {
  2034. .flags = FL_BASE1,
  2035. .num_ports = 16,
  2036. .base_baud = 115200,
  2037. .uart_offset = 8,
  2038. },
  2039. [pbn_b1_1_921600] = {
  2040. .flags = FL_BASE1,
  2041. .num_ports = 1,
  2042. .base_baud = 921600,
  2043. .uart_offset = 8,
  2044. },
  2045. [pbn_b1_2_921600] = {
  2046. .flags = FL_BASE1,
  2047. .num_ports = 2,
  2048. .base_baud = 921600,
  2049. .uart_offset = 8,
  2050. },
  2051. [pbn_b1_4_921600] = {
  2052. .flags = FL_BASE1,
  2053. .num_ports = 4,
  2054. .base_baud = 921600,
  2055. .uart_offset = 8,
  2056. },
  2057. [pbn_b1_8_921600] = {
  2058. .flags = FL_BASE1,
  2059. .num_ports = 8,
  2060. .base_baud = 921600,
  2061. .uart_offset = 8,
  2062. },
  2063. [pbn_b1_2_1250000] = {
  2064. .flags = FL_BASE1,
  2065. .num_ports = 2,
  2066. .base_baud = 1250000,
  2067. .uart_offset = 8,
  2068. },
  2069. [pbn_b1_bt_1_115200] = {
  2070. .flags = FL_BASE1|FL_BASE_BARS,
  2071. .num_ports = 1,
  2072. .base_baud = 115200,
  2073. .uart_offset = 8,
  2074. },
  2075. [pbn_b1_bt_2_115200] = {
  2076. .flags = FL_BASE1|FL_BASE_BARS,
  2077. .num_ports = 2,
  2078. .base_baud = 115200,
  2079. .uart_offset = 8,
  2080. },
  2081. [pbn_b1_bt_4_115200] = {
  2082. .flags = FL_BASE1|FL_BASE_BARS,
  2083. .num_ports = 4,
  2084. .base_baud = 115200,
  2085. .uart_offset = 8,
  2086. },
  2087. [pbn_b1_bt_2_921600] = {
  2088. .flags = FL_BASE1|FL_BASE_BARS,
  2089. .num_ports = 2,
  2090. .base_baud = 921600,
  2091. .uart_offset = 8,
  2092. },
  2093. [pbn_b1_1_1382400] = {
  2094. .flags = FL_BASE1,
  2095. .num_ports = 1,
  2096. .base_baud = 1382400,
  2097. .uart_offset = 8,
  2098. },
  2099. [pbn_b1_2_1382400] = {
  2100. .flags = FL_BASE1,
  2101. .num_ports = 2,
  2102. .base_baud = 1382400,
  2103. .uart_offset = 8,
  2104. },
  2105. [pbn_b1_4_1382400] = {
  2106. .flags = FL_BASE1,
  2107. .num_ports = 4,
  2108. .base_baud = 1382400,
  2109. .uart_offset = 8,
  2110. },
  2111. [pbn_b1_8_1382400] = {
  2112. .flags = FL_BASE1,
  2113. .num_ports = 8,
  2114. .base_baud = 1382400,
  2115. .uart_offset = 8,
  2116. },
  2117. [pbn_b2_1_115200] = {
  2118. .flags = FL_BASE2,
  2119. .num_ports = 1,
  2120. .base_baud = 115200,
  2121. .uart_offset = 8,
  2122. },
  2123. [pbn_b2_2_115200] = {
  2124. .flags = FL_BASE2,
  2125. .num_ports = 2,
  2126. .base_baud = 115200,
  2127. .uart_offset = 8,
  2128. },
  2129. [pbn_b2_4_115200] = {
  2130. .flags = FL_BASE2,
  2131. .num_ports = 4,
  2132. .base_baud = 115200,
  2133. .uart_offset = 8,
  2134. },
  2135. [pbn_b2_8_115200] = {
  2136. .flags = FL_BASE2,
  2137. .num_ports = 8,
  2138. .base_baud = 115200,
  2139. .uart_offset = 8,
  2140. },
  2141. [pbn_b2_1_460800] = {
  2142. .flags = FL_BASE2,
  2143. .num_ports = 1,
  2144. .base_baud = 460800,
  2145. .uart_offset = 8,
  2146. },
  2147. [pbn_b2_4_460800] = {
  2148. .flags = FL_BASE2,
  2149. .num_ports = 4,
  2150. .base_baud = 460800,
  2151. .uart_offset = 8,
  2152. },
  2153. [pbn_b2_8_460800] = {
  2154. .flags = FL_BASE2,
  2155. .num_ports = 8,
  2156. .base_baud = 460800,
  2157. .uart_offset = 8,
  2158. },
  2159. [pbn_b2_16_460800] = {
  2160. .flags = FL_BASE2,
  2161. .num_ports = 16,
  2162. .base_baud = 460800,
  2163. .uart_offset = 8,
  2164. },
  2165. [pbn_b2_1_921600] = {
  2166. .flags = FL_BASE2,
  2167. .num_ports = 1,
  2168. .base_baud = 921600,
  2169. .uart_offset = 8,
  2170. },
  2171. [pbn_b2_4_921600] = {
  2172. .flags = FL_BASE2,
  2173. .num_ports = 4,
  2174. .base_baud = 921600,
  2175. .uart_offset = 8,
  2176. },
  2177. [pbn_b2_8_921600] = {
  2178. .flags = FL_BASE2,
  2179. .num_ports = 8,
  2180. .base_baud = 921600,
  2181. .uart_offset = 8,
  2182. },
  2183. [pbn_b2_8_1152000] = {
  2184. .flags = FL_BASE2,
  2185. .num_ports = 8,
  2186. .base_baud = 1152000,
  2187. .uart_offset = 8,
  2188. },
  2189. [pbn_b2_bt_1_115200] = {
  2190. .flags = FL_BASE2|FL_BASE_BARS,
  2191. .num_ports = 1,
  2192. .base_baud = 115200,
  2193. .uart_offset = 8,
  2194. },
  2195. [pbn_b2_bt_2_115200] = {
  2196. .flags = FL_BASE2|FL_BASE_BARS,
  2197. .num_ports = 2,
  2198. .base_baud = 115200,
  2199. .uart_offset = 8,
  2200. },
  2201. [pbn_b2_bt_4_115200] = {
  2202. .flags = FL_BASE2|FL_BASE_BARS,
  2203. .num_ports = 4,
  2204. .base_baud = 115200,
  2205. .uart_offset = 8,
  2206. },
  2207. [pbn_b2_bt_2_921600] = {
  2208. .flags = FL_BASE2|FL_BASE_BARS,
  2209. .num_ports = 2,
  2210. .base_baud = 921600,
  2211. .uart_offset = 8,
  2212. },
  2213. [pbn_b2_bt_4_921600] = {
  2214. .flags = FL_BASE2|FL_BASE_BARS,
  2215. .num_ports = 4,
  2216. .base_baud = 921600,
  2217. .uart_offset = 8,
  2218. },
  2219. [pbn_b3_2_115200] = {
  2220. .flags = FL_BASE3,
  2221. .num_ports = 2,
  2222. .base_baud = 115200,
  2223. .uart_offset = 8,
  2224. },
  2225. [pbn_b3_4_115200] = {
  2226. .flags = FL_BASE3,
  2227. .num_ports = 4,
  2228. .base_baud = 115200,
  2229. .uart_offset = 8,
  2230. },
  2231. [pbn_b3_8_115200] = {
  2232. .flags = FL_BASE3,
  2233. .num_ports = 8,
  2234. .base_baud = 115200,
  2235. .uart_offset = 8,
  2236. },
  2237. [pbn_b4_bt_2_921600] = {
  2238. .flags = FL_BASE4,
  2239. .num_ports = 2,
  2240. .base_baud = 921600,
  2241. .uart_offset = 8,
  2242. },
  2243. [pbn_b4_bt_4_921600] = {
  2244. .flags = FL_BASE4,
  2245. .num_ports = 4,
  2246. .base_baud = 921600,
  2247. .uart_offset = 8,
  2248. },
  2249. [pbn_b4_bt_8_921600] = {
  2250. .flags = FL_BASE4,
  2251. .num_ports = 8,
  2252. .base_baud = 921600,
  2253. .uart_offset = 8,
  2254. },
  2255. /*
  2256. * Entries following this are board-specific.
  2257. */
  2258. /*
  2259. * Panacom - IOMEM
  2260. */
  2261. [pbn_panacom] = {
  2262. .flags = FL_BASE2,
  2263. .num_ports = 2,
  2264. .base_baud = 921600,
  2265. .uart_offset = 0x400,
  2266. .reg_shift = 7,
  2267. },
  2268. [pbn_panacom2] = {
  2269. .flags = FL_BASE2|FL_BASE_BARS,
  2270. .num_ports = 2,
  2271. .base_baud = 921600,
  2272. .uart_offset = 0x400,
  2273. .reg_shift = 7,
  2274. },
  2275. [pbn_panacom4] = {
  2276. .flags = FL_BASE2|FL_BASE_BARS,
  2277. .num_ports = 4,
  2278. .base_baud = 921600,
  2279. .uart_offset = 0x400,
  2280. .reg_shift = 7,
  2281. },
  2282. /* I think this entry is broken - the first_offset looks wrong --rmk */
  2283. [pbn_plx_romulus] = {
  2284. .flags = FL_BASE2,
  2285. .num_ports = 4,
  2286. .base_baud = 921600,
  2287. .uart_offset = 8 << 2,
  2288. .reg_shift = 2,
  2289. .first_offset = 0x03,
  2290. },
  2291. /*
  2292. * This board uses the size of PCI Base region 0 to
  2293. * signal now many ports are available
  2294. */
  2295. [pbn_oxsemi] = {
  2296. .flags = FL_BASE0|FL_REGION_SZ_CAP,
  2297. .num_ports = 32,
  2298. .base_baud = 115200,
  2299. .uart_offset = 8,
  2300. },
  2301. [pbn_oxsemi_1_4000000] = {
  2302. .flags = FL_BASE0,
  2303. .num_ports = 1,
  2304. .base_baud = 4000000,
  2305. .uart_offset = 0x200,
  2306. .first_offset = 0x1000,
  2307. },
  2308. [pbn_oxsemi_2_4000000] = {
  2309. .flags = FL_BASE0,
  2310. .num_ports = 2,
  2311. .base_baud = 4000000,
  2312. .uart_offset = 0x200,
  2313. .first_offset = 0x1000,
  2314. },
  2315. [pbn_oxsemi_4_4000000] = {
  2316. .flags = FL_BASE0,
  2317. .num_ports = 4,
  2318. .base_baud = 4000000,
  2319. .uart_offset = 0x200,
  2320. .first_offset = 0x1000,
  2321. },
  2322. [pbn_oxsemi_8_4000000] = {
  2323. .flags = FL_BASE0,
  2324. .num_ports = 8,
  2325. .base_baud = 4000000,
  2326. .uart_offset = 0x200,
  2327. .first_offset = 0x1000,
  2328. },
  2329. /*
  2330. * EKF addition for i960 Boards form EKF with serial port.
  2331. * Max 256 ports.
  2332. */
  2333. [pbn_intel_i960] = {
  2334. .flags = FL_BASE0,
  2335. .num_ports = 32,
  2336. .base_baud = 921600,
  2337. .uart_offset = 8 << 2,
  2338. .reg_shift = 2,
  2339. .first_offset = 0x10000,
  2340. },
  2341. [pbn_sgi_ioc3] = {
  2342. .flags = FL_BASE0|FL_NOIRQ,
  2343. .num_ports = 1,
  2344. .base_baud = 458333,
  2345. .uart_offset = 8,
  2346. .reg_shift = 0,
  2347. .first_offset = 0x20178,
  2348. },
  2349. /*
  2350. * Computone - uses IOMEM.
  2351. */
  2352. [pbn_computone_4] = {
  2353. .flags = FL_BASE0,
  2354. .num_ports = 4,
  2355. .base_baud = 921600,
  2356. .uart_offset = 0x40,
  2357. .reg_shift = 2,
  2358. .first_offset = 0x200,
  2359. },
  2360. [pbn_computone_6] = {
  2361. .flags = FL_BASE0,
  2362. .num_ports = 6,
  2363. .base_baud = 921600,
  2364. .uart_offset = 0x40,
  2365. .reg_shift = 2,
  2366. .first_offset = 0x200,
  2367. },
  2368. [pbn_computone_8] = {
  2369. .flags = FL_BASE0,
  2370. .num_ports = 8,
  2371. .base_baud = 921600,
  2372. .uart_offset = 0x40,
  2373. .reg_shift = 2,
  2374. .first_offset = 0x200,
  2375. },
  2376. [pbn_sbsxrsio] = {
  2377. .flags = FL_BASE0,
  2378. .num_ports = 8,
  2379. .base_baud = 460800,
  2380. .uart_offset = 256,
  2381. .reg_shift = 4,
  2382. },
  2383. /*
  2384. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  2385. * Only basic 16550A support.
  2386. * XR17C15[24] are not tested, but they should work.
  2387. */
  2388. [pbn_exar_XR17C152] = {
  2389. .flags = FL_BASE0,
  2390. .num_ports = 2,
  2391. .base_baud = 921600,
  2392. .uart_offset = 0x200,
  2393. },
  2394. [pbn_exar_XR17C154] = {
  2395. .flags = FL_BASE0,
  2396. .num_ports = 4,
  2397. .base_baud = 921600,
  2398. .uart_offset = 0x200,
  2399. },
  2400. [pbn_exar_XR17C158] = {
  2401. .flags = FL_BASE0,
  2402. .num_ports = 8,
  2403. .base_baud = 921600,
  2404. .uart_offset = 0x200,
  2405. },
  2406. [pbn_exar_XR17V352] = {
  2407. .flags = FL_BASE0,
  2408. .num_ports = 2,
  2409. .base_baud = 7812500,
  2410. .uart_offset = 0x400,
  2411. .reg_shift = 0,
  2412. .first_offset = 0,
  2413. },
  2414. [pbn_exar_XR17V354] = {
  2415. .flags = FL_BASE0,
  2416. .num_ports = 4,
  2417. .base_baud = 7812500,
  2418. .uart_offset = 0x400,
  2419. .reg_shift = 0,
  2420. .first_offset = 0,
  2421. },
  2422. [pbn_exar_XR17V358] = {
  2423. .flags = FL_BASE0,
  2424. .num_ports = 8,
  2425. .base_baud = 7812500,
  2426. .uart_offset = 0x400,
  2427. .reg_shift = 0,
  2428. .first_offset = 0,
  2429. },
  2430. [pbn_exar_ibm_saturn] = {
  2431. .flags = FL_BASE0,
  2432. .num_ports = 1,
  2433. .base_baud = 921600,
  2434. .uart_offset = 0x200,
  2435. },
  2436. /*
  2437. * PA Semi PWRficient PA6T-1682M on-chip UART
  2438. */
  2439. [pbn_pasemi_1682M] = {
  2440. .flags = FL_BASE0,
  2441. .num_ports = 1,
  2442. .base_baud = 8333333,
  2443. },
  2444. /*
  2445. * National Instruments 843x
  2446. */
  2447. [pbn_ni8430_16] = {
  2448. .flags = FL_BASE0,
  2449. .num_ports = 16,
  2450. .base_baud = 3686400,
  2451. .uart_offset = 0x10,
  2452. .first_offset = 0x800,
  2453. },
  2454. [pbn_ni8430_8] = {
  2455. .flags = FL_BASE0,
  2456. .num_ports = 8,
  2457. .base_baud = 3686400,
  2458. .uart_offset = 0x10,
  2459. .first_offset = 0x800,
  2460. },
  2461. [pbn_ni8430_4] = {
  2462. .flags = FL_BASE0,
  2463. .num_ports = 4,
  2464. .base_baud = 3686400,
  2465. .uart_offset = 0x10,
  2466. .first_offset = 0x800,
  2467. },
  2468. [pbn_ni8430_2] = {
  2469. .flags = FL_BASE0,
  2470. .num_ports = 2,
  2471. .base_baud = 3686400,
  2472. .uart_offset = 0x10,
  2473. .first_offset = 0x800,
  2474. },
  2475. /*
  2476. * ADDI-DATA GmbH PCI-Express communication cards <info@addi-data.com>
  2477. */
  2478. [pbn_ADDIDATA_PCIe_1_3906250] = {
  2479. .flags = FL_BASE0,
  2480. .num_ports = 1,
  2481. .base_baud = 3906250,
  2482. .uart_offset = 0x200,
  2483. .first_offset = 0x1000,
  2484. },
  2485. [pbn_ADDIDATA_PCIe_2_3906250] = {
  2486. .flags = FL_BASE0,
  2487. .num_ports = 2,
  2488. .base_baud = 3906250,
  2489. .uart_offset = 0x200,
  2490. .first_offset = 0x1000,
  2491. },
  2492. [pbn_ADDIDATA_PCIe_4_3906250] = {
  2493. .flags = FL_BASE0,
  2494. .num_ports = 4,
  2495. .base_baud = 3906250,
  2496. .uart_offset = 0x200,
  2497. .first_offset = 0x1000,
  2498. },
  2499. [pbn_ADDIDATA_PCIe_8_3906250] = {
  2500. .flags = FL_BASE0,
  2501. .num_ports = 8,
  2502. .base_baud = 3906250,
  2503. .uart_offset = 0x200,
  2504. .first_offset = 0x1000,
  2505. },
  2506. [pbn_ce4100_1_115200] = {
  2507. .flags = FL_BASE_BARS,
  2508. .num_ports = 2,
  2509. .base_baud = 921600,
  2510. .reg_shift = 2,
  2511. },
  2512. [pbn_omegapci] = {
  2513. .flags = FL_BASE0,
  2514. .num_ports = 8,
  2515. .base_baud = 115200,
  2516. .uart_offset = 0x200,
  2517. },
  2518. [pbn_NETMOS9900_2s_115200] = {
  2519. .flags = FL_BASE0,
  2520. .num_ports = 2,
  2521. .base_baud = 115200,
  2522. },
  2523. };
  2524. static const struct pci_device_id blacklist[] = {
  2525. /* softmodems */
  2526. { PCI_VDEVICE(AL, 0x5457), }, /* ALi Corporation M5457 AC'97 Modem */
  2527. { PCI_VDEVICE(MOTOROLA, 0x3052), }, /* Motorola Si3052-based modem */
  2528. { PCI_DEVICE(0x1543, 0x3052), }, /* Si3052-based modem, default IDs */
  2529. /* multi-io cards handled by parport_serial */
  2530. { PCI_DEVICE(0x4348, 0x7053), }, /* WCH CH353 2S1P */
  2531. };
  2532. /*
  2533. * Given a complete unknown PCI device, try to use some heuristics to
  2534. * guess what the configuration might be, based on the pitiful PCI
  2535. * serial specs. Returns 0 on success, 1 on failure.
  2536. */
  2537. static int
  2538. serial_pci_guess_board(struct pci_dev *dev, struct pciserial_board *board)
  2539. {
  2540. const struct pci_device_id *bldev;
  2541. int num_iomem, num_port, first_port = -1, i;
  2542. /*
  2543. * If it is not a communications device or the programming
  2544. * interface is greater than 6, give up.
  2545. *
  2546. * (Should we try to make guesses for multiport serial devices
  2547. * later?)
  2548. */
  2549. if ((((dev->class >> 8) != PCI_CLASS_COMMUNICATION_SERIAL) &&
  2550. ((dev->class >> 8) != PCI_CLASS_COMMUNICATION_MODEM)) ||
  2551. (dev->class & 0xff) > 6)
  2552. return -ENODEV;
  2553. /*
  2554. * Do not access blacklisted devices that are known not to
  2555. * feature serial ports or are handled by other modules.
  2556. */
  2557. for (bldev = blacklist;
  2558. bldev < blacklist + ARRAY_SIZE(blacklist);
  2559. bldev++) {
  2560. if (dev->vendor == bldev->vendor &&
  2561. dev->device == bldev->device)
  2562. return -ENODEV;
  2563. }
  2564. num_iomem = num_port = 0;
  2565. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2566. if (pci_resource_flags(dev, i) & IORESOURCE_IO) {
  2567. num_port++;
  2568. if (first_port == -1)
  2569. first_port = i;
  2570. }
  2571. if (pci_resource_flags(dev, i) & IORESOURCE_MEM)
  2572. num_iomem++;
  2573. }
  2574. /*
  2575. * If there is 1 or 0 iomem regions, and exactly one port,
  2576. * use it. We guess the number of ports based on the IO
  2577. * region size.
  2578. */
  2579. if (num_iomem <= 1 && num_port == 1) {
  2580. board->flags = first_port;
  2581. board->num_ports = pci_resource_len(dev, first_port) / 8;
  2582. return 0;
  2583. }
  2584. /*
  2585. * Now guess if we've got a board which indexes by BARs.
  2586. * Each IO BAR should be 8 bytes, and they should follow
  2587. * consecutively.
  2588. */
  2589. first_port = -1;
  2590. num_port = 0;
  2591. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2592. if (pci_resource_flags(dev, i) & IORESOURCE_IO &&
  2593. pci_resource_len(dev, i) == 8 &&
  2594. (first_port == -1 || (first_port + num_port) == i)) {
  2595. num_port++;
  2596. if (first_port == -1)
  2597. first_port = i;
  2598. }
  2599. }
  2600. if (num_port > 1) {
  2601. board->flags = first_port | FL_BASE_BARS;
  2602. board->num_ports = num_port;
  2603. return 0;
  2604. }
  2605. return -ENODEV;
  2606. }
  2607. static inline int
  2608. serial_pci_matches(const struct pciserial_board *board,
  2609. const struct pciserial_board *guessed)
  2610. {
  2611. return
  2612. board->num_ports == guessed->num_ports &&
  2613. board->base_baud == guessed->base_baud &&
  2614. board->uart_offset == guessed->uart_offset &&
  2615. board->reg_shift == guessed->reg_shift &&
  2616. board->first_offset == guessed->first_offset;
  2617. }
  2618. struct serial_private *
  2619. pciserial_init_ports(struct pci_dev *dev, const struct pciserial_board *board)
  2620. {
  2621. struct uart_8250_port uart;
  2622. struct serial_private *priv;
  2623. struct pci_serial_quirk *quirk;
  2624. int rc, nr_ports, i;
  2625. nr_ports = board->num_ports;
  2626. /*
  2627. * Find an init and setup quirks.
  2628. */
  2629. quirk = find_quirk(dev);
  2630. /*
  2631. * Run the new-style initialization function.
  2632. * The initialization function returns:
  2633. * <0 - error
  2634. * 0 - use board->num_ports
  2635. * >0 - number of ports
  2636. */
  2637. if (quirk->init) {
  2638. rc = quirk->init(dev);
  2639. if (rc < 0) {
  2640. priv = ERR_PTR(rc);
  2641. goto err_out;
  2642. }
  2643. if (rc)
  2644. nr_ports = rc;
  2645. }
  2646. priv = kzalloc(sizeof(struct serial_private) +
  2647. sizeof(unsigned int) * nr_ports,
  2648. GFP_KERNEL);
  2649. if (!priv) {
  2650. priv = ERR_PTR(-ENOMEM);
  2651. goto err_deinit;
  2652. }
  2653. priv->dev = dev;
  2654. priv->quirk = quirk;
  2655. memset(&uart, 0, sizeof(uart));
  2656. uart.port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF | UPF_SHARE_IRQ;
  2657. uart.port.uartclk = board->base_baud * 16;
  2658. uart.port.irq = get_pci_irq(dev, board);
  2659. uart.port.dev = &dev->dev;
  2660. for (i = 0; i < nr_ports; i++) {
  2661. if (quirk->setup(priv, board, &uart, i))
  2662. break;
  2663. #ifdef SERIAL_DEBUG_PCI
  2664. printk(KERN_DEBUG "Setup PCI port: port %lx, irq %d, type %d\n",
  2665. uart.port.iobase, uart.port.irq, uart.port.iotype);
  2666. #endif
  2667. priv->line[i] = serial8250_register_8250_port(&uart);
  2668. if (priv->line[i] < 0) {
  2669. printk(KERN_WARNING "Couldn't register serial port %s: %d\n", pci_name(dev), priv->line[i]);
  2670. break;
  2671. }
  2672. }
  2673. priv->nr = i;
  2674. return priv;
  2675. err_deinit:
  2676. if (quirk->exit)
  2677. quirk->exit(dev);
  2678. err_out:
  2679. return priv;
  2680. }
  2681. EXPORT_SYMBOL_GPL(pciserial_init_ports);
  2682. void pciserial_remove_ports(struct serial_private *priv)
  2683. {
  2684. struct pci_serial_quirk *quirk;
  2685. int i;
  2686. for (i = 0; i < priv->nr; i++)
  2687. serial8250_unregister_port(priv->line[i]);
  2688. for (i = 0; i < PCI_NUM_BAR_RESOURCES; i++) {
  2689. if (priv->remapped_bar[i])
  2690. iounmap(priv->remapped_bar[i]);
  2691. priv->remapped_bar[i] = NULL;
  2692. }
  2693. /*
  2694. * Find the exit quirks.
  2695. */
  2696. quirk = find_quirk(priv->dev);
  2697. if (quirk->exit)
  2698. quirk->exit(priv->dev);
  2699. kfree(priv);
  2700. }
  2701. EXPORT_SYMBOL_GPL(pciserial_remove_ports);
  2702. void pciserial_suspend_ports(struct serial_private *priv)
  2703. {
  2704. int i;
  2705. for (i = 0; i < priv->nr; i++)
  2706. if (priv->line[i] >= 0)
  2707. serial8250_suspend_port(priv->line[i]);
  2708. /*
  2709. * Ensure that every init quirk is properly torn down
  2710. */
  2711. if (priv->quirk->exit)
  2712. priv->quirk->exit(priv->dev);
  2713. }
  2714. EXPORT_SYMBOL_GPL(pciserial_suspend_ports);
  2715. void pciserial_resume_ports(struct serial_private *priv)
  2716. {
  2717. int i;
  2718. /*
  2719. * Ensure that the board is correctly configured.
  2720. */
  2721. if (priv->quirk->init)
  2722. priv->quirk->init(priv->dev);
  2723. for (i = 0; i < priv->nr; i++)
  2724. if (priv->line[i] >= 0)
  2725. serial8250_resume_port(priv->line[i]);
  2726. }
  2727. EXPORT_SYMBOL_GPL(pciserial_resume_ports);
  2728. /*
  2729. * Probe one serial board. Unfortunately, there is no rhyme nor reason
  2730. * to the arrangement of serial ports on a PCI card.
  2731. */
  2732. static int
  2733. pciserial_init_one(struct pci_dev *dev, const struct pci_device_id *ent)
  2734. {
  2735. struct pci_serial_quirk *quirk;
  2736. struct serial_private *priv;
  2737. const struct pciserial_board *board;
  2738. struct pciserial_board tmp;
  2739. int rc;
  2740. quirk = find_quirk(dev);
  2741. if (quirk->probe) {
  2742. rc = quirk->probe(dev);
  2743. if (rc)
  2744. return rc;
  2745. }
  2746. if (ent->driver_data >= ARRAY_SIZE(pci_boards)) {
  2747. printk(KERN_ERR "pci_init_one: invalid driver_data: %ld\n",
  2748. ent->driver_data);
  2749. return -EINVAL;
  2750. }
  2751. board = &pci_boards[ent->driver_data];
  2752. rc = pci_enable_device(dev);
  2753. pci_save_state(dev);
  2754. if (rc)
  2755. return rc;
  2756. if (ent->driver_data == pbn_default) {
  2757. /*
  2758. * Use a copy of the pci_board entry for this;
  2759. * avoid changing entries in the table.
  2760. */
  2761. memcpy(&tmp, board, sizeof(struct pciserial_board));
  2762. board = &tmp;
  2763. /*
  2764. * We matched one of our class entries. Try to
  2765. * determine the parameters of this board.
  2766. */
  2767. rc = serial_pci_guess_board(dev, &tmp);
  2768. if (rc)
  2769. goto disable;
  2770. } else {
  2771. /*
  2772. * We matched an explicit entry. If we are able to
  2773. * detect this boards settings with our heuristic,
  2774. * then we no longer need this entry.
  2775. */
  2776. memcpy(&tmp, &pci_boards[pbn_default],
  2777. sizeof(struct pciserial_board));
  2778. rc = serial_pci_guess_board(dev, &tmp);
  2779. if (rc == 0 && serial_pci_matches(board, &tmp))
  2780. moan_device("Redundant entry in serial pci_table.",
  2781. dev);
  2782. }
  2783. priv = pciserial_init_ports(dev, board);
  2784. if (!IS_ERR(priv)) {
  2785. pci_set_drvdata(dev, priv);
  2786. return 0;
  2787. }
  2788. rc = PTR_ERR(priv);
  2789. disable:
  2790. pci_disable_device(dev);
  2791. return rc;
  2792. }
  2793. static void pciserial_remove_one(struct pci_dev *dev)
  2794. {
  2795. struct serial_private *priv = pci_get_drvdata(dev);
  2796. pci_set_drvdata(dev, NULL);
  2797. pciserial_remove_ports(priv);
  2798. pci_disable_device(dev);
  2799. }
  2800. #ifdef CONFIG_PM
  2801. static int pciserial_suspend_one(struct pci_dev *dev, pm_message_t state)
  2802. {
  2803. struct serial_private *priv = pci_get_drvdata(dev);
  2804. if (priv)
  2805. pciserial_suspend_ports(priv);
  2806. pci_save_state(dev);
  2807. pci_set_power_state(dev, pci_choose_state(dev, state));
  2808. return 0;
  2809. }
  2810. static int pciserial_resume_one(struct pci_dev *dev)
  2811. {
  2812. int err;
  2813. struct serial_private *priv = pci_get_drvdata(dev);
  2814. pci_set_power_state(dev, PCI_D0);
  2815. pci_restore_state(dev);
  2816. if (priv) {
  2817. /*
  2818. * The device may have been disabled. Re-enable it.
  2819. */
  2820. err = pci_enable_device(dev);
  2821. /* FIXME: We cannot simply error out here */
  2822. if (err)
  2823. printk(KERN_ERR "pciserial: Unable to re-enable ports, trying to continue.\n");
  2824. pciserial_resume_ports(priv);
  2825. }
  2826. return 0;
  2827. }
  2828. #endif
  2829. static struct pci_device_id serial_pci_tbl[] = {
  2830. /* Advantech use PCI_DEVICE_ID_ADVANTECH_PCI3620 (0x3620) as 'PCI_SUBVENDOR_ID' */
  2831. { PCI_VENDOR_ID_ADVANTECH, PCI_DEVICE_ID_ADVANTECH_PCI3620,
  2832. PCI_DEVICE_ID_ADVANTECH_PCI3620, 0x0001, 0, 0,
  2833. pbn_b2_8_921600 },
  2834. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2835. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2836. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2837. pbn_b1_8_1382400 },
  2838. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2839. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2840. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2841. pbn_b1_4_1382400 },
  2842. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V960,
  2843. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2844. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2845. pbn_b1_2_1382400 },
  2846. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2847. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2848. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_232, 0, 0,
  2849. pbn_b1_8_1382400 },
  2850. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2851. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2852. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_232, 0, 0,
  2853. pbn_b1_4_1382400 },
  2854. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2855. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2856. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_232, 0, 0,
  2857. pbn_b1_2_1382400 },
  2858. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2859. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2860. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485, 0, 0,
  2861. pbn_b1_8_921600 },
  2862. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2863. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2864. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_4_4, 0, 0,
  2865. pbn_b1_8_921600 },
  2866. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2867. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2868. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485, 0, 0,
  2869. pbn_b1_4_921600 },
  2870. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2871. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2872. PCI_SUBDEVICE_ID_CONNECT_TECH_BH4_485_2_2, 0, 0,
  2873. pbn_b1_4_921600 },
  2874. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2875. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2876. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_485, 0, 0,
  2877. pbn_b1_2_921600 },
  2878. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2879. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2880. PCI_SUBDEVICE_ID_CONNECT_TECH_BH8_485_2_6, 0, 0,
  2881. pbn_b1_8_921600 },
  2882. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2883. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2884. PCI_SUBDEVICE_ID_CONNECT_TECH_BH081101V1, 0, 0,
  2885. pbn_b1_8_921600 },
  2886. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2887. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2888. PCI_SUBDEVICE_ID_CONNECT_TECH_BH041101V1, 0, 0,
  2889. pbn_b1_4_921600 },
  2890. { PCI_VENDOR_ID_V3, PCI_DEVICE_ID_V3_V351,
  2891. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2892. PCI_SUBDEVICE_ID_CONNECT_TECH_BH2_20MHZ, 0, 0,
  2893. pbn_b1_2_1250000 },
  2894. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2895. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2896. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_2, 0, 0,
  2897. pbn_b0_2_1843200 },
  2898. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2899. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2900. PCI_SUBDEVICE_ID_CONNECT_TECH_TITAN_4, 0, 0,
  2901. pbn_b0_4_1843200 },
  2902. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  2903. PCI_VENDOR_ID_AFAVLAB,
  2904. PCI_SUBDEVICE_ID_AFAVLAB_P061, 0, 0,
  2905. pbn_b0_4_1152000 },
  2906. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2907. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2908. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_232, 0, 0,
  2909. pbn_b0_2_1843200_200 },
  2910. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2911. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2912. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_232, 0, 0,
  2913. pbn_b0_4_1843200_200 },
  2914. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2915. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2916. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_232, 0, 0,
  2917. pbn_b0_8_1843200_200 },
  2918. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2919. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2920. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_1_1, 0, 0,
  2921. pbn_b0_2_1843200_200 },
  2922. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2923. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2924. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_2, 0, 0,
  2925. pbn_b0_4_1843200_200 },
  2926. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2927. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2928. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_4, 0, 0,
  2929. pbn_b0_8_1843200_200 },
  2930. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2931. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2932. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2, 0, 0,
  2933. pbn_b0_2_1843200_200 },
  2934. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2935. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2936. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4, 0, 0,
  2937. pbn_b0_4_1843200_200 },
  2938. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2939. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2940. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8, 0, 0,
  2941. pbn_b0_8_1843200_200 },
  2942. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2943. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2944. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_2_485, 0, 0,
  2945. pbn_b0_2_1843200_200 },
  2946. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  2947. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2948. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_4_485, 0, 0,
  2949. pbn_b0_4_1843200_200 },
  2950. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  2951. PCI_SUBVENDOR_ID_CONNECT_TECH,
  2952. PCI_SUBDEVICE_ID_CONNECT_TECH_PCI_UART_8_485, 0, 0,
  2953. pbn_b0_8_1843200_200 },
  2954. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  2955. PCI_VENDOR_ID_IBM, PCI_SUBDEVICE_ID_IBM_SATURN_SERIAL_ONE_PORT,
  2956. 0, 0, pbn_exar_ibm_saturn },
  2957. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_U530,
  2958. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2959. pbn_b2_bt_1_115200 },
  2960. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM2,
  2961. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2962. pbn_b2_bt_2_115200 },
  2963. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM422,
  2964. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2965. pbn_b2_bt_4_115200 },
  2966. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM232,
  2967. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2968. pbn_b2_bt_2_115200 },
  2969. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM4,
  2970. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2971. pbn_b2_bt_4_115200 },
  2972. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_COMM8,
  2973. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2974. pbn_b2_8_115200 },
  2975. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_7803,
  2976. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2977. pbn_b2_8_460800 },
  2978. { PCI_VENDOR_ID_SEALEVEL, PCI_DEVICE_ID_SEALEVEL_UCOMM8,
  2979. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2980. pbn_b2_8_115200 },
  2981. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_GTEK_SERIAL2,
  2982. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2983. pbn_b2_bt_2_115200 },
  2984. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM200,
  2985. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2986. pbn_b2_bt_2_921600 },
  2987. /*
  2988. * VScom SPCOM800, from sl@s.pl
  2989. */
  2990. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_SPCOM800,
  2991. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2992. pbn_b2_8_921600 },
  2993. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_1077,
  2994. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  2995. pbn_b2_4_921600 },
  2996. /* Unknown card - subdevice 0x1584 */
  2997. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  2998. PCI_VENDOR_ID_PLX,
  2999. PCI_SUBDEVICE_ID_UNKNOWN_0x1584, 0, 0,
  3000. pbn_b0_4_115200 },
  3001. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3002. PCI_SUBVENDOR_ID_KEYSPAN,
  3003. PCI_SUBDEVICE_ID_KEYSPAN_SX2, 0, 0,
  3004. pbn_panacom },
  3005. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_QUADMODEM,
  3006. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3007. pbn_panacom4 },
  3008. { PCI_VENDOR_ID_PANACOM, PCI_DEVICE_ID_PANACOM_DUALMODEM,
  3009. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3010. pbn_panacom2 },
  3011. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3012. PCI_VENDOR_ID_ESDGMBH,
  3013. PCI_DEVICE_ID_ESDGMBH_CPCIASIO4, 0, 0,
  3014. pbn_b2_4_115200 },
  3015. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3016. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3017. PCI_SUBDEVICE_ID_CHASE_PCIFAST4, 0, 0,
  3018. pbn_b2_4_460800 },
  3019. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3020. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3021. PCI_SUBDEVICE_ID_CHASE_PCIFAST8, 0, 0,
  3022. pbn_b2_8_460800 },
  3023. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3024. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3025. PCI_SUBDEVICE_ID_CHASE_PCIFAST16, 0, 0,
  3026. pbn_b2_16_460800 },
  3027. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3028. PCI_SUBVENDOR_ID_CHASE_PCIFAST,
  3029. PCI_SUBDEVICE_ID_CHASE_PCIFAST16FMC, 0, 0,
  3030. pbn_b2_16_460800 },
  3031. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3032. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3033. PCI_SUBDEVICE_ID_CHASE_PCIRAS4, 0, 0,
  3034. pbn_b2_4_460800 },
  3035. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3036. PCI_SUBVENDOR_ID_CHASE_PCIRAS,
  3037. PCI_SUBDEVICE_ID_CHASE_PCIRAS8, 0, 0,
  3038. pbn_b2_8_460800 },
  3039. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
  3040. PCI_SUBVENDOR_ID_EXSYS,
  3041. PCI_SUBDEVICE_ID_EXSYS_4055, 0, 0,
  3042. pbn_b2_4_115200 },
  3043. /*
  3044. * Megawolf Romulus PCI Serial Card, from Mike Hudson
  3045. * (Exoray@isys.ca)
  3046. */
  3047. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_ROMULUS,
  3048. 0x10b5, 0x106a, 0, 0,
  3049. pbn_plx_romulus },
  3050. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_QSC100,
  3051. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3052. pbn_b1_4_115200 },
  3053. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_DSC100,
  3054. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3055. pbn_b1_2_115200 },
  3056. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100D,
  3057. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3058. pbn_b1_8_115200 },
  3059. { PCI_VENDOR_ID_QUATECH, PCI_DEVICE_ID_QUATECH_ESC100M,
  3060. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3061. pbn_b1_8_115200 },
  3062. { PCI_VENDOR_ID_SPECIALIX, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3063. PCI_VENDOR_ID_SPECIALIX, PCI_SUBDEVICE_ID_SPECIALIX_SPEED4,
  3064. 0, 0,
  3065. pbn_b0_4_921600 },
  3066. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3067. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_QUARTET_SERIAL,
  3068. 0, 0,
  3069. pbn_b0_4_1152000 },
  3070. { PCI_VENDOR_ID_OXSEMI, 0x9505,
  3071. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3072. pbn_b0_bt_2_921600 },
  3073. /*
  3074. * The below card is a little controversial since it is the
  3075. * subject of a PCI vendor/device ID clash. (See
  3076. * www.ussg.iu.edu/hypermail/linux/kernel/0303.1/0516.html).
  3077. * For now just used the hex ID 0x950a.
  3078. */
  3079. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3080. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_00,
  3081. 0, 0, pbn_b0_2_115200 },
  3082. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3083. PCI_SUBVENDOR_ID_SIIG, PCI_SUBDEVICE_ID_SIIG_DUAL_30,
  3084. 0, 0, pbn_b0_2_115200 },
  3085. { PCI_VENDOR_ID_OXSEMI, 0x950a,
  3086. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3087. pbn_b0_2_1130000 },
  3088. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_C950,
  3089. PCI_VENDOR_ID_OXSEMI, PCI_SUBDEVICE_ID_OXSEMI_C950, 0, 0,
  3090. pbn_b0_1_921600 },
  3091. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI954,
  3092. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3093. pbn_b0_4_115200 },
  3094. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI952,
  3095. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3096. pbn_b0_bt_2_921600 },
  3097. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI958,
  3098. PCI_ANY_ID , PCI_ANY_ID, 0, 0,
  3099. pbn_b2_8_1152000 },
  3100. /*
  3101. * Oxford Semiconductor Inc. Tornado PCI express device range.
  3102. */
  3103. { PCI_VENDOR_ID_OXSEMI, 0xc101, /* OXPCIe952 1 Legacy UART */
  3104. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3105. pbn_b0_1_4000000 },
  3106. { PCI_VENDOR_ID_OXSEMI, 0xc105, /* OXPCIe952 1 Legacy UART */
  3107. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3108. pbn_b0_1_4000000 },
  3109. { PCI_VENDOR_ID_OXSEMI, 0xc11b, /* OXPCIe952 1 Native UART */
  3110. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3111. pbn_oxsemi_1_4000000 },
  3112. { PCI_VENDOR_ID_OXSEMI, 0xc11f, /* OXPCIe952 1 Native UART */
  3113. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3114. pbn_oxsemi_1_4000000 },
  3115. { PCI_VENDOR_ID_OXSEMI, 0xc120, /* OXPCIe952 1 Legacy UART */
  3116. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3117. pbn_b0_1_4000000 },
  3118. { PCI_VENDOR_ID_OXSEMI, 0xc124, /* OXPCIe952 1 Legacy UART */
  3119. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3120. pbn_b0_1_4000000 },
  3121. { PCI_VENDOR_ID_OXSEMI, 0xc138, /* OXPCIe952 1 Native UART */
  3122. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3123. pbn_oxsemi_1_4000000 },
  3124. { PCI_VENDOR_ID_OXSEMI, 0xc13d, /* OXPCIe952 1 Native UART */
  3125. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3126. pbn_oxsemi_1_4000000 },
  3127. { PCI_VENDOR_ID_OXSEMI, 0xc140, /* OXPCIe952 1 Legacy UART */
  3128. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3129. pbn_b0_1_4000000 },
  3130. { PCI_VENDOR_ID_OXSEMI, 0xc141, /* OXPCIe952 1 Legacy UART */
  3131. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3132. pbn_b0_1_4000000 },
  3133. { PCI_VENDOR_ID_OXSEMI, 0xc144, /* OXPCIe952 1 Legacy UART */
  3134. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3135. pbn_b0_1_4000000 },
  3136. { PCI_VENDOR_ID_OXSEMI, 0xc145, /* OXPCIe952 1 Legacy UART */
  3137. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3138. pbn_b0_1_4000000 },
  3139. { PCI_VENDOR_ID_OXSEMI, 0xc158, /* OXPCIe952 2 Native UART */
  3140. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3141. pbn_oxsemi_2_4000000 },
  3142. { PCI_VENDOR_ID_OXSEMI, 0xc15d, /* OXPCIe952 2 Native UART */
  3143. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3144. pbn_oxsemi_2_4000000 },
  3145. { PCI_VENDOR_ID_OXSEMI, 0xc208, /* OXPCIe954 4 Native UART */
  3146. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3147. pbn_oxsemi_4_4000000 },
  3148. { PCI_VENDOR_ID_OXSEMI, 0xc20d, /* OXPCIe954 4 Native UART */
  3149. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3150. pbn_oxsemi_4_4000000 },
  3151. { PCI_VENDOR_ID_OXSEMI, 0xc308, /* OXPCIe958 8 Native UART */
  3152. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3153. pbn_oxsemi_8_4000000 },
  3154. { PCI_VENDOR_ID_OXSEMI, 0xc30d, /* OXPCIe958 8 Native UART */
  3155. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3156. pbn_oxsemi_8_4000000 },
  3157. { PCI_VENDOR_ID_OXSEMI, 0xc40b, /* OXPCIe200 1 Native UART */
  3158. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3159. pbn_oxsemi_1_4000000 },
  3160. { PCI_VENDOR_ID_OXSEMI, 0xc40f, /* OXPCIe200 1 Native UART */
  3161. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3162. pbn_oxsemi_1_4000000 },
  3163. { PCI_VENDOR_ID_OXSEMI, 0xc41b, /* OXPCIe200 1 Native UART */
  3164. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3165. pbn_oxsemi_1_4000000 },
  3166. { PCI_VENDOR_ID_OXSEMI, 0xc41f, /* OXPCIe200 1 Native UART */
  3167. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3168. pbn_oxsemi_1_4000000 },
  3169. { PCI_VENDOR_ID_OXSEMI, 0xc42b, /* OXPCIe200 1 Native UART */
  3170. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3171. pbn_oxsemi_1_4000000 },
  3172. { PCI_VENDOR_ID_OXSEMI, 0xc42f, /* OXPCIe200 1 Native UART */
  3173. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3174. pbn_oxsemi_1_4000000 },
  3175. { PCI_VENDOR_ID_OXSEMI, 0xc43b, /* OXPCIe200 1 Native UART */
  3176. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3177. pbn_oxsemi_1_4000000 },
  3178. { PCI_VENDOR_ID_OXSEMI, 0xc43f, /* OXPCIe200 1 Native UART */
  3179. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3180. pbn_oxsemi_1_4000000 },
  3181. { PCI_VENDOR_ID_OXSEMI, 0xc44b, /* OXPCIe200 1 Native UART */
  3182. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3183. pbn_oxsemi_1_4000000 },
  3184. { PCI_VENDOR_ID_OXSEMI, 0xc44f, /* OXPCIe200 1 Native UART */
  3185. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3186. pbn_oxsemi_1_4000000 },
  3187. { PCI_VENDOR_ID_OXSEMI, 0xc45b, /* OXPCIe200 1 Native UART */
  3188. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3189. pbn_oxsemi_1_4000000 },
  3190. { PCI_VENDOR_ID_OXSEMI, 0xc45f, /* OXPCIe200 1 Native UART */
  3191. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3192. pbn_oxsemi_1_4000000 },
  3193. { PCI_VENDOR_ID_OXSEMI, 0xc46b, /* OXPCIe200 1 Native UART */
  3194. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3195. pbn_oxsemi_1_4000000 },
  3196. { PCI_VENDOR_ID_OXSEMI, 0xc46f, /* OXPCIe200 1 Native UART */
  3197. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3198. pbn_oxsemi_1_4000000 },
  3199. { PCI_VENDOR_ID_OXSEMI, 0xc47b, /* OXPCIe200 1 Native UART */
  3200. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3201. pbn_oxsemi_1_4000000 },
  3202. { PCI_VENDOR_ID_OXSEMI, 0xc47f, /* OXPCIe200 1 Native UART */
  3203. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3204. pbn_oxsemi_1_4000000 },
  3205. { PCI_VENDOR_ID_OXSEMI, 0xc48b, /* OXPCIe200 1 Native UART */
  3206. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3207. pbn_oxsemi_1_4000000 },
  3208. { PCI_VENDOR_ID_OXSEMI, 0xc48f, /* OXPCIe200 1 Native UART */
  3209. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3210. pbn_oxsemi_1_4000000 },
  3211. { PCI_VENDOR_ID_OXSEMI, 0xc49b, /* OXPCIe200 1 Native UART */
  3212. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3213. pbn_oxsemi_1_4000000 },
  3214. { PCI_VENDOR_ID_OXSEMI, 0xc49f, /* OXPCIe200 1 Native UART */
  3215. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3216. pbn_oxsemi_1_4000000 },
  3217. { PCI_VENDOR_ID_OXSEMI, 0xc4ab, /* OXPCIe200 1 Native UART */
  3218. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3219. pbn_oxsemi_1_4000000 },
  3220. { PCI_VENDOR_ID_OXSEMI, 0xc4af, /* OXPCIe200 1 Native UART */
  3221. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3222. pbn_oxsemi_1_4000000 },
  3223. { PCI_VENDOR_ID_OXSEMI, 0xc4bb, /* OXPCIe200 1 Native UART */
  3224. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3225. pbn_oxsemi_1_4000000 },
  3226. { PCI_VENDOR_ID_OXSEMI, 0xc4bf, /* OXPCIe200 1 Native UART */
  3227. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3228. pbn_oxsemi_1_4000000 },
  3229. { PCI_VENDOR_ID_OXSEMI, 0xc4cb, /* OXPCIe200 1 Native UART */
  3230. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3231. pbn_oxsemi_1_4000000 },
  3232. { PCI_VENDOR_ID_OXSEMI, 0xc4cf, /* OXPCIe200 1 Native UART */
  3233. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3234. pbn_oxsemi_1_4000000 },
  3235. /*
  3236. * Mainpine Inc. IQ Express "Rev3" utilizing OxSemi Tornado
  3237. */
  3238. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 1 Port V.34 Super-G3 Fax */
  3239. PCI_VENDOR_ID_MAINPINE, 0x4001, 0, 0,
  3240. pbn_oxsemi_1_4000000 },
  3241. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 2 Port V.34 Super-G3 Fax */
  3242. PCI_VENDOR_ID_MAINPINE, 0x4002, 0, 0,
  3243. pbn_oxsemi_2_4000000 },
  3244. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 4 Port V.34 Super-G3 Fax */
  3245. PCI_VENDOR_ID_MAINPINE, 0x4004, 0, 0,
  3246. pbn_oxsemi_4_4000000 },
  3247. { PCI_VENDOR_ID_MAINPINE, 0x4000, /* IQ Express 8 Port V.34 Super-G3 Fax */
  3248. PCI_VENDOR_ID_MAINPINE, 0x4008, 0, 0,
  3249. pbn_oxsemi_8_4000000 },
  3250. /*
  3251. * Digi/IBM PCIe 2-port Async EIA-232 Adapter utilizing OxSemi Tornado
  3252. */
  3253. { PCI_VENDOR_ID_DIGI, PCIE_DEVICE_ID_NEO_2_OX_IBM,
  3254. PCI_SUBVENDOR_ID_IBM, PCI_ANY_ID, 0, 0,
  3255. pbn_oxsemi_2_4000000 },
  3256. /*
  3257. * SBS Technologies, Inc. P-Octal and PMC-OCTPRO cards,
  3258. * from skokodyn@yahoo.com
  3259. */
  3260. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3261. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO232, 0, 0,
  3262. pbn_sbsxrsio },
  3263. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3264. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_OCTPRO422, 0, 0,
  3265. pbn_sbsxrsio },
  3266. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3267. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL232, 0, 0,
  3268. pbn_sbsxrsio },
  3269. { PCI_VENDOR_ID_SBSMODULARIO, PCI_DEVICE_ID_OCTPRO,
  3270. PCI_SUBVENDOR_ID_SBSMODULARIO, PCI_SUBDEVICE_ID_POCTAL422, 0, 0,
  3271. pbn_sbsxrsio },
  3272. /*
  3273. * Digitan DS560-558, from jimd@esoft.com
  3274. */
  3275. { PCI_VENDOR_ID_ATT, PCI_DEVICE_ID_ATT_VENUS_MODEM,
  3276. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3277. pbn_b1_1_115200 },
  3278. /*
  3279. * Titan Electronic cards
  3280. * The 400L and 800L have a custom setup quirk.
  3281. */
  3282. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100,
  3283. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3284. pbn_b0_1_921600 },
  3285. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200,
  3286. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3287. pbn_b0_2_921600 },
  3288. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400,
  3289. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3290. pbn_b0_4_921600 },
  3291. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800B,
  3292. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3293. pbn_b0_4_921600 },
  3294. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100L,
  3295. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3296. pbn_b1_1_921600 },
  3297. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200L,
  3298. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3299. pbn_b1_bt_2_921600 },
  3300. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400L,
  3301. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3302. pbn_b0_bt_4_921600 },
  3303. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800L,
  3304. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3305. pbn_b0_bt_8_921600 },
  3306. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200I,
  3307. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3308. pbn_b4_bt_2_921600 },
  3309. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400I,
  3310. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3311. pbn_b4_bt_4_921600 },
  3312. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800I,
  3313. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3314. pbn_b4_bt_8_921600 },
  3315. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400EH,
  3316. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3317. pbn_b0_4_921600 },
  3318. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EH,
  3319. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3320. pbn_b0_4_921600 },
  3321. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800EHB,
  3322. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3323. pbn_b0_4_921600 },
  3324. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_100E,
  3325. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3326. pbn_oxsemi_1_4000000 },
  3327. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200E,
  3328. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3329. pbn_oxsemi_2_4000000 },
  3330. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400E,
  3331. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3332. pbn_oxsemi_4_4000000 },
  3333. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800E,
  3334. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3335. pbn_oxsemi_8_4000000 },
  3336. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EI,
  3337. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3338. pbn_oxsemi_2_4000000 },
  3339. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_200EISI,
  3340. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3341. pbn_oxsemi_2_4000000 },
  3342. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_400V3,
  3343. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3344. pbn_b0_4_921600 },
  3345. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_410V3,
  3346. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3347. pbn_b0_4_921600 },
  3348. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3,
  3349. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3350. pbn_b0_4_921600 },
  3351. { PCI_VENDOR_ID_TITAN, PCI_DEVICE_ID_TITAN_800V3B,
  3352. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3353. pbn_b0_4_921600 },
  3354. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_550,
  3355. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3356. pbn_b2_1_460800 },
  3357. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_650,
  3358. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3359. pbn_b2_1_460800 },
  3360. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_10x_850,
  3361. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3362. pbn_b2_1_460800 },
  3363. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_550,
  3364. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3365. pbn_b2_bt_2_921600 },
  3366. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_650,
  3367. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3368. pbn_b2_bt_2_921600 },
  3369. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_10x_850,
  3370. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3371. pbn_b2_bt_2_921600 },
  3372. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_550,
  3373. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3374. pbn_b2_bt_4_921600 },
  3375. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_650,
  3376. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3377. pbn_b2_bt_4_921600 },
  3378. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_10x_850,
  3379. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3380. pbn_b2_bt_4_921600 },
  3381. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_550,
  3382. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3383. pbn_b0_1_921600 },
  3384. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_650,
  3385. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3386. pbn_b0_1_921600 },
  3387. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_1S_20x_850,
  3388. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3389. pbn_b0_1_921600 },
  3390. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_550,
  3391. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3392. pbn_b0_bt_2_921600 },
  3393. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_650,
  3394. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3395. pbn_b0_bt_2_921600 },
  3396. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_2S_20x_850,
  3397. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3398. pbn_b0_bt_2_921600 },
  3399. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_550,
  3400. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3401. pbn_b0_bt_4_921600 },
  3402. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_650,
  3403. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3404. pbn_b0_bt_4_921600 },
  3405. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_4S_20x_850,
  3406. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3407. pbn_b0_bt_4_921600 },
  3408. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_550,
  3409. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3410. pbn_b0_bt_8_921600 },
  3411. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_650,
  3412. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3413. pbn_b0_bt_8_921600 },
  3414. { PCI_VENDOR_ID_SIIG, PCI_DEVICE_ID_SIIG_8S_20x_850,
  3415. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3416. pbn_b0_bt_8_921600 },
  3417. /*
  3418. * Computone devices submitted by Doug McNash dmcnash@computone.com
  3419. */
  3420. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3421. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG4,
  3422. 0, 0, pbn_computone_4 },
  3423. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3424. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG8,
  3425. 0, 0, pbn_computone_8 },
  3426. { PCI_VENDOR_ID_COMPUTONE, PCI_DEVICE_ID_COMPUTONE_PG,
  3427. PCI_SUBVENDOR_ID_COMPUTONE, PCI_SUBDEVICE_ID_COMPUTONE_PG6,
  3428. 0, 0, pbn_computone_6 },
  3429. { PCI_VENDOR_ID_OXSEMI, PCI_DEVICE_ID_OXSEMI_16PCI95N,
  3430. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3431. pbn_oxsemi },
  3432. { PCI_VENDOR_ID_TIMEDIA, PCI_DEVICE_ID_TIMEDIA_1889,
  3433. PCI_VENDOR_ID_TIMEDIA, PCI_ANY_ID, 0, 0,
  3434. pbn_b0_bt_1_921600 },
  3435. /*
  3436. * AFAVLAB serial card, from Harald Welte <laforge@gnumonks.org>
  3437. */
  3438. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P028,
  3439. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3440. pbn_b0_bt_8_115200 },
  3441. { PCI_VENDOR_ID_AFAVLAB, PCI_DEVICE_ID_AFAVLAB_P030,
  3442. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3443. pbn_b0_bt_8_115200 },
  3444. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_DSERIAL,
  3445. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3446. pbn_b0_bt_2_115200 },
  3447. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_A,
  3448. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3449. pbn_b0_bt_2_115200 },
  3450. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATRO_B,
  3451. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3452. pbn_b0_bt_2_115200 },
  3453. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_A,
  3454. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3455. pbn_b0_bt_2_115200 },
  3456. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUATTRO_B,
  3457. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3458. pbn_b0_bt_2_115200 },
  3459. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_A,
  3460. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3461. pbn_b0_bt_4_460800 },
  3462. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_OCTO_B,
  3463. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3464. pbn_b0_bt_4_460800 },
  3465. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_PLUS,
  3466. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3467. pbn_b0_bt_2_460800 },
  3468. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_A,
  3469. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3470. pbn_b0_bt_2_460800 },
  3471. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_QUAD_B,
  3472. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3473. pbn_b0_bt_2_460800 },
  3474. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_SSERIAL,
  3475. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3476. pbn_b0_bt_1_115200 },
  3477. { PCI_VENDOR_ID_LAVA, PCI_DEVICE_ID_LAVA_PORT_650,
  3478. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3479. pbn_b0_bt_1_460800 },
  3480. /*
  3481. * Korenix Jetcard F0/F1 cards (JC1204, JC1208, JC1404, JC1408).
  3482. * Cards are identified by their subsystem vendor IDs, which
  3483. * (in hex) match the model number.
  3484. *
  3485. * Note that JC140x are RS422/485 cards which require ox950
  3486. * ACR = 0x10, and as such are not currently fully supported.
  3487. */
  3488. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3489. 0x1204, 0x0004, 0, 0,
  3490. pbn_b0_4_921600 },
  3491. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3492. 0x1208, 0x0004, 0, 0,
  3493. pbn_b0_4_921600 },
  3494. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3495. 0x1402, 0x0002, 0, 0,
  3496. pbn_b0_2_921600 }, */
  3497. /* { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF0,
  3498. 0x1404, 0x0004, 0, 0,
  3499. pbn_b0_4_921600 }, */
  3500. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF1,
  3501. 0x1208, 0x0004, 0, 0,
  3502. pbn_b0_4_921600 },
  3503. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3504. 0x1204, 0x0004, 0, 0,
  3505. pbn_b0_4_921600 },
  3506. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF2,
  3507. 0x1208, 0x0004, 0, 0,
  3508. pbn_b0_4_921600 },
  3509. { PCI_VENDOR_ID_KORENIX, PCI_DEVICE_ID_KORENIX_JETCARDF3,
  3510. 0x1208, 0x0004, 0, 0,
  3511. pbn_b0_4_921600 },
  3512. /*
  3513. * Dell Remote Access Card 4 - Tim_T_Murphy@Dell.com
  3514. */
  3515. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RAC4,
  3516. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3517. pbn_b1_1_1382400 },
  3518. /*
  3519. * Dell Remote Access Card III - Tim_T_Murphy@Dell.com
  3520. */
  3521. { PCI_VENDOR_ID_DELL, PCI_DEVICE_ID_DELL_RACIII,
  3522. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3523. pbn_b1_1_1382400 },
  3524. /*
  3525. * RAStel 2 port modem, gerg@moreton.com.au
  3526. */
  3527. { PCI_VENDOR_ID_MORETON, PCI_DEVICE_ID_RASTEL_2PORT,
  3528. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3529. pbn_b2_bt_2_115200 },
  3530. /*
  3531. * EKF addition for i960 Boards form EKF with serial port
  3532. */
  3533. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80960_RP,
  3534. 0xE4BF, PCI_ANY_ID, 0, 0,
  3535. pbn_intel_i960 },
  3536. /*
  3537. * Xircom Cardbus/Ethernet combos
  3538. */
  3539. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_X3201_MDM,
  3540. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3541. pbn_b0_1_115200 },
  3542. /*
  3543. * Xircom RBM56G cardbus modem - Dirk Arnold (temp entry)
  3544. */
  3545. { PCI_VENDOR_ID_XIRCOM, PCI_DEVICE_ID_XIRCOM_RBM56G,
  3546. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3547. pbn_b0_1_115200 },
  3548. /*
  3549. * Untested PCI modems, sent in from various folks...
  3550. */
  3551. /*
  3552. * Elsa Model 56K PCI Modem, from Andreas Rath <arh@01019freenet.de>
  3553. */
  3554. { PCI_VENDOR_ID_ROCKWELL, 0x1004,
  3555. 0x1048, 0x1500, 0, 0,
  3556. pbn_b1_1_115200 },
  3557. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3,
  3558. 0xFF00, 0, 0, 0,
  3559. pbn_sgi_ioc3 },
  3560. /*
  3561. * HP Diva card
  3562. */
  3563. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3564. PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_RMP3, 0, 0,
  3565. pbn_b1_1_115200 },
  3566. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA,
  3567. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3568. pbn_b0_5_115200 },
  3569. { PCI_VENDOR_ID_HP, PCI_DEVICE_ID_HP_DIVA_AUX,
  3570. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3571. pbn_b2_1_115200 },
  3572. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM2,
  3573. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3574. pbn_b3_2_115200 },
  3575. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM4,
  3576. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3577. pbn_b3_4_115200 },
  3578. { PCI_VENDOR_ID_DCI, PCI_DEVICE_ID_DCI_PCCOM8,
  3579. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3580. pbn_b3_8_115200 },
  3581. /*
  3582. * Exar Corp. XR17C15[248] Dual/Quad/Octal UART
  3583. */
  3584. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C152,
  3585. PCI_ANY_ID, PCI_ANY_ID,
  3586. 0,
  3587. 0, pbn_exar_XR17C152 },
  3588. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C154,
  3589. PCI_ANY_ID, PCI_ANY_ID,
  3590. 0,
  3591. 0, pbn_exar_XR17C154 },
  3592. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17C158,
  3593. PCI_ANY_ID, PCI_ANY_ID,
  3594. 0,
  3595. 0, pbn_exar_XR17C158 },
  3596. /*
  3597. * Exar Corp. XR17V35[248] Dual/Quad/Octal PCIe UARTs
  3598. */
  3599. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V352,
  3600. PCI_ANY_ID, PCI_ANY_ID,
  3601. 0,
  3602. 0, pbn_exar_XR17V352 },
  3603. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V354,
  3604. PCI_ANY_ID, PCI_ANY_ID,
  3605. 0,
  3606. 0, pbn_exar_XR17V354 },
  3607. { PCI_VENDOR_ID_EXAR, PCI_DEVICE_ID_EXAR_XR17V358,
  3608. PCI_ANY_ID, PCI_ANY_ID,
  3609. 0,
  3610. 0, pbn_exar_XR17V358 },
  3611. /*
  3612. * Topic TP560 Data/Fax/Voice 56k modem (reported by Evan Clarke)
  3613. */
  3614. { PCI_VENDOR_ID_TOPIC, PCI_DEVICE_ID_TOPIC_TP560,
  3615. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3616. pbn_b0_1_115200 },
  3617. /*
  3618. * ITE
  3619. */
  3620. { PCI_VENDOR_ID_ITE, PCI_DEVICE_ID_ITE_8872,
  3621. PCI_ANY_ID, PCI_ANY_ID,
  3622. 0, 0,
  3623. pbn_b1_bt_1_115200 },
  3624. /*
  3625. * IntaShield IS-200
  3626. */
  3627. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS200,
  3628. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0811 */
  3629. pbn_b2_2_115200 },
  3630. /*
  3631. * IntaShield IS-400
  3632. */
  3633. { PCI_VENDOR_ID_INTASHIELD, PCI_DEVICE_ID_INTASHIELD_IS400,
  3634. PCI_ANY_ID, PCI_ANY_ID, 0, 0, /* 135a.0dc0 */
  3635. pbn_b2_4_115200 },
  3636. /*
  3637. * Perle PCI-RAS cards
  3638. */
  3639. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3640. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS4,
  3641. 0, 0, pbn_b2_4_921600 },
  3642. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9030,
  3643. PCI_SUBVENDOR_ID_PERLE, PCI_SUBDEVICE_ID_PCI_RAS8,
  3644. 0, 0, pbn_b2_8_921600 },
  3645. /*
  3646. * Mainpine series cards: Fairly standard layout but fools
  3647. * parts of the autodetect in some cases and uses otherwise
  3648. * unmatched communications subclasses in the PCI Express case
  3649. */
  3650. { /* RockForceDUO */
  3651. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3652. PCI_VENDOR_ID_MAINPINE, 0x0200,
  3653. 0, 0, pbn_b0_2_115200 },
  3654. { /* RockForceQUATRO */
  3655. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3656. PCI_VENDOR_ID_MAINPINE, 0x0300,
  3657. 0, 0, pbn_b0_4_115200 },
  3658. { /* RockForceDUO+ */
  3659. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3660. PCI_VENDOR_ID_MAINPINE, 0x0400,
  3661. 0, 0, pbn_b0_2_115200 },
  3662. { /* RockForceQUATRO+ */
  3663. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3664. PCI_VENDOR_ID_MAINPINE, 0x0500,
  3665. 0, 0, pbn_b0_4_115200 },
  3666. { /* RockForce+ */
  3667. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3668. PCI_VENDOR_ID_MAINPINE, 0x0600,
  3669. 0, 0, pbn_b0_2_115200 },
  3670. { /* RockForce+ */
  3671. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3672. PCI_VENDOR_ID_MAINPINE, 0x0700,
  3673. 0, 0, pbn_b0_4_115200 },
  3674. { /* RockForceOCTO+ */
  3675. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3676. PCI_VENDOR_ID_MAINPINE, 0x0800,
  3677. 0, 0, pbn_b0_8_115200 },
  3678. { /* RockForceDUO+ */
  3679. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3680. PCI_VENDOR_ID_MAINPINE, 0x0C00,
  3681. 0, 0, pbn_b0_2_115200 },
  3682. { /* RockForceQUARTRO+ */
  3683. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3684. PCI_VENDOR_ID_MAINPINE, 0x0D00,
  3685. 0, 0, pbn_b0_4_115200 },
  3686. { /* RockForceOCTO+ */
  3687. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3688. PCI_VENDOR_ID_MAINPINE, 0x1D00,
  3689. 0, 0, pbn_b0_8_115200 },
  3690. { /* RockForceD1 */
  3691. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3692. PCI_VENDOR_ID_MAINPINE, 0x2000,
  3693. 0, 0, pbn_b0_1_115200 },
  3694. { /* RockForceF1 */
  3695. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3696. PCI_VENDOR_ID_MAINPINE, 0x2100,
  3697. 0, 0, pbn_b0_1_115200 },
  3698. { /* RockForceD2 */
  3699. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3700. PCI_VENDOR_ID_MAINPINE, 0x2200,
  3701. 0, 0, pbn_b0_2_115200 },
  3702. { /* RockForceF2 */
  3703. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3704. PCI_VENDOR_ID_MAINPINE, 0x2300,
  3705. 0, 0, pbn_b0_2_115200 },
  3706. { /* RockForceD4 */
  3707. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3708. PCI_VENDOR_ID_MAINPINE, 0x2400,
  3709. 0, 0, pbn_b0_4_115200 },
  3710. { /* RockForceF4 */
  3711. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3712. PCI_VENDOR_ID_MAINPINE, 0x2500,
  3713. 0, 0, pbn_b0_4_115200 },
  3714. { /* RockForceD8 */
  3715. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3716. PCI_VENDOR_ID_MAINPINE, 0x2600,
  3717. 0, 0, pbn_b0_8_115200 },
  3718. { /* RockForceF8 */
  3719. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3720. PCI_VENDOR_ID_MAINPINE, 0x2700,
  3721. 0, 0, pbn_b0_8_115200 },
  3722. { /* IQ Express D1 */
  3723. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3724. PCI_VENDOR_ID_MAINPINE, 0x3000,
  3725. 0, 0, pbn_b0_1_115200 },
  3726. { /* IQ Express F1 */
  3727. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3728. PCI_VENDOR_ID_MAINPINE, 0x3100,
  3729. 0, 0, pbn_b0_1_115200 },
  3730. { /* IQ Express D2 */
  3731. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3732. PCI_VENDOR_ID_MAINPINE, 0x3200,
  3733. 0, 0, pbn_b0_2_115200 },
  3734. { /* IQ Express F2 */
  3735. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3736. PCI_VENDOR_ID_MAINPINE, 0x3300,
  3737. 0, 0, pbn_b0_2_115200 },
  3738. { /* IQ Express D4 */
  3739. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3740. PCI_VENDOR_ID_MAINPINE, 0x3400,
  3741. 0, 0, pbn_b0_4_115200 },
  3742. { /* IQ Express F4 */
  3743. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3744. PCI_VENDOR_ID_MAINPINE, 0x3500,
  3745. 0, 0, pbn_b0_4_115200 },
  3746. { /* IQ Express D8 */
  3747. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3748. PCI_VENDOR_ID_MAINPINE, 0x3C00,
  3749. 0, 0, pbn_b0_8_115200 },
  3750. { /* IQ Express F8 */
  3751. PCI_VENDOR_ID_MAINPINE, PCI_DEVICE_ID_MAINPINE_PBRIDGE,
  3752. PCI_VENDOR_ID_MAINPINE, 0x3D00,
  3753. 0, 0, pbn_b0_8_115200 },
  3754. /*
  3755. * PA Semi PA6T-1682M on-chip UART
  3756. */
  3757. { PCI_VENDOR_ID_PASEMI, 0xa004,
  3758. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3759. pbn_pasemi_1682M },
  3760. /*
  3761. * National Instruments
  3762. */
  3763. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI23216,
  3764. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3765. pbn_b1_16_115200 },
  3766. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2328,
  3767. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3768. pbn_b1_8_115200 },
  3769. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324,
  3770. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3771. pbn_b1_bt_4_115200 },
  3772. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322,
  3773. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3774. pbn_b1_bt_2_115200 },
  3775. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2324I,
  3776. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3777. pbn_b1_bt_4_115200 },
  3778. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI2322I,
  3779. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3780. pbn_b1_bt_2_115200 },
  3781. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_23216,
  3782. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3783. pbn_b1_16_115200 },
  3784. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2328,
  3785. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3786. pbn_b1_8_115200 },
  3787. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2324,
  3788. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3789. pbn_b1_bt_4_115200 },
  3790. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8420_2322,
  3791. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3792. pbn_b1_bt_2_115200 },
  3793. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2324,
  3794. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3795. pbn_b1_bt_4_115200 },
  3796. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8422_2322,
  3797. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3798. pbn_b1_bt_2_115200 },
  3799. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2322,
  3800. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3801. pbn_ni8430_2 },
  3802. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2322,
  3803. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3804. pbn_ni8430_2 },
  3805. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2324,
  3806. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3807. pbn_ni8430_4 },
  3808. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2324,
  3809. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3810. pbn_ni8430_4 },
  3811. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_2328,
  3812. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3813. pbn_ni8430_8 },
  3814. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_2328,
  3815. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3816. pbn_ni8430_8 },
  3817. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8430_23216,
  3818. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3819. pbn_ni8430_16 },
  3820. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8430_23216,
  3821. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3822. pbn_ni8430_16 },
  3823. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2322,
  3824. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3825. pbn_ni8430_2 },
  3826. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2322,
  3827. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3828. pbn_ni8430_2 },
  3829. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PXI8432_2324,
  3830. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3831. pbn_ni8430_4 },
  3832. { PCI_VENDOR_ID_NI, PCI_DEVICE_ID_NI_PCI8432_2324,
  3833. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3834. pbn_ni8430_4 },
  3835. /*
  3836. * ADDI-DATA GmbH communication cards <info@addi-data.com>
  3837. */
  3838. { PCI_VENDOR_ID_ADDIDATA,
  3839. PCI_DEVICE_ID_ADDIDATA_APCI7500,
  3840. PCI_ANY_ID,
  3841. PCI_ANY_ID,
  3842. 0,
  3843. 0,
  3844. pbn_b0_4_115200 },
  3845. { PCI_VENDOR_ID_ADDIDATA,
  3846. PCI_DEVICE_ID_ADDIDATA_APCI7420,
  3847. PCI_ANY_ID,
  3848. PCI_ANY_ID,
  3849. 0,
  3850. 0,
  3851. pbn_b0_2_115200 },
  3852. { PCI_VENDOR_ID_ADDIDATA,
  3853. PCI_DEVICE_ID_ADDIDATA_APCI7300,
  3854. PCI_ANY_ID,
  3855. PCI_ANY_ID,
  3856. 0,
  3857. 0,
  3858. pbn_b0_1_115200 },
  3859. { PCI_VENDOR_ID_ADDIDATA_OLD,
  3860. PCI_DEVICE_ID_ADDIDATA_APCI7800,
  3861. PCI_ANY_ID,
  3862. PCI_ANY_ID,
  3863. 0,
  3864. 0,
  3865. pbn_b1_8_115200 },
  3866. { PCI_VENDOR_ID_ADDIDATA,
  3867. PCI_DEVICE_ID_ADDIDATA_APCI7500_2,
  3868. PCI_ANY_ID,
  3869. PCI_ANY_ID,
  3870. 0,
  3871. 0,
  3872. pbn_b0_4_115200 },
  3873. { PCI_VENDOR_ID_ADDIDATA,
  3874. PCI_DEVICE_ID_ADDIDATA_APCI7420_2,
  3875. PCI_ANY_ID,
  3876. PCI_ANY_ID,
  3877. 0,
  3878. 0,
  3879. pbn_b0_2_115200 },
  3880. { PCI_VENDOR_ID_ADDIDATA,
  3881. PCI_DEVICE_ID_ADDIDATA_APCI7300_2,
  3882. PCI_ANY_ID,
  3883. PCI_ANY_ID,
  3884. 0,
  3885. 0,
  3886. pbn_b0_1_115200 },
  3887. { PCI_VENDOR_ID_ADDIDATA,
  3888. PCI_DEVICE_ID_ADDIDATA_APCI7500_3,
  3889. PCI_ANY_ID,
  3890. PCI_ANY_ID,
  3891. 0,
  3892. 0,
  3893. pbn_b0_4_115200 },
  3894. { PCI_VENDOR_ID_ADDIDATA,
  3895. PCI_DEVICE_ID_ADDIDATA_APCI7420_3,
  3896. PCI_ANY_ID,
  3897. PCI_ANY_ID,
  3898. 0,
  3899. 0,
  3900. pbn_b0_2_115200 },
  3901. { PCI_VENDOR_ID_ADDIDATA,
  3902. PCI_DEVICE_ID_ADDIDATA_APCI7300_3,
  3903. PCI_ANY_ID,
  3904. PCI_ANY_ID,
  3905. 0,
  3906. 0,
  3907. pbn_b0_1_115200 },
  3908. { PCI_VENDOR_ID_ADDIDATA,
  3909. PCI_DEVICE_ID_ADDIDATA_APCI7800_3,
  3910. PCI_ANY_ID,
  3911. PCI_ANY_ID,
  3912. 0,
  3913. 0,
  3914. pbn_b0_8_115200 },
  3915. { PCI_VENDOR_ID_ADDIDATA,
  3916. PCI_DEVICE_ID_ADDIDATA_APCIe7500,
  3917. PCI_ANY_ID,
  3918. PCI_ANY_ID,
  3919. 0,
  3920. 0,
  3921. pbn_ADDIDATA_PCIe_4_3906250 },
  3922. { PCI_VENDOR_ID_ADDIDATA,
  3923. PCI_DEVICE_ID_ADDIDATA_APCIe7420,
  3924. PCI_ANY_ID,
  3925. PCI_ANY_ID,
  3926. 0,
  3927. 0,
  3928. pbn_ADDIDATA_PCIe_2_3906250 },
  3929. { PCI_VENDOR_ID_ADDIDATA,
  3930. PCI_DEVICE_ID_ADDIDATA_APCIe7300,
  3931. PCI_ANY_ID,
  3932. PCI_ANY_ID,
  3933. 0,
  3934. 0,
  3935. pbn_ADDIDATA_PCIe_1_3906250 },
  3936. { PCI_VENDOR_ID_ADDIDATA,
  3937. PCI_DEVICE_ID_ADDIDATA_APCIe7800,
  3938. PCI_ANY_ID,
  3939. PCI_ANY_ID,
  3940. 0,
  3941. 0,
  3942. pbn_ADDIDATA_PCIe_8_3906250 },
  3943. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9835,
  3944. PCI_VENDOR_ID_IBM, 0x0299,
  3945. 0, 0, pbn_b0_bt_2_115200 },
  3946. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9901,
  3947. 0xA000, 0x1000,
  3948. 0, 0, pbn_b0_1_115200 },
  3949. /* the 9901 is a rebranded 9912 */
  3950. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9912,
  3951. 0xA000, 0x1000,
  3952. 0, 0, pbn_b0_1_115200 },
  3953. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9922,
  3954. 0xA000, 0x1000,
  3955. 0, 0, pbn_b0_1_115200 },
  3956. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9904,
  3957. 0xA000, 0x1000,
  3958. 0, 0, pbn_b0_1_115200 },
  3959. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  3960. 0xA000, 0x1000,
  3961. 0, 0, pbn_b0_1_115200 },
  3962. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9900,
  3963. 0xA000, 0x3002,
  3964. 0, 0, pbn_NETMOS9900_2s_115200 },
  3965. /*
  3966. * Best Connectivity and Rosewill PCI Multi I/O cards
  3967. */
  3968. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3969. 0xA000, 0x1000,
  3970. 0, 0, pbn_b0_1_115200 },
  3971. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3972. 0xA000, 0x3002,
  3973. 0, 0, pbn_b0_bt_2_115200 },
  3974. { PCI_VENDOR_ID_NETMOS, PCI_DEVICE_ID_NETMOS_9865,
  3975. 0xA000, 0x3004,
  3976. 0, 0, pbn_b0_bt_4_115200 },
  3977. /* Intel CE4100 */
  3978. { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CE4100_UART,
  3979. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3980. pbn_ce4100_1_115200 },
  3981. /*
  3982. * Cronyx Omega PCI
  3983. */
  3984. { PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_CRONYX_OMEGA,
  3985. PCI_ANY_ID, PCI_ANY_ID, 0, 0,
  3986. pbn_omegapci },
  3987. /*
  3988. * AgeStar as-prs2-009
  3989. */
  3990. { PCI_VENDOR_ID_AGESTAR, PCI_DEVICE_ID_AGESTAR_9375,
  3991. PCI_ANY_ID, PCI_ANY_ID,
  3992. 0, 0, pbn_b0_bt_2_115200 },
  3993. /*
  3994. * WCH CH353 series devices: The 2S1P is handled by parport_serial
  3995. * so not listed here.
  3996. */
  3997. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_4S,
  3998. PCI_ANY_ID, PCI_ANY_ID,
  3999. 0, 0, pbn_b0_bt_4_115200 },
  4000. { PCI_VENDOR_ID_WCH, PCI_DEVICE_ID_WCH_CH353_2S1PF,
  4001. PCI_ANY_ID, PCI_ANY_ID,
  4002. 0, 0, pbn_b0_bt_2_115200 },
  4003. /*
  4004. * These entries match devices with class COMMUNICATION_SERIAL,
  4005. * COMMUNICATION_MODEM or COMMUNICATION_MULTISERIAL
  4006. */
  4007. { PCI_ANY_ID, PCI_ANY_ID,
  4008. PCI_ANY_ID, PCI_ANY_ID,
  4009. PCI_CLASS_COMMUNICATION_SERIAL << 8,
  4010. 0xffff00, pbn_default },
  4011. { PCI_ANY_ID, PCI_ANY_ID,
  4012. PCI_ANY_ID, PCI_ANY_ID,
  4013. PCI_CLASS_COMMUNICATION_MODEM << 8,
  4014. 0xffff00, pbn_default },
  4015. { PCI_ANY_ID, PCI_ANY_ID,
  4016. PCI_ANY_ID, PCI_ANY_ID,
  4017. PCI_CLASS_COMMUNICATION_MULTISERIAL << 8,
  4018. 0xffff00, pbn_default },
  4019. { 0, }
  4020. };
  4021. static pci_ers_result_t serial8250_io_error_detected(struct pci_dev *dev,
  4022. pci_channel_state_t state)
  4023. {
  4024. struct serial_private *priv = pci_get_drvdata(dev);
  4025. if (state == pci_channel_io_perm_failure)
  4026. return PCI_ERS_RESULT_DISCONNECT;
  4027. if (priv)
  4028. pciserial_suspend_ports(priv);
  4029. pci_disable_device(dev);
  4030. return PCI_ERS_RESULT_NEED_RESET;
  4031. }
  4032. static pci_ers_result_t serial8250_io_slot_reset(struct pci_dev *dev)
  4033. {
  4034. int rc;
  4035. rc = pci_enable_device(dev);
  4036. if (rc)
  4037. return PCI_ERS_RESULT_DISCONNECT;
  4038. pci_restore_state(dev);
  4039. pci_save_state(dev);
  4040. return PCI_ERS_RESULT_RECOVERED;
  4041. }
  4042. static void serial8250_io_resume(struct pci_dev *dev)
  4043. {
  4044. struct serial_private *priv = pci_get_drvdata(dev);
  4045. if (priv)
  4046. pciserial_resume_ports(priv);
  4047. }
  4048. static const struct pci_error_handlers serial8250_err_handler = {
  4049. .error_detected = serial8250_io_error_detected,
  4050. .slot_reset = serial8250_io_slot_reset,
  4051. .resume = serial8250_io_resume,
  4052. };
  4053. static struct pci_driver serial_pci_driver = {
  4054. .name = "serial",
  4055. .probe = pciserial_init_one,
  4056. .remove = pciserial_remove_one,
  4057. #ifdef CONFIG_PM
  4058. .suspend = pciserial_suspend_one,
  4059. .resume = pciserial_resume_one,
  4060. #endif
  4061. .id_table = serial_pci_tbl,
  4062. .err_handler = &serial8250_err_handler,
  4063. };
  4064. module_pci_driver(serial_pci_driver);
  4065. MODULE_LICENSE("GPL");
  4066. MODULE_DESCRIPTION("Generic 8250/16x50 PCI serial probe module");
  4067. MODULE_DEVICE_TABLE(pci, serial_pci_tbl);