head.S 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616
  1. /*
  2. * linux/arch/i386/kernel/head.S -- the 32-bit startup code.
  3. *
  4. * Copyright (C) 1991, 1992 Linus Torvalds
  5. *
  6. * Enhanced CPU detection and feature setting code by Mike Jagdis
  7. * and Martin Mares, November 1997.
  8. */
  9. .text
  10. #include <linux/threads.h>
  11. #include <linux/linkage.h>
  12. #include <asm/segment.h>
  13. #include <asm/page.h>
  14. #include <asm/pgtable.h>
  15. #include <asm/desc.h>
  16. #include <asm/cache.h>
  17. #include <asm/thread_info.h>
  18. #include <asm/asm-offsets.h>
  19. #include <asm/setup.h>
  20. /*
  21. * References to members of the new_cpu_data structure.
  22. */
  23. #define X86 new_cpu_data+CPUINFO_x86
  24. #define X86_VENDOR new_cpu_data+CPUINFO_x86_vendor
  25. #define X86_MODEL new_cpu_data+CPUINFO_x86_model
  26. #define X86_MASK new_cpu_data+CPUINFO_x86_mask
  27. #define X86_HARD_MATH new_cpu_data+CPUINFO_hard_math
  28. #define X86_CPUID new_cpu_data+CPUINFO_cpuid_level
  29. #define X86_CAPABILITY new_cpu_data+CPUINFO_x86_capability
  30. #define X86_VENDOR_ID new_cpu_data+CPUINFO_x86_vendor_id
  31. /*
  32. * This is how much memory *in addition to the memory covered up to
  33. * and including _end* we need mapped initially. We need one bit for
  34. * each possible page, but only in low memory, which means
  35. * 2^32/4096/8 = 128K worst case (4G/4G split.)
  36. *
  37. * Modulo rounding, each megabyte assigned here requires a kilobyte of
  38. * memory, which is currently unreclaimed.
  39. *
  40. * This should be a multiple of a page.
  41. */
  42. #define INIT_MAP_BEYOND_END (128*1024)
  43. /*
  44. * 32-bit kernel entrypoint; only used by the boot CPU. On entry,
  45. * %esi points to the real-mode code as a 32-bit pointer.
  46. * CS and DS must be 4 GB flat segments, but we don't depend on
  47. * any particular GDT layout, because we load our own as soon as we
  48. * can.
  49. */
  50. ENTRY(startup_32)
  51. /*
  52. * Set segments to known values.
  53. */
  54. cld
  55. lgdt boot_gdt_descr - __PAGE_OFFSET
  56. movl $(__BOOT_DS),%eax
  57. movl %eax,%ds
  58. movl %eax,%es
  59. movl %eax,%fs
  60. movl %eax,%gs
  61. /*
  62. * Clear BSS first so that there are no surprises...
  63. * No need to cld as DF is already clear from cld above...
  64. */
  65. xorl %eax,%eax
  66. movl $__bss_start - __PAGE_OFFSET,%edi
  67. movl $__bss_stop - __PAGE_OFFSET,%ecx
  68. subl %edi,%ecx
  69. shrl $2,%ecx
  70. rep ; stosl
  71. /*
  72. * Copy bootup parameters out of the way.
  73. * Note: %esi still has the pointer to the real-mode data.
  74. * With the kexec as boot loader, parameter segment might be loaded beyond
  75. * kernel image and might not even be addressable by early boot page tables.
  76. * (kexec on panic case). Hence copy out the parameters before initializing
  77. * page tables.
  78. */
  79. movl $(boot_params - __PAGE_OFFSET),%edi
  80. movl $(PARAM_SIZE/4),%ecx
  81. cld
  82. rep
  83. movsl
  84. movl boot_params - __PAGE_OFFSET + NEW_CL_POINTER,%esi
  85. andl %esi,%esi
  86. jnz 2f # New command line protocol
  87. cmpw $(OLD_CL_MAGIC),OLD_CL_MAGIC_ADDR
  88. jne 1f
  89. movzwl OLD_CL_OFFSET,%esi
  90. addl $(OLD_CL_BASE_ADDR),%esi
  91. 2:
  92. movl $(saved_command_line - __PAGE_OFFSET),%edi
  93. movl $(COMMAND_LINE_SIZE/4),%ecx
  94. rep
  95. movsl
  96. 1:
  97. /*
  98. * Initialize page tables. This creates a PDE and a set of page
  99. * tables, which are located immediately beyond _end. The variable
  100. * init_pg_tables_end is set up to point to the first "safe" location.
  101. * Mappings are created both at virtual address 0 (identity mapping)
  102. * and PAGE_OFFSET for up to _end+sizeof(page tables)+INIT_MAP_BEYOND_END.
  103. *
  104. * Warning: don't use %esi or the stack in this code. However, %esp
  105. * can be used as a GPR if you really need it...
  106. */
  107. page_pde_offset = (__PAGE_OFFSET >> 20);
  108. movl $(pg0 - __PAGE_OFFSET), %edi
  109. movl $(swapper_pg_dir - __PAGE_OFFSET), %edx
  110. movl $0x007, %eax /* 0x007 = PRESENT+RW+USER */
  111. 10:
  112. leal 0x007(%edi),%ecx /* Create PDE entry */
  113. movl %ecx,(%edx) /* Store identity PDE entry */
  114. movl %ecx,page_pde_offset(%edx) /* Store kernel PDE entry */
  115. addl $4,%edx
  116. movl $1024, %ecx
  117. 11:
  118. stosl
  119. addl $0x1000,%eax
  120. loop 11b
  121. /* End condition: we must map up to and including INIT_MAP_BEYOND_END */
  122. /* bytes beyond the end of our own page tables; the +0x007 is the attribute bits */
  123. leal (INIT_MAP_BEYOND_END+0x007)(%edi),%ebp
  124. cmpl %ebp,%eax
  125. jb 10b
  126. movl %edi,(init_pg_tables_end - __PAGE_OFFSET)
  127. #ifdef CONFIG_SMP
  128. xorl %ebx,%ebx /* This is the boot CPU (BSP) */
  129. jmp 3f
  130. /*
  131. * Non-boot CPU entry point; entered from trampoline.S
  132. * We can't lgdt here, because lgdt itself uses a data segment, but
  133. * we know the trampoline has already loaded the boot_gdt_table GDT
  134. * for us.
  135. */
  136. ENTRY(startup_32_smp)
  137. cld
  138. movl $(__BOOT_DS),%eax
  139. movl %eax,%ds
  140. movl %eax,%es
  141. movl %eax,%fs
  142. movl %eax,%gs
  143. /*
  144. * New page tables may be in 4Mbyte page mode and may
  145. * be using the global pages.
  146. *
  147. * NOTE! If we are on a 486 we may have no cr4 at all!
  148. * So we do not try to touch it unless we really have
  149. * some bits in it to set. This won't work if the BSP
  150. * implements cr4 but this AP does not -- very unlikely
  151. * but be warned! The same applies to the pse feature
  152. * if not equally supported. --macro
  153. *
  154. * NOTE! We have to correct for the fact that we're
  155. * not yet offset PAGE_OFFSET..
  156. */
  157. #define cr4_bits mmu_cr4_features-__PAGE_OFFSET
  158. movl cr4_bits,%edx
  159. andl %edx,%edx
  160. jz 6f
  161. movl %cr4,%eax # Turn on paging options (PSE,PAE,..)
  162. orl %edx,%eax
  163. movl %eax,%cr4
  164. btl $5, %eax # check if PAE is enabled
  165. jnc 6f
  166. /* Check if extended functions are implemented */
  167. movl $0x80000000, %eax
  168. cpuid
  169. cmpl $0x80000000, %eax
  170. jbe 6f
  171. mov $0x80000001, %eax
  172. cpuid
  173. /* Execute Disable bit supported? */
  174. btl $20, %edx
  175. jnc 6f
  176. /* Setup EFER (Extended Feature Enable Register) */
  177. movl $0xc0000080, %ecx
  178. rdmsr
  179. btsl $11, %eax
  180. /* Make changes effective */
  181. wrmsr
  182. 6:
  183. /* This is a secondary processor (AP) */
  184. xorl %ebx,%ebx
  185. incl %ebx
  186. 3:
  187. #endif /* CONFIG_SMP */
  188. /*
  189. * Enable paging
  190. */
  191. movl $swapper_pg_dir-__PAGE_OFFSET,%eax
  192. movl %eax,%cr3 /* set the page table pointer.. */
  193. movl %cr0,%eax
  194. orl $0x80000000,%eax
  195. movl %eax,%cr0 /* ..and set paging (PG) bit */
  196. ljmp $__BOOT_CS,$1f /* Clear prefetch and normalize %eip */
  197. 1:
  198. /* Set up the stack pointer */
  199. lss stack_start,%esp
  200. /*
  201. * Initialize eflags. Some BIOS's leave bits like NT set. This would
  202. * confuse the debugger if this code is traced.
  203. * XXX - best to initialize before switching to protected mode.
  204. */
  205. pushl $0
  206. popfl
  207. #ifdef CONFIG_SMP
  208. andl %ebx,%ebx
  209. jz 1f /* Initial CPU cleans BSS */
  210. jmp checkCPUtype
  211. 1:
  212. #endif /* CONFIG_SMP */
  213. /*
  214. * start system 32-bit setup. We need to re-do some of the things done
  215. * in 16-bit mode for the "real" operations.
  216. */
  217. call setup_idt
  218. checkCPUtype:
  219. movl $-1,X86_CPUID # -1 for no CPUID initially
  220. /* check if it is 486 or 386. */
  221. /*
  222. * XXX - this does a lot of unnecessary setup. Alignment checks don't
  223. * apply at our cpl of 0 and the stack ought to be aligned already, and
  224. * we don't need to preserve eflags.
  225. */
  226. movb $3,X86 # at least 386
  227. pushfl # push EFLAGS
  228. popl %eax # get EFLAGS
  229. movl %eax,%ecx # save original EFLAGS
  230. xorl $0x240000,%eax # flip AC and ID bits in EFLAGS
  231. pushl %eax # copy to EFLAGS
  232. popfl # set EFLAGS
  233. pushfl # get new EFLAGS
  234. popl %eax # put it in eax
  235. xorl %ecx,%eax # change in flags
  236. pushl %ecx # restore original EFLAGS
  237. popfl
  238. testl $0x40000,%eax # check if AC bit changed
  239. je is386
  240. movb $4,X86 # at least 486
  241. testl $0x200000,%eax # check if ID bit changed
  242. je is486
  243. /* get vendor info */
  244. xorl %eax,%eax # call CPUID with 0 -> return vendor ID
  245. cpuid
  246. movl %eax,X86_CPUID # save CPUID level
  247. movl %ebx,X86_VENDOR_ID # lo 4 chars
  248. movl %edx,X86_VENDOR_ID+4 # next 4 chars
  249. movl %ecx,X86_VENDOR_ID+8 # last 4 chars
  250. orl %eax,%eax # do we have processor info as well?
  251. je is486
  252. movl $1,%eax # Use the CPUID instruction to get CPU type
  253. cpuid
  254. movb %al,%cl # save reg for future use
  255. andb $0x0f,%ah # mask processor family
  256. movb %ah,X86
  257. andb $0xf0,%al # mask model
  258. shrb $4,%al
  259. movb %al,X86_MODEL
  260. andb $0x0f,%cl # mask mask revision
  261. movb %cl,X86_MASK
  262. movl %edx,X86_CAPABILITY
  263. is486: movl $0x50022,%ecx # set AM, WP, NE and MP
  264. jmp 2f
  265. is386: movl $2,%ecx # set MP
  266. 2: movl %cr0,%eax
  267. andl $0x80000011,%eax # Save PG,PE,ET
  268. orl %ecx,%eax
  269. movl %eax,%cr0
  270. call check_x87
  271. call setup_pda
  272. lgdt cpu_gdt_descr
  273. lidt idt_descr
  274. ljmp $(__KERNEL_CS),$1f
  275. 1: movl $(__KERNEL_DS),%eax # reload all the segment registers
  276. movl %eax,%ss # after changing gdt.
  277. movl $(__USER_DS),%eax # DS/ES contains default USER segment
  278. movl %eax,%ds
  279. movl %eax,%es
  280. xorl %eax,%eax # Clear FS and LDT
  281. movl %eax,%fs
  282. lldt %ax
  283. movl $(__KERNEL_PDA),%eax
  284. mov %eax,%gs
  285. cld # gcc2 wants the direction flag cleared at all times
  286. pushl $0 # fake return address for unwinder
  287. #ifdef CONFIG_SMP
  288. movb ready, %cl
  289. movb $1, ready
  290. cmpb $0,%cl # the first CPU calls start_kernel
  291. jne initialize_secondary # all other CPUs call initialize_secondary
  292. #endif /* CONFIG_SMP */
  293. jmp start_kernel
  294. /*
  295. * We depend on ET to be correct. This checks for 287/387.
  296. */
  297. check_x87:
  298. movb $0,X86_HARD_MATH
  299. clts
  300. fninit
  301. fstsw %ax
  302. cmpb $0,%al
  303. je 1f
  304. movl %cr0,%eax /* no coprocessor: have to set bits */
  305. xorl $4,%eax /* set EM */
  306. movl %eax,%cr0
  307. ret
  308. ALIGN
  309. 1: movb $1,X86_HARD_MATH
  310. .byte 0xDB,0xE4 /* fsetpm for 287, ignored by 387 */
  311. ret
  312. /*
  313. * Point the GDT at this CPU's PDA. On boot this will be
  314. * cpu_gdt_table and boot_pda; for secondary CPUs, these will be
  315. * that CPU's GDT and PDA.
  316. */
  317. setup_pda:
  318. /* get the PDA pointer */
  319. movl start_pda, %eax
  320. /* slot the PDA address into the GDT */
  321. mov cpu_gdt_descr+2, %ecx
  322. mov %ax, (__KERNEL_PDA+0+2)(%ecx) /* base & 0x0000ffff */
  323. shr $16, %eax
  324. mov %al, (__KERNEL_PDA+4+0)(%ecx) /* base & 0x00ff0000 */
  325. mov %ah, (__KERNEL_PDA+4+3)(%ecx) /* base & 0xff000000 */
  326. ret
  327. /*
  328. * setup_idt
  329. *
  330. * sets up a idt with 256 entries pointing to
  331. * ignore_int, interrupt gates. It doesn't actually load
  332. * idt - that can be done only after paging has been enabled
  333. * and the kernel moved to PAGE_OFFSET. Interrupts
  334. * are enabled elsewhere, when we can be relatively
  335. * sure everything is ok.
  336. *
  337. * Warning: %esi is live across this function.
  338. */
  339. setup_idt:
  340. lea ignore_int,%edx
  341. movl $(__KERNEL_CS << 16),%eax
  342. movw %dx,%ax /* selector = 0x0010 = cs */
  343. movw $0x8E00,%dx /* interrupt gate - dpl=0, present */
  344. lea idt_table,%edi
  345. mov $256,%ecx
  346. rp_sidt:
  347. movl %eax,(%edi)
  348. movl %edx,4(%edi)
  349. addl $8,%edi
  350. dec %ecx
  351. jne rp_sidt
  352. .macro set_early_handler handler,trapno
  353. lea \handler,%edx
  354. movl $(__KERNEL_CS << 16),%eax
  355. movw %dx,%ax
  356. movw $0x8E00,%dx /* interrupt gate - dpl=0, present */
  357. lea idt_table,%edi
  358. movl %eax,8*\trapno(%edi)
  359. movl %edx,8*\trapno+4(%edi)
  360. .endm
  361. set_early_handler handler=early_divide_err,trapno=0
  362. set_early_handler handler=early_illegal_opcode,trapno=6
  363. set_early_handler handler=early_protection_fault,trapno=13
  364. set_early_handler handler=early_page_fault,trapno=14
  365. ret
  366. early_divide_err:
  367. xor %edx,%edx
  368. pushl $0 /* fake errcode */
  369. jmp early_fault
  370. early_illegal_opcode:
  371. movl $6,%edx
  372. pushl $0 /* fake errcode */
  373. jmp early_fault
  374. early_protection_fault:
  375. movl $13,%edx
  376. jmp early_fault
  377. early_page_fault:
  378. movl $14,%edx
  379. jmp early_fault
  380. early_fault:
  381. cld
  382. #ifdef CONFIG_PRINTK
  383. movl $(__KERNEL_DS),%eax
  384. movl %eax,%ds
  385. movl %eax,%es
  386. cmpl $2,early_recursion_flag
  387. je hlt_loop
  388. incl early_recursion_flag
  389. movl %cr2,%eax
  390. pushl %eax
  391. pushl %edx /* trapno */
  392. pushl $fault_msg
  393. #ifdef CONFIG_EARLY_PRINTK
  394. call early_printk
  395. #else
  396. call printk
  397. #endif
  398. #endif
  399. hlt_loop:
  400. hlt
  401. jmp hlt_loop
  402. /* This is the default interrupt "handler" :-) */
  403. ALIGN
  404. ignore_int:
  405. cld
  406. #ifdef CONFIG_PRINTK
  407. pushl %eax
  408. pushl %ecx
  409. pushl %edx
  410. pushl %es
  411. pushl %ds
  412. movl $(__KERNEL_DS),%eax
  413. movl %eax,%ds
  414. movl %eax,%es
  415. cmpl $2,early_recursion_flag
  416. je hlt_loop
  417. incl early_recursion_flag
  418. pushl 16(%esp)
  419. pushl 24(%esp)
  420. pushl 32(%esp)
  421. pushl 40(%esp)
  422. pushl $int_msg
  423. #ifdef CONFIG_EARLY_PRINTK
  424. call early_printk
  425. #else
  426. call printk
  427. #endif
  428. addl $(5*4),%esp
  429. popl %ds
  430. popl %es
  431. popl %edx
  432. popl %ecx
  433. popl %eax
  434. #endif
  435. iret
  436. /*
  437. * Real beginning of normal "text" segment
  438. */
  439. ENTRY(stext)
  440. ENTRY(_stext)
  441. /*
  442. * BSS section
  443. */
  444. .section ".bss.page_aligned","w"
  445. ENTRY(swapper_pg_dir)
  446. .fill 1024,4,0
  447. ENTRY(empty_zero_page)
  448. .fill 4096,1,0
  449. /*
  450. * This starts the data section.
  451. */
  452. .data
  453. ENTRY(start_pda)
  454. .long boot_pda
  455. ENTRY(stack_start)
  456. .long init_thread_union+THREAD_SIZE
  457. .long __BOOT_DS
  458. ready: .byte 0
  459. early_recursion_flag:
  460. .long 0
  461. int_msg:
  462. .asciz "Unknown interrupt or fault at EIP %p %p %p\n"
  463. fault_msg:
  464. .ascii "Int %d: CR2 %p err %p EIP %p CS %p flags %p\n"
  465. .asciz "Stack: %p %p %p %p %p %p %p %p\n"
  466. /*
  467. * The IDT and GDT 'descriptors' are a strange 48-bit object
  468. * only used by the lidt and lgdt instructions. They are not
  469. * like usual segment descriptors - they consist of a 16-bit
  470. * segment size, and 32-bit linear address value:
  471. */
  472. .globl boot_gdt_descr
  473. .globl idt_descr
  474. ALIGN
  475. # early boot GDT descriptor (must use 1:1 address mapping)
  476. .word 0 # 32 bit align gdt_desc.address
  477. boot_gdt_descr:
  478. .word __BOOT_DS+7
  479. .long boot_gdt_table - __PAGE_OFFSET
  480. .word 0 # 32-bit align idt_desc.address
  481. idt_descr:
  482. .word IDT_ENTRIES*8-1 # idt contains 256 entries
  483. .long idt_table
  484. # boot GDT descriptor (later on used by CPU#0):
  485. .word 0 # 32 bit align gdt_desc.address
  486. ENTRY(cpu_gdt_descr)
  487. .word GDT_ENTRIES*8-1
  488. .long cpu_gdt_table
  489. /*
  490. * The boot_gdt_table must mirror the equivalent in setup.S and is
  491. * used only for booting.
  492. */
  493. .align L1_CACHE_BYTES
  494. ENTRY(boot_gdt_table)
  495. .fill GDT_ENTRY_BOOT_CS,8,0
  496. .quad 0x00cf9a000000ffff /* kernel 4GB code at 0x00000000 */
  497. .quad 0x00cf92000000ffff /* kernel 4GB data at 0x00000000 */
  498. /*
  499. * The Global Descriptor Table contains 28 quadwords, per-CPU.
  500. */
  501. .align L1_CACHE_BYTES
  502. ENTRY(cpu_gdt_table)
  503. .quad 0x0000000000000000 /* NULL descriptor */
  504. .quad 0x0000000000000000 /* 0x0b reserved */
  505. .quad 0x0000000000000000 /* 0x13 reserved */
  506. .quad 0x0000000000000000 /* 0x1b reserved */
  507. .quad 0x0000000000000000 /* 0x20 unused */
  508. .quad 0x0000000000000000 /* 0x28 unused */
  509. .quad 0x0000000000000000 /* 0x33 TLS entry 1 */
  510. .quad 0x0000000000000000 /* 0x3b TLS entry 2 */
  511. .quad 0x0000000000000000 /* 0x43 TLS entry 3 */
  512. .quad 0x0000000000000000 /* 0x4b reserved */
  513. .quad 0x0000000000000000 /* 0x53 reserved */
  514. .quad 0x0000000000000000 /* 0x5b reserved */
  515. .quad 0x00cf9a000000ffff /* 0x60 kernel 4GB code at 0x00000000 */
  516. .quad 0x00cf92000000ffff /* 0x68 kernel 4GB data at 0x00000000 */
  517. .quad 0x00cffa000000ffff /* 0x73 user 4GB code at 0x00000000 */
  518. .quad 0x00cff2000000ffff /* 0x7b user 4GB data at 0x00000000 */
  519. .quad 0x0000000000000000 /* 0x80 TSS descriptor */
  520. .quad 0x0000000000000000 /* 0x88 LDT descriptor */
  521. /*
  522. * Segments used for calling PnP BIOS have byte granularity.
  523. * They code segments and data segments have fixed 64k limits,
  524. * the transfer segment sizes are set at run time.
  525. */
  526. .quad 0x00409a000000ffff /* 0x90 32-bit code */
  527. .quad 0x00009a000000ffff /* 0x98 16-bit code */
  528. .quad 0x000092000000ffff /* 0xa0 16-bit data */
  529. .quad 0x0000920000000000 /* 0xa8 16-bit data */
  530. .quad 0x0000920000000000 /* 0xb0 16-bit data */
  531. /*
  532. * The APM segments have byte granularity and their bases
  533. * are set at run time. All have 64k limits.
  534. */
  535. .quad 0x00409a000000ffff /* 0xb8 APM CS code */
  536. .quad 0x00009a000000ffff /* 0xc0 APM CS 16 code (16 bit) */
  537. .quad 0x004092000000ffff /* 0xc8 APM DS data */
  538. .quad 0x00c0920000000000 /* 0xd0 - ESPFIX SS */
  539. .quad 0x00cf92000000ffff /* 0xd8 - PDA */
  540. .quad 0x0000000000000000 /* 0xe0 - unused */
  541. .quad 0x0000000000000000 /* 0xe8 - unused */
  542. .quad 0x0000000000000000 /* 0xf0 - unused */
  543. .quad 0x0000000000000000 /* 0xf8 - GDT entry 31: double-fault TSS */