pch_uart.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450
  1. /*
  2. *Copyright (C) 2010 OKI SEMICONDUCTOR CO., LTD.
  3. *
  4. *This program is free software; you can redistribute it and/or modify
  5. *it under the terms of the GNU General Public License as published by
  6. *the Free Software Foundation; version 2 of the License.
  7. *
  8. *This program is distributed in the hope that it will be useful,
  9. *but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. *MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. *GNU General Public License for more details.
  12. *
  13. *You should have received a copy of the GNU General Public License
  14. *along with this program; if not, write to the Free Software
  15. *Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA.
  16. */
  17. #include <linux/serial_reg.h>
  18. #include <linux/module.h>
  19. #include <linux/pci.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/io.h>
  23. #include <linux/dmaengine.h>
  24. #include <linux/pch_dma.h>
  25. enum {
  26. PCH_UART_HANDLED_RX_INT_SHIFT,
  27. PCH_UART_HANDLED_TX_INT_SHIFT,
  28. PCH_UART_HANDLED_RX_ERR_INT_SHIFT,
  29. PCH_UART_HANDLED_RX_TRG_INT_SHIFT,
  30. PCH_UART_HANDLED_MS_INT_SHIFT,
  31. };
  32. enum {
  33. PCH_UART_8LINE,
  34. PCH_UART_2LINE,
  35. };
  36. #define PCH_UART_DRIVER_DEVICE "ttyPCH"
  37. #define PCH_UART_NR_GE_256FIFO 1
  38. #define PCH_UART_NR_GE_64FIFO 3
  39. #define PCH_UART_NR_GE (PCH_UART_NR_GE_256FIFO+PCH_UART_NR_GE_64FIFO)
  40. #define PCH_UART_NR PCH_UART_NR_GE
  41. #define PCH_UART_HANDLED_RX_INT (1<<((PCH_UART_HANDLED_RX_INT_SHIFT)<<1))
  42. #define PCH_UART_HANDLED_TX_INT (1<<((PCH_UART_HANDLED_TX_INT_SHIFT)<<1))
  43. #define PCH_UART_HANDLED_RX_ERR_INT (1<<((\
  44. PCH_UART_HANDLED_RX_ERR_INT_SHIFT)<<1))
  45. #define PCH_UART_HANDLED_RX_TRG_INT (1<<((\
  46. PCH_UART_HANDLED_RX_TRG_INT_SHIFT)<<1))
  47. #define PCH_UART_HANDLED_MS_INT (1<<((PCH_UART_HANDLED_MS_INT_SHIFT)<<1))
  48. #define PCH_UART_RBR 0x00
  49. #define PCH_UART_THR 0x00
  50. #define PCH_UART_IER_MASK (PCH_UART_IER_ERBFI|PCH_UART_IER_ETBEI|\
  51. PCH_UART_IER_ELSI|PCH_UART_IER_EDSSI)
  52. #define PCH_UART_IER_ERBFI 0x00000001
  53. #define PCH_UART_IER_ETBEI 0x00000002
  54. #define PCH_UART_IER_ELSI 0x00000004
  55. #define PCH_UART_IER_EDSSI 0x00000008
  56. #define PCH_UART_IIR_IP 0x00000001
  57. #define PCH_UART_IIR_IID 0x00000006
  58. #define PCH_UART_IIR_MSI 0x00000000
  59. #define PCH_UART_IIR_TRI 0x00000002
  60. #define PCH_UART_IIR_RRI 0x00000004
  61. #define PCH_UART_IIR_REI 0x00000006
  62. #define PCH_UART_IIR_TOI 0x00000008
  63. #define PCH_UART_IIR_FIFO256 0x00000020
  64. #define PCH_UART_IIR_FIFO64 PCH_UART_IIR_FIFO256
  65. #define PCH_UART_IIR_FE 0x000000C0
  66. #define PCH_UART_FCR_FIFOE 0x00000001
  67. #define PCH_UART_FCR_RFR 0x00000002
  68. #define PCH_UART_FCR_TFR 0x00000004
  69. #define PCH_UART_FCR_DMS 0x00000008
  70. #define PCH_UART_FCR_FIFO256 0x00000020
  71. #define PCH_UART_FCR_RFTL 0x000000C0
  72. #define PCH_UART_FCR_RFTL1 0x00000000
  73. #define PCH_UART_FCR_RFTL64 0x00000040
  74. #define PCH_UART_FCR_RFTL128 0x00000080
  75. #define PCH_UART_FCR_RFTL224 0x000000C0
  76. #define PCH_UART_FCR_RFTL16 PCH_UART_FCR_RFTL64
  77. #define PCH_UART_FCR_RFTL32 PCH_UART_FCR_RFTL128
  78. #define PCH_UART_FCR_RFTL56 PCH_UART_FCR_RFTL224
  79. #define PCH_UART_FCR_RFTL4 PCH_UART_FCR_RFTL64
  80. #define PCH_UART_FCR_RFTL8 PCH_UART_FCR_RFTL128
  81. #define PCH_UART_FCR_RFTL14 PCH_UART_FCR_RFTL224
  82. #define PCH_UART_FCR_RFTL_SHIFT 6
  83. #define PCH_UART_LCR_WLS 0x00000003
  84. #define PCH_UART_LCR_STB 0x00000004
  85. #define PCH_UART_LCR_PEN 0x00000008
  86. #define PCH_UART_LCR_EPS 0x00000010
  87. #define PCH_UART_LCR_SP 0x00000020
  88. #define PCH_UART_LCR_SB 0x00000040
  89. #define PCH_UART_LCR_DLAB 0x00000080
  90. #define PCH_UART_LCR_NP 0x00000000
  91. #define PCH_UART_LCR_OP PCH_UART_LCR_PEN
  92. #define PCH_UART_LCR_EP (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS)
  93. #define PCH_UART_LCR_1P (PCH_UART_LCR_PEN | PCH_UART_LCR_SP)
  94. #define PCH_UART_LCR_0P (PCH_UART_LCR_PEN | PCH_UART_LCR_EPS |\
  95. PCH_UART_LCR_SP)
  96. #define PCH_UART_LCR_5BIT 0x00000000
  97. #define PCH_UART_LCR_6BIT 0x00000001
  98. #define PCH_UART_LCR_7BIT 0x00000002
  99. #define PCH_UART_LCR_8BIT 0x00000003
  100. #define PCH_UART_MCR_DTR 0x00000001
  101. #define PCH_UART_MCR_RTS 0x00000002
  102. #define PCH_UART_MCR_OUT 0x0000000C
  103. #define PCH_UART_MCR_LOOP 0x00000010
  104. #define PCH_UART_MCR_AFE 0x00000020
  105. #define PCH_UART_LSR_DR 0x00000001
  106. #define PCH_UART_LSR_ERR (1<<7)
  107. #define PCH_UART_MSR_DCTS 0x00000001
  108. #define PCH_UART_MSR_DDSR 0x00000002
  109. #define PCH_UART_MSR_TERI 0x00000004
  110. #define PCH_UART_MSR_DDCD 0x00000008
  111. #define PCH_UART_MSR_CTS 0x00000010
  112. #define PCH_UART_MSR_DSR 0x00000020
  113. #define PCH_UART_MSR_RI 0x00000040
  114. #define PCH_UART_MSR_DCD 0x00000080
  115. #define PCH_UART_MSR_DELTA (PCH_UART_MSR_DCTS | PCH_UART_MSR_DDSR |\
  116. PCH_UART_MSR_TERI | PCH_UART_MSR_DDCD)
  117. #define PCH_UART_DLL 0x00
  118. #define PCH_UART_DLM 0x01
  119. #define DIV_ROUND(a, b) (((a) + ((b)/2)) / (b))
  120. #define PCH_UART_IID_RLS (PCH_UART_IIR_REI)
  121. #define PCH_UART_IID_RDR (PCH_UART_IIR_RRI)
  122. #define PCH_UART_IID_RDR_TO (PCH_UART_IIR_RRI | PCH_UART_IIR_TOI)
  123. #define PCH_UART_IID_THRE (PCH_UART_IIR_TRI)
  124. #define PCH_UART_IID_MS (PCH_UART_IIR_MSI)
  125. #define PCH_UART_HAL_PARITY_NONE (PCH_UART_LCR_NP)
  126. #define PCH_UART_HAL_PARITY_ODD (PCH_UART_LCR_OP)
  127. #define PCH_UART_HAL_PARITY_EVEN (PCH_UART_LCR_EP)
  128. #define PCH_UART_HAL_PARITY_FIX1 (PCH_UART_LCR_1P)
  129. #define PCH_UART_HAL_PARITY_FIX0 (PCH_UART_LCR_0P)
  130. #define PCH_UART_HAL_5BIT (PCH_UART_LCR_5BIT)
  131. #define PCH_UART_HAL_6BIT (PCH_UART_LCR_6BIT)
  132. #define PCH_UART_HAL_7BIT (PCH_UART_LCR_7BIT)
  133. #define PCH_UART_HAL_8BIT (PCH_UART_LCR_8BIT)
  134. #define PCH_UART_HAL_STB1 0
  135. #define PCH_UART_HAL_STB2 (PCH_UART_LCR_STB)
  136. #define PCH_UART_HAL_CLR_TX_FIFO (PCH_UART_FCR_TFR)
  137. #define PCH_UART_HAL_CLR_RX_FIFO (PCH_UART_FCR_RFR)
  138. #define PCH_UART_HAL_CLR_ALL_FIFO (PCH_UART_HAL_CLR_TX_FIFO | \
  139. PCH_UART_HAL_CLR_RX_FIFO)
  140. #define PCH_UART_HAL_DMA_MODE0 0
  141. #define PCH_UART_HAL_FIFO_DIS 0
  142. #define PCH_UART_HAL_FIFO16 (PCH_UART_FCR_FIFOE)
  143. #define PCH_UART_HAL_FIFO256 (PCH_UART_FCR_FIFOE | \
  144. PCH_UART_FCR_FIFO256)
  145. #define PCH_UART_HAL_FIFO64 (PCH_UART_HAL_FIFO256)
  146. #define PCH_UART_HAL_TRIGGER1 (PCH_UART_FCR_RFTL1)
  147. #define PCH_UART_HAL_TRIGGER64 (PCH_UART_FCR_RFTL64)
  148. #define PCH_UART_HAL_TRIGGER128 (PCH_UART_FCR_RFTL128)
  149. #define PCH_UART_HAL_TRIGGER224 (PCH_UART_FCR_RFTL224)
  150. #define PCH_UART_HAL_TRIGGER16 (PCH_UART_FCR_RFTL16)
  151. #define PCH_UART_HAL_TRIGGER32 (PCH_UART_FCR_RFTL32)
  152. #define PCH_UART_HAL_TRIGGER56 (PCH_UART_FCR_RFTL56)
  153. #define PCH_UART_HAL_TRIGGER4 (PCH_UART_FCR_RFTL4)
  154. #define PCH_UART_HAL_TRIGGER8 (PCH_UART_FCR_RFTL8)
  155. #define PCH_UART_HAL_TRIGGER14 (PCH_UART_FCR_RFTL14)
  156. #define PCH_UART_HAL_TRIGGER_L (PCH_UART_FCR_RFTL64)
  157. #define PCH_UART_HAL_TRIGGER_M (PCH_UART_FCR_RFTL128)
  158. #define PCH_UART_HAL_TRIGGER_H (PCH_UART_FCR_RFTL224)
  159. #define PCH_UART_HAL_RX_INT (PCH_UART_IER_ERBFI)
  160. #define PCH_UART_HAL_TX_INT (PCH_UART_IER_ETBEI)
  161. #define PCH_UART_HAL_RX_ERR_INT (PCH_UART_IER_ELSI)
  162. #define PCH_UART_HAL_MS_INT (PCH_UART_IER_EDSSI)
  163. #define PCH_UART_HAL_ALL_INT (PCH_UART_IER_MASK)
  164. #define PCH_UART_HAL_DTR (PCH_UART_MCR_DTR)
  165. #define PCH_UART_HAL_RTS (PCH_UART_MCR_RTS)
  166. #define PCH_UART_HAL_OUT (PCH_UART_MCR_OUT)
  167. #define PCH_UART_HAL_LOOP (PCH_UART_MCR_LOOP)
  168. #define PCH_UART_HAL_AFE (PCH_UART_MCR_AFE)
  169. struct pch_uart_buffer {
  170. unsigned char *buf;
  171. int size;
  172. };
  173. struct eg20t_port {
  174. struct uart_port port;
  175. int port_type;
  176. void __iomem *membase;
  177. resource_size_t mapbase;
  178. unsigned int iobase;
  179. struct pci_dev *pdev;
  180. int fifo_size;
  181. int base_baud;
  182. int start_tx;
  183. int start_rx;
  184. int tx_empty;
  185. int int_dis_flag;
  186. int trigger;
  187. int trigger_level;
  188. struct pch_uart_buffer rxbuf;
  189. unsigned int dmsr;
  190. unsigned int fcr;
  191. unsigned int use_dma;
  192. unsigned int use_dma_flag;
  193. struct dma_async_tx_descriptor *desc_tx;
  194. struct dma_async_tx_descriptor *desc_rx;
  195. struct pch_dma_slave param_tx;
  196. struct pch_dma_slave param_rx;
  197. struct dma_chan *chan_tx;
  198. struct dma_chan *chan_rx;
  199. struct scatterlist sg_tx;
  200. struct scatterlist sg_rx;
  201. int tx_dma_use;
  202. void *rx_buf_virt;
  203. dma_addr_t rx_buf_dma;
  204. };
  205. static unsigned int default_baud = 9600;
  206. static const int trigger_level_256[4] = { 1, 64, 128, 224 };
  207. static const int trigger_level_64[4] = { 1, 16, 32, 56 };
  208. static const int trigger_level_16[4] = { 1, 4, 8, 14 };
  209. static const int trigger_level_1[4] = { 1, 1, 1, 1 };
  210. static void pch_uart_hal_request(struct pci_dev *pdev, int fifosize,
  211. int base_baud)
  212. {
  213. struct eg20t_port *priv = pci_get_drvdata(pdev);
  214. priv->trigger_level = 1;
  215. priv->fcr = 0;
  216. }
  217. static unsigned int get_msr(struct eg20t_port *priv, void __iomem *base)
  218. {
  219. unsigned int msr = ioread8(base + UART_MSR);
  220. priv->dmsr |= msr & PCH_UART_MSR_DELTA;
  221. return msr;
  222. }
  223. static void pch_uart_hal_enable_interrupt(struct eg20t_port *priv,
  224. unsigned int flag)
  225. {
  226. u8 ier = ioread8(priv->membase + UART_IER);
  227. ier |= flag & PCH_UART_IER_MASK;
  228. iowrite8(ier, priv->membase + UART_IER);
  229. }
  230. static void pch_uart_hal_disable_interrupt(struct eg20t_port *priv,
  231. unsigned int flag)
  232. {
  233. u8 ier = ioread8(priv->membase + UART_IER);
  234. ier &= ~(flag & PCH_UART_IER_MASK);
  235. iowrite8(ier, priv->membase + UART_IER);
  236. }
  237. static int pch_uart_hal_set_line(struct eg20t_port *priv, int baud,
  238. unsigned int parity, unsigned int bits,
  239. unsigned int stb)
  240. {
  241. unsigned int dll, dlm, lcr;
  242. int div;
  243. div = DIV_ROUND(priv->base_baud / 16, baud);
  244. if (div < 0 || USHRT_MAX <= div) {
  245. pr_err("Invalid Baud(div=0x%x)\n", div);
  246. return -EINVAL;
  247. }
  248. dll = (unsigned int)div & 0x00FFU;
  249. dlm = ((unsigned int)div >> 8) & 0x00FFU;
  250. if (parity & ~(PCH_UART_LCR_PEN | PCH_UART_LCR_EPS | PCH_UART_LCR_SP)) {
  251. pr_err("Invalid parity(0x%x)\n", parity);
  252. return -EINVAL;
  253. }
  254. if (bits & ~PCH_UART_LCR_WLS) {
  255. pr_err("Invalid bits(0x%x)\n", bits);
  256. return -EINVAL;
  257. }
  258. if (stb & ~PCH_UART_LCR_STB) {
  259. pr_err("Invalid STB(0x%x)\n", stb);
  260. return -EINVAL;
  261. }
  262. lcr = parity;
  263. lcr |= bits;
  264. lcr |= stb;
  265. pr_debug("%s:baud = %d, div = %04x, lcr = %02x (%lu)\n",
  266. __func__, baud, div, lcr, jiffies);
  267. iowrite8(PCH_UART_LCR_DLAB, priv->membase + UART_LCR);
  268. iowrite8(dll, priv->membase + PCH_UART_DLL);
  269. iowrite8(dlm, priv->membase + PCH_UART_DLM);
  270. iowrite8(lcr, priv->membase + UART_LCR);
  271. return 0;
  272. }
  273. static int pch_uart_hal_fifo_reset(struct eg20t_port *priv,
  274. unsigned int flag)
  275. {
  276. if (flag & ~(PCH_UART_FCR_TFR | PCH_UART_FCR_RFR)) {
  277. pr_err("%s:Invalid flag(0x%x)\n", __func__, flag);
  278. return -EINVAL;
  279. }
  280. iowrite8(PCH_UART_FCR_FIFOE | priv->fcr, priv->membase + UART_FCR);
  281. iowrite8(PCH_UART_FCR_FIFOE | priv->fcr | flag,
  282. priv->membase + UART_FCR);
  283. iowrite8(priv->fcr, priv->membase + UART_FCR);
  284. return 0;
  285. }
  286. static int pch_uart_hal_set_fifo(struct eg20t_port *priv,
  287. unsigned int dmamode,
  288. unsigned int fifo_size, unsigned int trigger)
  289. {
  290. u8 fcr;
  291. if (dmamode & ~PCH_UART_FCR_DMS) {
  292. pr_err("%s:Invalid DMA Mode(0x%x)\n", __func__, dmamode);
  293. return -EINVAL;
  294. }
  295. if (fifo_size & ~(PCH_UART_FCR_FIFOE | PCH_UART_FCR_FIFO256)) {
  296. pr_err("%s:Invalid FIFO SIZE(0x%x)\n", __func__, fifo_size);
  297. return -EINVAL;
  298. }
  299. if (trigger & ~PCH_UART_FCR_RFTL) {
  300. pr_err("%s:Invalid TRIGGER(0x%x)\n", __func__, trigger);
  301. return -EINVAL;
  302. }
  303. switch (priv->fifo_size) {
  304. case 256:
  305. priv->trigger_level =
  306. trigger_level_256[trigger >> PCH_UART_FCR_RFTL_SHIFT];
  307. break;
  308. case 64:
  309. priv->trigger_level =
  310. trigger_level_64[trigger >> PCH_UART_FCR_RFTL_SHIFT];
  311. break;
  312. case 16:
  313. priv->trigger_level =
  314. trigger_level_16[trigger >> PCH_UART_FCR_RFTL_SHIFT];
  315. break;
  316. default:
  317. priv->trigger_level =
  318. trigger_level_1[trigger >> PCH_UART_FCR_RFTL_SHIFT];
  319. break;
  320. }
  321. fcr =
  322. dmamode | fifo_size | trigger | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR;
  323. iowrite8(PCH_UART_FCR_FIFOE, priv->membase + UART_FCR);
  324. iowrite8(PCH_UART_FCR_FIFOE | PCH_UART_FCR_RFR | PCH_UART_FCR_TFR,
  325. priv->membase + UART_FCR);
  326. iowrite8(fcr, priv->membase + UART_FCR);
  327. priv->fcr = fcr;
  328. return 0;
  329. }
  330. static u8 pch_uart_hal_get_modem(struct eg20t_port *priv)
  331. {
  332. priv->dmsr = 0;
  333. return get_msr(priv, priv->membase);
  334. }
  335. static int pch_uart_hal_write(struct eg20t_port *priv,
  336. const unsigned char *buf, int tx_size)
  337. {
  338. int i;
  339. unsigned int thr;
  340. for (i = 0; i < tx_size;) {
  341. thr = buf[i++];
  342. iowrite8(thr, priv->membase + PCH_UART_THR);
  343. }
  344. return i;
  345. }
  346. static int pch_uart_hal_read(struct eg20t_port *priv, unsigned char *buf,
  347. int rx_size)
  348. {
  349. int i;
  350. u8 rbr, lsr;
  351. lsr = ioread8(priv->membase + UART_LSR);
  352. for (i = 0, lsr = ioread8(priv->membase + UART_LSR);
  353. i < rx_size && lsr & UART_LSR_DR;
  354. lsr = ioread8(priv->membase + UART_LSR)) {
  355. rbr = ioread8(priv->membase + PCH_UART_RBR);
  356. buf[i++] = rbr;
  357. }
  358. return i;
  359. }
  360. static unsigned int pch_uart_hal_get_iid(struct eg20t_port *priv)
  361. {
  362. unsigned int iir;
  363. int ret;
  364. iir = ioread8(priv->membase + UART_IIR);
  365. ret = (iir & (PCH_UART_IIR_IID | PCH_UART_IIR_TOI | PCH_UART_IIR_IP));
  366. return ret;
  367. }
  368. static u8 pch_uart_hal_get_line_status(struct eg20t_port *priv)
  369. {
  370. return ioread8(priv->membase + UART_LSR);
  371. }
  372. static void pch_uart_hal_set_break(struct eg20t_port *priv, int on)
  373. {
  374. unsigned int lcr;
  375. lcr = ioread8(priv->membase + UART_LCR);
  376. if (on)
  377. lcr |= PCH_UART_LCR_SB;
  378. else
  379. lcr &= ~PCH_UART_LCR_SB;
  380. iowrite8(lcr, priv->membase + UART_LCR);
  381. }
  382. static int push_rx(struct eg20t_port *priv, const unsigned char *buf,
  383. int size)
  384. {
  385. struct uart_port *port;
  386. struct tty_struct *tty;
  387. port = &priv->port;
  388. tty = tty_port_tty_get(&port->state->port);
  389. if (!tty) {
  390. pr_debug("%s:tty is busy now", __func__);
  391. return -EBUSY;
  392. }
  393. tty_insert_flip_string(tty, buf, size);
  394. tty_flip_buffer_push(tty);
  395. tty_kref_put(tty);
  396. return 0;
  397. }
  398. static int pop_tx_x(struct eg20t_port *priv, unsigned char *buf)
  399. {
  400. int ret;
  401. struct uart_port *port = &priv->port;
  402. if (port->x_char) {
  403. pr_debug("%s:X character send %02x (%lu)\n", __func__,
  404. port->x_char, jiffies);
  405. buf[0] = port->x_char;
  406. port->x_char = 0;
  407. ret = 1;
  408. } else {
  409. ret = 0;
  410. }
  411. return ret;
  412. }
  413. static int dma_push_rx(struct eg20t_port *priv, int size)
  414. {
  415. struct tty_struct *tty;
  416. int room;
  417. struct uart_port *port = &priv->port;
  418. port = &priv->port;
  419. tty = tty_port_tty_get(&port->state->port);
  420. if (!tty) {
  421. pr_debug("%s:tty is busy now", __func__);
  422. return 0;
  423. }
  424. room = tty_buffer_request_room(tty, size);
  425. if (room < size)
  426. dev_warn(port->dev, "Rx overrun: dropping %u bytes\n",
  427. size - room);
  428. if (!room)
  429. return room;
  430. tty_insert_flip_string(tty, sg_virt(&priv->sg_rx), size);
  431. port->icount.rx += room;
  432. tty_kref_put(tty);
  433. return room;
  434. }
  435. static void pch_free_dma(struct uart_port *port)
  436. {
  437. struct eg20t_port *priv;
  438. priv = container_of(port, struct eg20t_port, port);
  439. if (priv->chan_tx) {
  440. dma_release_channel(priv->chan_tx);
  441. priv->chan_tx = NULL;
  442. }
  443. if (priv->chan_rx) {
  444. dma_release_channel(priv->chan_rx);
  445. priv->chan_rx = NULL;
  446. }
  447. if (sg_dma_address(&priv->sg_rx))
  448. dma_free_coherent(port->dev, port->fifosize,
  449. sg_virt(&priv->sg_rx),
  450. sg_dma_address(&priv->sg_rx));
  451. return;
  452. }
  453. static bool filter(struct dma_chan *chan, void *slave)
  454. {
  455. struct pch_dma_slave *param = slave;
  456. if ((chan->chan_id == param->chan_id) && (param->dma_dev ==
  457. chan->device->dev)) {
  458. chan->private = param;
  459. return true;
  460. } else {
  461. return false;
  462. }
  463. }
  464. static void pch_request_dma(struct uart_port *port)
  465. {
  466. dma_cap_mask_t mask;
  467. struct dma_chan *chan;
  468. struct pci_dev *dma_dev;
  469. struct pch_dma_slave *param;
  470. struct eg20t_port *priv =
  471. container_of(port, struct eg20t_port, port);
  472. dma_cap_zero(mask);
  473. dma_cap_set(DMA_SLAVE, mask);
  474. dma_dev = pci_get_bus_and_slot(2, PCI_DEVFN(0xa, 0)); /* Get DMA's dev
  475. information */
  476. /* Set Tx DMA */
  477. param = &priv->param_tx;
  478. param->dma_dev = &dma_dev->dev;
  479. param->chan_id = priv->port.line;
  480. param->tx_reg = port->mapbase + UART_TX;
  481. chan = dma_request_channel(mask, filter, param);
  482. if (!chan) {
  483. pr_err("%s:dma_request_channel FAILS(Tx)\n", __func__);
  484. return;
  485. }
  486. priv->chan_tx = chan;
  487. /* Set Rx DMA */
  488. param = &priv->param_rx;
  489. param->dma_dev = &dma_dev->dev;
  490. param->chan_id = priv->port.line + 1; /* Rx = Tx + 1 */
  491. param->rx_reg = port->mapbase + UART_RX;
  492. chan = dma_request_channel(mask, filter, param);
  493. if (!chan) {
  494. pr_err("%s:dma_request_channel FAILS(Rx)\n", __func__);
  495. dma_release_channel(priv->chan_tx);
  496. return;
  497. }
  498. /* Get Consistent memory for DMA */
  499. priv->rx_buf_virt = dma_alloc_coherent(port->dev, port->fifosize,
  500. &priv->rx_buf_dma, GFP_KERNEL);
  501. priv->chan_rx = chan;
  502. }
  503. static void pch_dma_rx_complete(void *arg)
  504. {
  505. struct eg20t_port *priv = arg;
  506. struct uart_port *port = &priv->port;
  507. struct tty_struct *tty = tty_port_tty_get(&port->state->port);
  508. if (!tty) {
  509. pr_debug("%s:tty is busy now", __func__);
  510. return;
  511. }
  512. if (dma_push_rx(priv, priv->trigger_level))
  513. tty_flip_buffer_push(tty);
  514. tty_kref_put(tty);
  515. }
  516. static void pch_dma_tx_complete(void *arg)
  517. {
  518. struct eg20t_port *priv = arg;
  519. struct uart_port *port = &priv->port;
  520. struct circ_buf *xmit = &port->state->xmit;
  521. xmit->tail += sg_dma_len(&priv->sg_tx);
  522. xmit->tail &= UART_XMIT_SIZE - 1;
  523. port->icount.tx += sg_dma_len(&priv->sg_tx);
  524. async_tx_ack(priv->desc_tx);
  525. priv->tx_dma_use = 0;
  526. }
  527. static int pop_tx(struct eg20t_port *priv, unsigned char *buf, int size)
  528. {
  529. int count = 0;
  530. struct uart_port *port = &priv->port;
  531. struct circ_buf *xmit = &port->state->xmit;
  532. if (uart_tx_stopped(port) || uart_circ_empty(xmit) || count >= size)
  533. goto pop_tx_end;
  534. do {
  535. int cnt_to_end =
  536. CIRC_CNT_TO_END(xmit->head, xmit->tail, UART_XMIT_SIZE);
  537. int sz = min(size - count, cnt_to_end);
  538. memcpy(&buf[count], &xmit->buf[xmit->tail], sz);
  539. xmit->tail = (xmit->tail + sz) & (UART_XMIT_SIZE - 1);
  540. count += sz;
  541. } while (!uart_circ_empty(xmit) && count < size);
  542. pop_tx_end:
  543. pr_debug("%d characters. Remained %d characters. (%lu)\n",
  544. count, size - count, jiffies);
  545. return count;
  546. }
  547. static int handle_rx_to(struct eg20t_port *priv)
  548. {
  549. struct pch_uart_buffer *buf;
  550. int rx_size;
  551. int ret;
  552. if (!priv->start_rx) {
  553. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT);
  554. return 0;
  555. }
  556. buf = &priv->rxbuf;
  557. do {
  558. rx_size = pch_uart_hal_read(priv, buf->buf, buf->size);
  559. ret = push_rx(priv, buf->buf, rx_size);
  560. if (ret)
  561. return 0;
  562. } while (rx_size == buf->size);
  563. return PCH_UART_HANDLED_RX_INT;
  564. }
  565. static int handle_rx(struct eg20t_port *priv)
  566. {
  567. return handle_rx_to(priv);
  568. }
  569. static int dma_handle_rx(struct eg20t_port *priv)
  570. {
  571. struct uart_port *port = &priv->port;
  572. struct dma_async_tx_descriptor *desc;
  573. struct scatterlist *sg;
  574. priv = container_of(port, struct eg20t_port, port);
  575. sg = &priv->sg_rx;
  576. sg_init_table(&priv->sg_rx, 1); /* Initialize SG table */
  577. sg_dma_len(sg) = priv->fifo_size;
  578. sg_set_page(&priv->sg_rx, virt_to_page(priv->rx_buf_virt),
  579. sg_dma_len(sg), (unsigned long)priv->rx_buf_virt &
  580. ~PAGE_MASK);
  581. sg_dma_address(sg) = priv->rx_buf_dma;
  582. desc = priv->chan_rx->device->device_prep_slave_sg(priv->chan_rx,
  583. sg, 1, DMA_FROM_DEVICE,
  584. DMA_PREP_INTERRUPT);
  585. if (!desc)
  586. return 0;
  587. priv->desc_rx = desc;
  588. desc->callback = pch_dma_rx_complete;
  589. desc->callback_param = priv;
  590. desc->tx_submit(desc);
  591. dma_async_issue_pending(priv->chan_rx);
  592. return PCH_UART_HANDLED_RX_INT;
  593. }
  594. static unsigned int handle_tx(struct eg20t_port *priv)
  595. {
  596. struct uart_port *port = &priv->port;
  597. struct circ_buf *xmit = &port->state->xmit;
  598. int ret;
  599. int fifo_size;
  600. int tx_size;
  601. int size;
  602. int tx_empty;
  603. if (!priv->start_tx) {
  604. pr_info("%s:Tx isn't started. (%lu)\n", __func__, jiffies);
  605. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
  606. priv->tx_empty = 1;
  607. return 0;
  608. }
  609. fifo_size = max(priv->fifo_size, 1);
  610. tx_empty = 1;
  611. if (pop_tx_x(priv, xmit->buf)) {
  612. pch_uart_hal_write(priv, xmit->buf, 1);
  613. port->icount.tx++;
  614. tx_empty = 0;
  615. fifo_size--;
  616. }
  617. size = min(xmit->head - xmit->tail, fifo_size);
  618. tx_size = pop_tx(priv, xmit->buf, size);
  619. if (tx_size > 0) {
  620. ret = pch_uart_hal_write(priv, xmit->buf, tx_size);
  621. port->icount.tx += ret;
  622. tx_empty = 0;
  623. }
  624. priv->tx_empty = tx_empty;
  625. if (tx_empty)
  626. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
  627. return PCH_UART_HANDLED_TX_INT;
  628. }
  629. static unsigned int dma_handle_tx(struct eg20t_port *priv)
  630. {
  631. struct uart_port *port = &priv->port;
  632. struct circ_buf *xmit = &port->state->xmit;
  633. struct scatterlist *sg = &priv->sg_tx;
  634. int nent;
  635. int fifo_size;
  636. int tx_empty;
  637. struct dma_async_tx_descriptor *desc;
  638. if (!priv->start_tx) {
  639. pr_info("%s:Tx isn't started. (%lu)\n", __func__, jiffies);
  640. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
  641. priv->tx_empty = 1;
  642. return 0;
  643. }
  644. fifo_size = max(priv->fifo_size, 1);
  645. tx_empty = 1;
  646. if (pop_tx_x(priv, xmit->buf)) {
  647. pch_uart_hal_write(priv, xmit->buf, 1);
  648. port->icount.tx++;
  649. tx_empty = 0;
  650. fifo_size--;
  651. }
  652. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_TX_INT);
  653. priv->tx_dma_use = 1;
  654. sg_init_table(&priv->sg_tx, 1); /* Initialize SG table */
  655. sg_set_page(&priv->sg_tx, virt_to_page(xmit->buf),
  656. UART_XMIT_SIZE, (int)xmit->buf & ~PAGE_MASK);
  657. nent = dma_map_sg(port->dev, &priv->sg_tx, 1, DMA_TO_DEVICE);
  658. if (!nent) {
  659. pr_err("%s:dma_map_sg Failed\n", __func__);
  660. return 0;
  661. }
  662. sg->offset = xmit->tail & (UART_XMIT_SIZE - 1);
  663. sg_dma_address(sg) = (sg_dma_address(sg) & ~(UART_XMIT_SIZE - 1)) +
  664. sg->offset;
  665. sg_dma_len(sg) = min((int)CIRC_CNT(xmit->head, xmit->tail,
  666. UART_XMIT_SIZE), CIRC_CNT_TO_END(xmit->head,
  667. xmit->tail, UART_XMIT_SIZE));
  668. desc = priv->chan_tx->device->device_prep_slave_sg(priv->chan_tx,
  669. sg, nent, DMA_TO_DEVICE, DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  670. if (!desc) {
  671. pr_err("%s:device_prep_slave_sg Failed\n", __func__);
  672. return 0;
  673. }
  674. dma_sync_sg_for_device(port->dev, sg, 1, DMA_TO_DEVICE);
  675. priv->desc_tx = desc;
  676. desc->callback = pch_dma_tx_complete;
  677. desc->callback_param = priv;
  678. desc->tx_submit(desc);
  679. dma_async_issue_pending(priv->chan_tx);
  680. return PCH_UART_HANDLED_TX_INT;
  681. }
  682. static void pch_uart_err_ir(struct eg20t_port *priv, unsigned int lsr)
  683. {
  684. u8 fcr = ioread8(priv->membase + UART_FCR);
  685. /* Reset FIFO */
  686. fcr |= UART_FCR_CLEAR_RCVR;
  687. iowrite8(fcr, priv->membase + UART_FCR);
  688. if (lsr & PCH_UART_LSR_ERR)
  689. dev_err(&priv->pdev->dev, "Error data in FIFO\n");
  690. if (lsr & UART_LSR_FE)
  691. dev_err(&priv->pdev->dev, "Framing Error\n");
  692. if (lsr & UART_LSR_PE)
  693. dev_err(&priv->pdev->dev, "Parity Error\n");
  694. if (lsr & UART_LSR_OE)
  695. dev_err(&priv->pdev->dev, "Overrun Error\n");
  696. }
  697. static irqreturn_t pch_uart_interrupt(int irq, void *dev_id)
  698. {
  699. struct eg20t_port *priv = dev_id;
  700. unsigned int handled;
  701. u8 lsr;
  702. int ret = 0;
  703. unsigned int iid;
  704. unsigned long flags;
  705. spin_lock_irqsave(&priv->port.lock, flags);
  706. handled = 0;
  707. while ((iid = pch_uart_hal_get_iid(priv)) > 1) {
  708. switch (iid) {
  709. case PCH_UART_IID_RLS: /* Receiver Line Status */
  710. lsr = pch_uart_hal_get_line_status(priv);
  711. if (lsr & (PCH_UART_LSR_ERR | UART_LSR_FE |
  712. UART_LSR_PE | UART_LSR_OE)) {
  713. pch_uart_err_ir(priv, lsr);
  714. ret = PCH_UART_HANDLED_RX_ERR_INT;
  715. }
  716. break;
  717. case PCH_UART_IID_RDR: /* Received Data Ready */
  718. if (priv->use_dma)
  719. ret = dma_handle_rx(priv);
  720. else
  721. ret = handle_rx(priv);
  722. break;
  723. case PCH_UART_IID_RDR_TO: /* Received Data Ready
  724. (FIFO Timeout) */
  725. ret = handle_rx_to(priv);
  726. break;
  727. case PCH_UART_IID_THRE: /* Transmitter Holding Register
  728. Empty */
  729. if (priv->use_dma)
  730. ret = dma_handle_tx(priv);
  731. else
  732. ret = handle_tx(priv);
  733. break;
  734. case PCH_UART_IID_MS: /* Modem Status */
  735. ret = PCH_UART_HANDLED_MS_INT;
  736. break;
  737. default: /* Never junp to this label */
  738. pr_err("%s:iid=%d (%lu)\n", __func__, iid, jiffies);
  739. ret = -1;
  740. break;
  741. }
  742. handled |= (unsigned int)ret;
  743. }
  744. if (handled == 0 && iid <= 1) {
  745. if (priv->int_dis_flag)
  746. priv->int_dis_flag = 0;
  747. }
  748. spin_unlock_irqrestore(&priv->port.lock, flags);
  749. return IRQ_RETVAL(handled);
  750. }
  751. /* This function tests whether the transmitter fifo and shifter for the port
  752. described by 'port' is empty. */
  753. static unsigned int pch_uart_tx_empty(struct uart_port *port)
  754. {
  755. struct eg20t_port *priv;
  756. int ret;
  757. priv = container_of(port, struct eg20t_port, port);
  758. if (priv->tx_empty)
  759. ret = TIOCSER_TEMT;
  760. else
  761. ret = 0;
  762. return ret;
  763. }
  764. /* Returns the current state of modem control inputs. */
  765. static unsigned int pch_uart_get_mctrl(struct uart_port *port)
  766. {
  767. struct eg20t_port *priv;
  768. u8 modem;
  769. unsigned int ret = 0;
  770. priv = container_of(port, struct eg20t_port, port);
  771. modem = pch_uart_hal_get_modem(priv);
  772. if (modem & UART_MSR_DCD)
  773. ret |= TIOCM_CAR;
  774. if (modem & UART_MSR_RI)
  775. ret |= TIOCM_RNG;
  776. if (modem & UART_MSR_DSR)
  777. ret |= TIOCM_DSR;
  778. if (modem & UART_MSR_CTS)
  779. ret |= TIOCM_CTS;
  780. return ret;
  781. }
  782. static void pch_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
  783. {
  784. u32 mcr = 0;
  785. unsigned int dat;
  786. struct eg20t_port *priv = container_of(port, struct eg20t_port, port);
  787. if (mctrl & TIOCM_DTR)
  788. mcr |= UART_MCR_DTR;
  789. if (mctrl & TIOCM_RTS)
  790. mcr |= UART_MCR_RTS;
  791. if (mctrl & TIOCM_LOOP)
  792. mcr |= UART_MCR_LOOP;
  793. if (mctrl) {
  794. dat = pch_uart_get_mctrl(port);
  795. dat |= mcr;
  796. iowrite8(dat, priv->membase + UART_MCR);
  797. }
  798. }
  799. static void pch_uart_stop_tx(struct uart_port *port)
  800. {
  801. struct eg20t_port *priv;
  802. priv = container_of(port, struct eg20t_port, port);
  803. priv->start_tx = 0;
  804. priv->tx_dma_use = 0;
  805. }
  806. static void pch_uart_start_tx(struct uart_port *port)
  807. {
  808. struct eg20t_port *priv;
  809. priv = container_of(port, struct eg20t_port, port);
  810. if (priv->use_dma)
  811. if (priv->tx_dma_use)
  812. return;
  813. priv->start_tx = 1;
  814. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_TX_INT);
  815. }
  816. static void pch_uart_stop_rx(struct uart_port *port)
  817. {
  818. struct eg20t_port *priv;
  819. priv = container_of(port, struct eg20t_port, port);
  820. priv->start_rx = 0;
  821. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_RX_INT);
  822. priv->int_dis_flag = 1;
  823. }
  824. /* Enable the modem status interrupts. */
  825. static void pch_uart_enable_ms(struct uart_port *port)
  826. {
  827. struct eg20t_port *priv;
  828. priv = container_of(port, struct eg20t_port, port);
  829. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_MS_INT);
  830. }
  831. /* Control the transmission of a break signal. */
  832. static void pch_uart_break_ctl(struct uart_port *port, int ctl)
  833. {
  834. struct eg20t_port *priv;
  835. unsigned long flags;
  836. priv = container_of(port, struct eg20t_port, port);
  837. spin_lock_irqsave(&port->lock, flags);
  838. pch_uart_hal_set_break(priv, ctl);
  839. spin_unlock_irqrestore(&port->lock, flags);
  840. }
  841. /* Grab any interrupt resources and initialise any low level driver state. */
  842. static int pch_uart_startup(struct uart_port *port)
  843. {
  844. struct eg20t_port *priv;
  845. int ret;
  846. int fifo_size;
  847. int trigger_level;
  848. priv = container_of(port, struct eg20t_port, port);
  849. priv->tx_empty = 1;
  850. port->uartclk = priv->base_baud;
  851. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
  852. ret = pch_uart_hal_set_line(priv, default_baud,
  853. PCH_UART_HAL_PARITY_NONE, PCH_UART_HAL_8BIT,
  854. PCH_UART_HAL_STB1);
  855. if (ret)
  856. return ret;
  857. switch (priv->fifo_size) {
  858. case 256:
  859. fifo_size = PCH_UART_HAL_FIFO256;
  860. break;
  861. case 64:
  862. fifo_size = PCH_UART_HAL_FIFO64;
  863. break;
  864. case 16:
  865. fifo_size = PCH_UART_HAL_FIFO16;
  866. case 1:
  867. default:
  868. fifo_size = PCH_UART_HAL_FIFO_DIS;
  869. break;
  870. }
  871. switch (priv->trigger) {
  872. case PCH_UART_HAL_TRIGGER1:
  873. trigger_level = 1;
  874. break;
  875. case PCH_UART_HAL_TRIGGER_L:
  876. trigger_level = priv->fifo_size / 4;
  877. break;
  878. case PCH_UART_HAL_TRIGGER_M:
  879. trigger_level = priv->fifo_size / 2;
  880. break;
  881. case PCH_UART_HAL_TRIGGER_H:
  882. default:
  883. trigger_level = priv->fifo_size - (priv->fifo_size / 8);
  884. break;
  885. }
  886. priv->trigger_level = trigger_level;
  887. ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
  888. fifo_size, priv->trigger);
  889. if (ret < 0)
  890. return ret;
  891. ret = request_irq(priv->port.irq, pch_uart_interrupt, IRQF_SHARED,
  892. KBUILD_MODNAME, priv);
  893. if (ret < 0)
  894. return ret;
  895. if (priv->use_dma)
  896. pch_request_dma(port);
  897. priv->start_rx = 1;
  898. pch_uart_hal_enable_interrupt(priv, PCH_UART_HAL_RX_INT);
  899. uart_update_timeout(port, CS8, default_baud);
  900. return 0;
  901. }
  902. static void pch_uart_shutdown(struct uart_port *port)
  903. {
  904. struct eg20t_port *priv;
  905. int ret;
  906. priv = container_of(port, struct eg20t_port, port);
  907. pch_uart_hal_disable_interrupt(priv, PCH_UART_HAL_ALL_INT);
  908. pch_uart_hal_fifo_reset(priv, PCH_UART_HAL_CLR_ALL_FIFO);
  909. ret = pch_uart_hal_set_fifo(priv, PCH_UART_HAL_DMA_MODE0,
  910. PCH_UART_HAL_FIFO_DIS, PCH_UART_HAL_TRIGGER1);
  911. if (ret)
  912. pr_err("pch_uart_hal_set_fifo Failed(ret=%d)\n", ret);
  913. if (priv->use_dma_flag)
  914. pch_free_dma(port);
  915. free_irq(priv->port.irq, priv);
  916. }
  917. /* Change the port parameters, including word length, parity, stop
  918. *bits. Update read_status_mask and ignore_status_mask to indicate
  919. *the types of events we are interested in receiving. */
  920. static void pch_uart_set_termios(struct uart_port *port,
  921. struct ktermios *termios, struct ktermios *old)
  922. {
  923. int baud;
  924. int rtn;
  925. unsigned int parity, bits, stb;
  926. struct eg20t_port *priv;
  927. unsigned long flags;
  928. priv = container_of(port, struct eg20t_port, port);
  929. switch (termios->c_cflag & CSIZE) {
  930. case CS5:
  931. bits = PCH_UART_HAL_5BIT;
  932. break;
  933. case CS6:
  934. bits = PCH_UART_HAL_6BIT;
  935. break;
  936. case CS7:
  937. bits = PCH_UART_HAL_7BIT;
  938. break;
  939. default: /* CS8 */
  940. bits = PCH_UART_HAL_8BIT;
  941. break;
  942. }
  943. if (termios->c_cflag & CSTOPB)
  944. stb = PCH_UART_HAL_STB2;
  945. else
  946. stb = PCH_UART_HAL_STB1;
  947. if (termios->c_cflag & PARENB) {
  948. if (!(termios->c_cflag & PARODD))
  949. parity = PCH_UART_HAL_PARITY_ODD;
  950. else
  951. parity = PCH_UART_HAL_PARITY_EVEN;
  952. } else {
  953. parity = PCH_UART_HAL_PARITY_NONE;
  954. }
  955. termios->c_cflag &= ~CMSPAR; /* Mark/Space parity is not supported */
  956. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk / 16);
  957. spin_lock_irqsave(&port->lock, flags);
  958. uart_update_timeout(port, termios->c_cflag, baud);
  959. rtn = pch_uart_hal_set_line(priv, baud, parity, bits, stb);
  960. if (rtn)
  961. goto out;
  962. /* Don't rewrite B0 */
  963. if (tty_termios_baud_rate(termios))
  964. tty_termios_encode_baud_rate(termios, baud, baud);
  965. out:
  966. spin_unlock_irqrestore(&port->lock, flags);
  967. }
  968. static const char *pch_uart_type(struct uart_port *port)
  969. {
  970. return KBUILD_MODNAME;
  971. }
  972. static void pch_uart_release_port(struct uart_port *port)
  973. {
  974. struct eg20t_port *priv;
  975. priv = container_of(port, struct eg20t_port, port);
  976. pci_iounmap(priv->pdev, priv->membase);
  977. pci_release_regions(priv->pdev);
  978. }
  979. static int pch_uart_request_port(struct uart_port *port)
  980. {
  981. struct eg20t_port *priv;
  982. int ret;
  983. void __iomem *membase;
  984. priv = container_of(port, struct eg20t_port, port);
  985. ret = pci_request_regions(priv->pdev, KBUILD_MODNAME);
  986. if (ret < 0)
  987. return -EBUSY;
  988. membase = pci_iomap(priv->pdev, 1, 0);
  989. if (!membase) {
  990. pci_release_regions(priv->pdev);
  991. return -EBUSY;
  992. }
  993. priv->membase = port->membase = membase;
  994. return 0;
  995. }
  996. static void pch_uart_config_port(struct uart_port *port, int type)
  997. {
  998. struct eg20t_port *priv;
  999. priv = container_of(port, struct eg20t_port, port);
  1000. if (type & UART_CONFIG_TYPE) {
  1001. port->type = priv->port_type;
  1002. pch_uart_request_port(port);
  1003. }
  1004. }
  1005. static int pch_uart_verify_port(struct uart_port *port,
  1006. struct serial_struct *serinfo)
  1007. {
  1008. struct eg20t_port *priv;
  1009. priv = container_of(port, struct eg20t_port, port);
  1010. if (serinfo->flags & UPF_LOW_LATENCY) {
  1011. pr_info("PCH UART : Use PIO Mode (without DMA)\n");
  1012. priv->use_dma = 0;
  1013. serinfo->flags &= ~UPF_LOW_LATENCY;
  1014. } else {
  1015. #ifndef CONFIG_PCH_DMA
  1016. pr_err("%s : PCH DMA is not Loaded.\n", __func__);
  1017. return -EOPNOTSUPP;
  1018. #endif
  1019. priv->use_dma = 1;
  1020. priv->use_dma_flag = 1;
  1021. pr_info("PCH UART : Use DMA Mode\n");
  1022. }
  1023. return 0;
  1024. }
  1025. static struct uart_ops pch_uart_ops = {
  1026. .tx_empty = pch_uart_tx_empty,
  1027. .set_mctrl = pch_uart_set_mctrl,
  1028. .get_mctrl = pch_uart_get_mctrl,
  1029. .stop_tx = pch_uart_stop_tx,
  1030. .start_tx = pch_uart_start_tx,
  1031. .stop_rx = pch_uart_stop_rx,
  1032. .enable_ms = pch_uart_enable_ms,
  1033. .break_ctl = pch_uart_break_ctl,
  1034. .startup = pch_uart_startup,
  1035. .shutdown = pch_uart_shutdown,
  1036. .set_termios = pch_uart_set_termios,
  1037. /* .pm = pch_uart_pm, Not supported yet */
  1038. /* .set_wake = pch_uart_set_wake, Not supported yet */
  1039. .type = pch_uart_type,
  1040. .release_port = pch_uart_release_port,
  1041. .request_port = pch_uart_request_port,
  1042. .config_port = pch_uart_config_port,
  1043. .verify_port = pch_uart_verify_port
  1044. };
  1045. static struct uart_driver pch_uart_driver = {
  1046. .owner = THIS_MODULE,
  1047. .driver_name = KBUILD_MODNAME,
  1048. .dev_name = PCH_UART_DRIVER_DEVICE,
  1049. .major = 0,
  1050. .minor = 0,
  1051. .nr = PCH_UART_NR,
  1052. };
  1053. static struct eg20t_port *pch_uart_init_port(struct pci_dev *pdev,
  1054. int port_type)
  1055. {
  1056. struct eg20t_port *priv;
  1057. int ret;
  1058. unsigned int iobase;
  1059. unsigned int mapbase;
  1060. unsigned char *rxbuf;
  1061. int fifosize, base_baud;
  1062. static int num;
  1063. priv = kzalloc(sizeof(struct eg20t_port), GFP_KERNEL);
  1064. if (priv == NULL)
  1065. goto init_port_alloc_err;
  1066. rxbuf = (unsigned char *)__get_free_page(GFP_KERNEL);
  1067. if (!rxbuf)
  1068. goto init_port_free_txbuf;
  1069. switch (port_type) {
  1070. case PORT_UNKNOWN:
  1071. fifosize = 256; /* UART0 */
  1072. base_baud = 1843200; /* 1.8432MHz */
  1073. break;
  1074. case PORT_8250:
  1075. fifosize = 64; /* UART1~3 */
  1076. base_baud = 1843200; /* 1.8432MHz */
  1077. break;
  1078. default:
  1079. dev_err(&pdev->dev, "Invalid Port Type(=%d)\n", port_type);
  1080. goto init_port_hal_free;
  1081. }
  1082. iobase = pci_resource_start(pdev, 0);
  1083. mapbase = pci_resource_start(pdev, 1);
  1084. priv->mapbase = mapbase;
  1085. priv->iobase = iobase;
  1086. priv->pdev = pdev;
  1087. priv->tx_empty = 1;
  1088. priv->rxbuf.buf = rxbuf;
  1089. priv->rxbuf.size = PAGE_SIZE;
  1090. priv->fifo_size = fifosize;
  1091. priv->base_baud = base_baud;
  1092. priv->port_type = PORT_MAX_8250 + port_type + 1;
  1093. priv->port.dev = &pdev->dev;
  1094. priv->port.iobase = iobase;
  1095. priv->port.membase = NULL;
  1096. priv->port.mapbase = mapbase;
  1097. priv->port.irq = pdev->irq;
  1098. priv->port.iotype = UPIO_PORT;
  1099. priv->port.ops = &pch_uart_ops;
  1100. priv->port.flags = UPF_BOOT_AUTOCONF;
  1101. priv->port.fifosize = fifosize;
  1102. priv->port.line = num++;
  1103. priv->trigger = PCH_UART_HAL_TRIGGER_M;
  1104. pci_set_drvdata(pdev, priv);
  1105. pch_uart_hal_request(pdev, fifosize, base_baud);
  1106. ret = uart_add_one_port(&pch_uart_driver, &priv->port);
  1107. if (ret < 0)
  1108. goto init_port_hal_free;
  1109. return priv;
  1110. init_port_hal_free:
  1111. free_page((unsigned long)rxbuf);
  1112. init_port_free_txbuf:
  1113. kfree(priv);
  1114. init_port_alloc_err:
  1115. return NULL;
  1116. }
  1117. static void pch_uart_exit_port(struct eg20t_port *priv)
  1118. {
  1119. uart_remove_one_port(&pch_uart_driver, &priv->port);
  1120. pci_set_drvdata(priv->pdev, NULL);
  1121. free_page((unsigned long)priv->rxbuf.buf);
  1122. }
  1123. static void pch_uart_pci_remove(struct pci_dev *pdev)
  1124. {
  1125. struct eg20t_port *priv;
  1126. priv = (struct eg20t_port *)pci_get_drvdata(pdev);
  1127. pch_uart_exit_port(priv);
  1128. pci_disable_device(pdev);
  1129. kfree(priv);
  1130. return;
  1131. }
  1132. #ifdef CONFIG_PM
  1133. static int pch_uart_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1134. {
  1135. struct eg20t_port *priv = pci_get_drvdata(pdev);
  1136. uart_suspend_port(&pch_uart_driver, &priv->port);
  1137. pci_save_state(pdev);
  1138. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  1139. return 0;
  1140. }
  1141. static int pch_uart_pci_resume(struct pci_dev *pdev)
  1142. {
  1143. struct eg20t_port *priv = pci_get_drvdata(pdev);
  1144. int ret;
  1145. pci_set_power_state(pdev, PCI_D0);
  1146. pci_restore_state(pdev);
  1147. ret = pci_enable_device(pdev);
  1148. if (ret) {
  1149. dev_err(&pdev->dev,
  1150. "%s-pci_enable_device failed(ret=%d) ", __func__, ret);
  1151. return ret;
  1152. }
  1153. uart_resume_port(&pch_uart_driver, &priv->port);
  1154. return 0;
  1155. }
  1156. #else
  1157. #define pch_uart_pci_suspend NULL
  1158. #define pch_uart_pci_resume NULL
  1159. #endif
  1160. static DEFINE_PCI_DEVICE_TABLE(pch_uart_pci_id) = {
  1161. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8811),
  1162. .driver_data = PCH_UART_8LINE},
  1163. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8812),
  1164. .driver_data = PCH_UART_2LINE},
  1165. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8813),
  1166. .driver_data = PCH_UART_2LINE},
  1167. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, 0x8814),
  1168. .driver_data = PCH_UART_2LINE},
  1169. {0,},
  1170. };
  1171. static int __devinit pch_uart_pci_probe(struct pci_dev *pdev,
  1172. const struct pci_device_id *id)
  1173. {
  1174. int ret;
  1175. struct eg20t_port *priv;
  1176. ret = pci_enable_device(pdev);
  1177. if (ret < 0)
  1178. goto probe_error;
  1179. priv = pch_uart_init_port(pdev, id->driver_data);
  1180. if (!priv) {
  1181. ret = -EBUSY;
  1182. goto probe_disable_device;
  1183. }
  1184. pci_set_drvdata(pdev, priv);
  1185. return ret;
  1186. probe_disable_device:
  1187. pci_disable_device(pdev);
  1188. probe_error:
  1189. return ret;
  1190. }
  1191. static struct pci_driver pch_uart_pci_driver = {
  1192. .name = "pch_uart",
  1193. .id_table = pch_uart_pci_id,
  1194. .probe = pch_uart_pci_probe,
  1195. .remove = __devexit_p(pch_uart_pci_remove),
  1196. .suspend = pch_uart_pci_suspend,
  1197. .resume = pch_uart_pci_resume,
  1198. };
  1199. static int __init pch_uart_module_init(void)
  1200. {
  1201. int ret;
  1202. /* register as UART driver */
  1203. ret = uart_register_driver(&pch_uart_driver);
  1204. if (ret < 0)
  1205. return ret;
  1206. /* register as PCI driver */
  1207. ret = pci_register_driver(&pch_uart_pci_driver);
  1208. if (ret < 0)
  1209. uart_unregister_driver(&pch_uart_driver);
  1210. return ret;
  1211. }
  1212. module_init(pch_uart_module_init);
  1213. static void __exit pch_uart_module_exit(void)
  1214. {
  1215. pci_unregister_driver(&pch_uart_pci_driver);
  1216. uart_unregister_driver(&pch_uart_driver);
  1217. }
  1218. module_exit(pch_uart_module_exit);
  1219. MODULE_LICENSE("GPL v2");
  1220. MODULE_DESCRIPTION("Intel EG20T PCH UART PCI Driver");
  1221. module_param(default_baud, uint, S_IRUGO);