clock.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258
  1. /* linux/arch/arm/plat-s3c64xx/clock.c
  2. *
  3. * Copyright 2008 Openmoko, Inc.
  4. * Copyright 2008 Simtec Electronics
  5. * Ben Dooks <ben@simtec.co.uk>
  6. * http://armlinux.simtec.co.uk/
  7. *
  8. * S3C64XX Base clock support
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License version 2 as
  12. * published by the Free Software Foundation.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/module.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/ioport.h>
  18. #include <linux/delay.h>
  19. #include <linux/io.h>
  20. #include <mach/hardware.h>
  21. #include <mach/map.h>
  22. #include <plat/regs-clock.h>
  23. #include <plat/cpu.h>
  24. #include <plat/devs.h>
  25. #include <plat/clock.h>
  26. struct clk clk_27m = {
  27. .name = "clk_27m",
  28. .id = -1,
  29. .rate = 27000000,
  30. };
  31. struct clk clk_48m = {
  32. .name = "clk_48m",
  33. .id = -1,
  34. .rate = 48000000,
  35. };
  36. static int inline s3c64xx_gate(void __iomem *reg,
  37. struct clk *clk,
  38. int enable)
  39. {
  40. unsigned int ctrlbit = clk->ctrlbit;
  41. u32 con;
  42. con = __raw_readl(reg);
  43. if (enable)
  44. con |= ctrlbit;
  45. else
  46. con &= ~ctrlbit;
  47. __raw_writel(con, reg);
  48. return 0;
  49. }
  50. static int s3c64xx_pclk_ctrl(struct clk *clk, int enable)
  51. {
  52. return s3c64xx_gate(S3C_PCLK_GATE, clk, enable);
  53. }
  54. static int s3c64xx_hclk_ctrl(struct clk *clk, int enable)
  55. {
  56. return s3c64xx_gate(S3C_HCLK_GATE, clk, enable);
  57. }
  58. int s3c64xx_sclk_ctrl(struct clk *clk, int enable)
  59. {
  60. return s3c64xx_gate(S3C_SCLK_GATE, clk, enable);
  61. }
  62. static struct clk init_clocks_disable[] = {
  63. {
  64. .name = "nand",
  65. .id = -1,
  66. .parent = &clk_h,
  67. }, {
  68. .name = "adc",
  69. .id = -1,
  70. .parent = &clk_p,
  71. .enable = s3c64xx_pclk_ctrl,
  72. .ctrlbit = S3C_CLKCON_PCLK_TSADC,
  73. }, {
  74. .name = "i2c",
  75. .id = -1,
  76. .parent = &clk_p,
  77. .enable = s3c64xx_pclk_ctrl,
  78. .ctrlbit = S3C_CLKCON_PCLK_IIC,
  79. }, {
  80. .name = "iis",
  81. .id = 0,
  82. .parent = &clk_p,
  83. .enable = s3c64xx_pclk_ctrl,
  84. .ctrlbit = S3C_CLKCON_PCLK_IIS0,
  85. }, {
  86. .name = "iis",
  87. .id = 1,
  88. .parent = &clk_p,
  89. .enable = s3c64xx_pclk_ctrl,
  90. .ctrlbit = S3C_CLKCON_PCLK_IIS1,
  91. }, {
  92. .name = "spi",
  93. .id = 0,
  94. .parent = &clk_p,
  95. .enable = s3c64xx_pclk_ctrl,
  96. .ctrlbit = S3C_CLKCON_PCLK_SPI0,
  97. }, {
  98. .name = "spi",
  99. .id = 1,
  100. .parent = &clk_p,
  101. .enable = s3c64xx_pclk_ctrl,
  102. .ctrlbit = S3C_CLKCON_PCLK_SPI1,
  103. }, {
  104. .name = "48m",
  105. .id = 0,
  106. .parent = &clk_48m,
  107. .enable = s3c64xx_sclk_ctrl,
  108. .ctrlbit = S3C_CLKCON_SCLK_MMC0_48,
  109. }, {
  110. .name = "48m",
  111. .id = 1,
  112. .parent = &clk_48m,
  113. .enable = s3c64xx_sclk_ctrl,
  114. .ctrlbit = S3C_CLKCON_SCLK_MMC1_48,
  115. }, {
  116. .name = "48m",
  117. .id = 2,
  118. .parent = &clk_48m,
  119. .enable = s3c64xx_sclk_ctrl,
  120. .ctrlbit = S3C_CLKCON_SCLK_MMC2_48,
  121. },
  122. };
  123. static struct clk init_clocks[] = {
  124. {
  125. .name = "lcd",
  126. .id = -1,
  127. .parent = &clk_h,
  128. .enable = s3c64xx_hclk_ctrl,
  129. .ctrlbit = S3C_CLKCON_HCLK_LCD,
  130. }, {
  131. .name = "gpio",
  132. .id = -1,
  133. .parent = &clk_p,
  134. .enable = s3c64xx_pclk_ctrl,
  135. .ctrlbit = S3C_CLKCON_PCLK_GPIO,
  136. }, {
  137. .name = "usb-host",
  138. .id = -1,
  139. .parent = &clk_h,
  140. .enable = s3c64xx_hclk_ctrl,
  141. .ctrlbit = S3C_CLKCON_SCLK_UHOST,
  142. }, {
  143. .name = "hsmmc",
  144. .id = 0,
  145. .parent = &clk_h,
  146. .enable = s3c64xx_hclk_ctrl,
  147. .ctrlbit = S3C_CLKCON_HCLK_HSMMC0,
  148. }, {
  149. .name = "hsmmc",
  150. .id = 1,
  151. .parent = &clk_h,
  152. .enable = s3c64xx_hclk_ctrl,
  153. .ctrlbit = S3C_CLKCON_HCLK_HSMMC1,
  154. }, {
  155. .name = "hsmmc",
  156. .id = 2,
  157. .parent = &clk_h,
  158. .enable = s3c64xx_hclk_ctrl,
  159. .ctrlbit = S3C_CLKCON_HCLK_HSMMC2,
  160. }, {
  161. .name = "timers",
  162. .id = -1,
  163. .parent = &clk_p,
  164. .enable = s3c64xx_pclk_ctrl,
  165. .ctrlbit = S3C_CLKCON_PCLK_PWM,
  166. }, {
  167. .name = "uart",
  168. .id = 0,
  169. .parent = &clk_p,
  170. .enable = s3c64xx_pclk_ctrl,
  171. .ctrlbit = S3C_CLKCON_PCLK_UART0,
  172. }, {
  173. .name = "uart",
  174. .id = 1,
  175. .parent = &clk_p,
  176. .enable = s3c64xx_pclk_ctrl,
  177. .ctrlbit = S3C_CLKCON_PCLK_UART1,
  178. }, {
  179. .name = "uart",
  180. .id = 2,
  181. .parent = &clk_p,
  182. .enable = s3c64xx_pclk_ctrl,
  183. .ctrlbit = S3C_CLKCON_PCLK_UART2,
  184. }, {
  185. .name = "uart",
  186. .id = 3,
  187. .parent = &clk_p,
  188. .enable = s3c64xx_pclk_ctrl,
  189. .ctrlbit = S3C_CLKCON_PCLK_UART3,
  190. }, {
  191. .name = "rtc",
  192. .id = -1,
  193. .parent = &clk_p,
  194. .enable = s3c64xx_pclk_ctrl,
  195. .ctrlbit = S3C_CLKCON_PCLK_RTC,
  196. }, {
  197. .name = "watchdog",
  198. .id = -1,
  199. .parent = &clk_p,
  200. .ctrlbit = S3C_CLKCON_PCLK_WDT,
  201. }, {
  202. .name = "ac97",
  203. .id = -1,
  204. .parent = &clk_p,
  205. .ctrlbit = S3C_CLKCON_PCLK_AC97,
  206. }
  207. };
  208. static struct clk *clks[] __initdata = {
  209. &clk_ext,
  210. &clk_epll,
  211. &clk_27m,
  212. &clk_48m,
  213. };
  214. void s3c64xx_register_clocks(void)
  215. {
  216. struct clk *clkp;
  217. int ret;
  218. int ptr;
  219. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  220. clkp = init_clocks;
  221. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks); ptr++, clkp++) {
  222. ret = s3c24xx_register_clock(clkp);
  223. if (ret < 0) {
  224. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  225. clkp->name, ret);
  226. }
  227. }
  228. clkp = init_clocks_disable;
  229. for (ptr = 0; ptr < ARRAY_SIZE(init_clocks_disable); ptr++, clkp++) {
  230. ret = s3c24xx_register_clock(clkp);
  231. if (ret < 0) {
  232. printk(KERN_ERR "Failed to register clock %s (%d)\n",
  233. clkp->name, ret);
  234. }
  235. (clkp->enable)(clkp, 0);
  236. }
  237. }