8250_dw.c 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212
  1. /*
  2. * Synopsys DesignWare 8250 driver.
  3. *
  4. * Copyright 2011 Picochip, Jamie Iles.
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * The Synopsys DesignWare 8250 has an extra feature whereby it detects if the
  12. * LCR is written whilst busy. If it is, then a busy detect interrupt is
  13. * raised, the LCR needs to be rewritten and the uart status register read.
  14. */
  15. #include <linux/device.h>
  16. #include <linux/init.h>
  17. #include <linux/io.h>
  18. #include <linux/module.h>
  19. #include <linux/serial_8250.h>
  20. #include <linux/serial_core.h>
  21. #include <linux/serial_reg.h>
  22. #include <linux/of.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/of_platform.h>
  25. #include <linux/platform_device.h>
  26. #include <linux/slab.h>
  27. struct dw8250_data {
  28. int last_lcr;
  29. int line;
  30. };
  31. static void dw8250_serial_out(struct uart_port *p, int offset, int value)
  32. {
  33. struct dw8250_data *d = p->private_data;
  34. if (offset == UART_LCR)
  35. d->last_lcr = value;
  36. offset <<= p->regshift;
  37. writeb(value, p->membase + offset);
  38. }
  39. static unsigned int dw8250_serial_in(struct uart_port *p, int offset)
  40. {
  41. offset <<= p->regshift;
  42. return readb(p->membase + offset);
  43. }
  44. static void dw8250_serial_out32(struct uart_port *p, int offset, int value)
  45. {
  46. struct dw8250_data *d = p->private_data;
  47. if (offset == UART_LCR)
  48. d->last_lcr = value;
  49. offset <<= p->regshift;
  50. writel(value, p->membase + offset);
  51. }
  52. static unsigned int dw8250_serial_in32(struct uart_port *p, int offset)
  53. {
  54. offset <<= p->regshift;
  55. return readl(p->membase + offset);
  56. }
  57. /* Offset for the DesignWare's UART Status Register. */
  58. #define UART_USR 0x1f
  59. static int dw8250_handle_irq(struct uart_port *p)
  60. {
  61. struct dw8250_data *d = p->private_data;
  62. unsigned int iir = p->serial_in(p, UART_IIR);
  63. if (serial8250_handle_irq(p, iir)) {
  64. return 1;
  65. } else if ((iir & UART_IIR_BUSY) == UART_IIR_BUSY) {
  66. /* Clear the USR and write the LCR again. */
  67. (void)p->serial_in(p, UART_USR);
  68. p->serial_out(p, d->last_lcr, UART_LCR);
  69. return 1;
  70. }
  71. return 0;
  72. }
  73. static int dw8250_probe(struct platform_device *pdev)
  74. {
  75. struct uart_8250_port uart = {};
  76. struct resource *regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  77. struct resource *irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
  78. struct device_node *np = pdev->dev.of_node;
  79. u32 val;
  80. struct dw8250_data *data;
  81. if (!regs || !irq) {
  82. dev_err(&pdev->dev, "no registers/irq defined\n");
  83. return -EINVAL;
  84. }
  85. data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL);
  86. if (!data)
  87. return -ENOMEM;
  88. uart.port.private_data = data;
  89. spin_lock_init(&uart.port.lock);
  90. uart.port.mapbase = regs->start;
  91. uart.port.irq = irq->start;
  92. uart.port.handle_irq = dw8250_handle_irq;
  93. uart.port.type = PORT_8250;
  94. uart.port.flags = UPF_SHARE_IRQ | UPF_BOOT_AUTOCONF | UPF_FIXED_PORT;
  95. uart.port.dev = &pdev->dev;
  96. uart.port.membase = ioremap(regs->start, resource_size(regs));
  97. if (!uart.port.membase)
  98. return -ENOMEM;
  99. uart.port.iotype = UPIO_MEM;
  100. uart.port.serial_in = dw8250_serial_in;
  101. uart.port.serial_out = dw8250_serial_out;
  102. if (!of_property_read_u32(np, "reg-io-width", &val)) {
  103. switch (val) {
  104. case 1:
  105. break;
  106. case 4:
  107. uart.port.iotype = UPIO_MEM32;
  108. uart.port.serial_in = dw8250_serial_in32;
  109. uart.port.serial_out = dw8250_serial_out32;
  110. break;
  111. default:
  112. dev_err(&pdev->dev, "unsupported reg-io-width (%u)\n",
  113. val);
  114. return -EINVAL;
  115. }
  116. }
  117. if (!of_property_read_u32(np, "reg-shift", &val))
  118. uart.port.regshift = val;
  119. if (of_property_read_u32(np, "clock-frequency", &val)) {
  120. dev_err(&pdev->dev, "no clock-frequency property set\n");
  121. return -EINVAL;
  122. }
  123. uart.port.uartclk = val;
  124. data->line = serial8250_register_8250_port(&uart);
  125. if (data->line < 0)
  126. return data->line;
  127. platform_set_drvdata(pdev, data);
  128. return 0;
  129. }
  130. static int dw8250_remove(struct platform_device *pdev)
  131. {
  132. struct dw8250_data *data = platform_get_drvdata(pdev);
  133. serial8250_unregister_port(data->line);
  134. return 0;
  135. }
  136. #ifdef CONFIG_PM
  137. static int dw8250_suspend(struct platform_device *pdev, pm_message_t state)
  138. {
  139. struct dw8250_data *data = platform_get_drvdata(pdev);
  140. serial8250_suspend_port(data->line);
  141. return 0;
  142. }
  143. static int dw8250_resume(struct platform_device *pdev)
  144. {
  145. struct dw8250_data *data = platform_get_drvdata(pdev);
  146. serial8250_resume_port(data->line);
  147. return 0;
  148. }
  149. #else
  150. #define dw8250_suspend NULL
  151. #define dw8250_resume NULL
  152. #endif /* CONFIG_PM */
  153. static const struct of_device_id dw8250_match[] = {
  154. { .compatible = "snps,dw-apb-uart" },
  155. { /* Sentinel */ }
  156. };
  157. MODULE_DEVICE_TABLE(of, dw8250_match);
  158. static struct platform_driver dw8250_platform_driver = {
  159. .driver = {
  160. .name = "dw-apb-uart",
  161. .owner = THIS_MODULE,
  162. .of_match_table = dw8250_match,
  163. },
  164. .probe = dw8250_probe,
  165. .remove = dw8250_remove,
  166. .suspend = dw8250_suspend,
  167. .resume = dw8250_resume,
  168. };
  169. module_platform_driver(dw8250_platform_driver);
  170. MODULE_AUTHOR("Jamie Iles");
  171. MODULE_LICENSE("GPL");
  172. MODULE_DESCRIPTION("Synopsys DesignWare 8250 serial port driver");