radeon_encoders.c 47 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503
  1. /*
  2. * Copyright 2007-8 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice shall be included in
  13. * all copies or substantial portions of the Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  19. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  20. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  21. * OTHER DEALINGS IN THE SOFTWARE.
  22. *
  23. * Authors: Dave Airlie
  24. * Alex Deucher
  25. */
  26. #include "drmP.h"
  27. #include "drm_crtc_helper.h"
  28. #include "radeon_drm.h"
  29. #include "radeon.h"
  30. #include "atom.h"
  31. extern int atom_debug;
  32. /* evil but including atombios.h is much worse */
  33. bool radeon_atom_get_tv_timings(struct radeon_device *rdev, int index,
  34. struct drm_display_mode *mode);
  35. static uint32_t radeon_encoder_clones(struct drm_encoder *encoder)
  36. {
  37. struct drm_device *dev = encoder->dev;
  38. struct radeon_device *rdev = dev->dev_private;
  39. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  40. struct drm_encoder *clone_encoder;
  41. uint32_t index_mask = 0;
  42. int count;
  43. /* DIG routing gets problematic */
  44. if (rdev->family >= CHIP_R600)
  45. return index_mask;
  46. /* LVDS/TV are too wacky */
  47. if (radeon_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  48. return index_mask;
  49. /* DVO requires 2x ppll clocks depending on tmds chip */
  50. if (radeon_encoder->devices & ATOM_DEVICE_DFP2_SUPPORT)
  51. return index_mask;
  52. count = -1;
  53. list_for_each_entry(clone_encoder, &dev->mode_config.encoder_list, head) {
  54. struct radeon_encoder *radeon_clone = to_radeon_encoder(clone_encoder);
  55. count++;
  56. if (clone_encoder == encoder)
  57. continue;
  58. if (radeon_clone->devices & (ATOM_DEVICE_LCD_SUPPORT))
  59. continue;
  60. if (radeon_clone->devices & ATOM_DEVICE_DFP2_SUPPORT)
  61. continue;
  62. else
  63. index_mask |= (1 << count);
  64. }
  65. return index_mask;
  66. }
  67. void radeon_setup_encoder_clones(struct drm_device *dev)
  68. {
  69. struct drm_encoder *encoder;
  70. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  71. encoder->possible_clones = radeon_encoder_clones(encoder);
  72. }
  73. }
  74. uint32_t
  75. radeon_get_encoder_id(struct drm_device *dev, uint32_t supported_device, uint8_t dac)
  76. {
  77. struct radeon_device *rdev = dev->dev_private;
  78. uint32_t ret = 0;
  79. switch (supported_device) {
  80. case ATOM_DEVICE_CRT1_SUPPORT:
  81. case ATOM_DEVICE_TV1_SUPPORT:
  82. case ATOM_DEVICE_TV2_SUPPORT:
  83. case ATOM_DEVICE_CRT2_SUPPORT:
  84. case ATOM_DEVICE_CV_SUPPORT:
  85. switch (dac) {
  86. case 1: /* dac a */
  87. if ((rdev->family == CHIP_RS300) ||
  88. (rdev->family == CHIP_RS400) ||
  89. (rdev->family == CHIP_RS480))
  90. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  91. else if (ASIC_IS_AVIVO(rdev))
  92. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1;
  93. else
  94. ret = ENCODER_OBJECT_ID_INTERNAL_DAC1;
  95. break;
  96. case 2: /* dac b */
  97. if (ASIC_IS_AVIVO(rdev))
  98. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2;
  99. else {
  100. /*if (rdev->family == CHIP_R200)
  101. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  102. else*/
  103. ret = ENCODER_OBJECT_ID_INTERNAL_DAC2;
  104. }
  105. break;
  106. case 3: /* external dac */
  107. if (ASIC_IS_AVIVO(rdev))
  108. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  109. else
  110. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  111. break;
  112. }
  113. break;
  114. case ATOM_DEVICE_LCD1_SUPPORT:
  115. if (ASIC_IS_AVIVO(rdev))
  116. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  117. else
  118. ret = ENCODER_OBJECT_ID_INTERNAL_LVDS;
  119. break;
  120. case ATOM_DEVICE_DFP1_SUPPORT:
  121. if ((rdev->family == CHIP_RS300) ||
  122. (rdev->family == CHIP_RS400) ||
  123. (rdev->family == CHIP_RS480))
  124. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  125. else if (ASIC_IS_AVIVO(rdev))
  126. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1;
  127. else
  128. ret = ENCODER_OBJECT_ID_INTERNAL_TMDS1;
  129. break;
  130. case ATOM_DEVICE_LCD2_SUPPORT:
  131. case ATOM_DEVICE_DFP2_SUPPORT:
  132. if ((rdev->family == CHIP_RS600) ||
  133. (rdev->family == CHIP_RS690) ||
  134. (rdev->family == CHIP_RS740))
  135. ret = ENCODER_OBJECT_ID_INTERNAL_DDI;
  136. else if (ASIC_IS_AVIVO(rdev))
  137. ret = ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1;
  138. else
  139. ret = ENCODER_OBJECT_ID_INTERNAL_DVO1;
  140. break;
  141. case ATOM_DEVICE_DFP3_SUPPORT:
  142. ret = ENCODER_OBJECT_ID_INTERNAL_LVTM1;
  143. break;
  144. }
  145. return ret;
  146. }
  147. void
  148. radeon_link_encoder_connector(struct drm_device *dev)
  149. {
  150. struct drm_connector *connector;
  151. struct radeon_connector *radeon_connector;
  152. struct drm_encoder *encoder;
  153. struct radeon_encoder *radeon_encoder;
  154. /* walk the list and link encoders to connectors */
  155. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  156. radeon_connector = to_radeon_connector(connector);
  157. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  158. radeon_encoder = to_radeon_encoder(encoder);
  159. if (radeon_encoder->devices & radeon_connector->devices)
  160. drm_mode_connector_attach_encoder(connector, encoder);
  161. }
  162. }
  163. }
  164. void radeon_encoder_set_active_device(struct drm_encoder *encoder)
  165. {
  166. struct drm_device *dev = encoder->dev;
  167. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  168. struct drm_connector *connector;
  169. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  170. if (connector->encoder == encoder) {
  171. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  172. radeon_encoder->active_device = radeon_encoder->devices & radeon_connector->devices;
  173. DRM_DEBUG("setting active device to %08x from %08x %08x for encoder %d\n",
  174. radeon_encoder->active_device, radeon_encoder->devices,
  175. radeon_connector->devices, encoder->encoder_type);
  176. }
  177. }
  178. }
  179. static struct drm_connector *
  180. radeon_get_connector_for_encoder(struct drm_encoder *encoder)
  181. {
  182. struct drm_device *dev = encoder->dev;
  183. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  184. struct drm_connector *connector;
  185. struct radeon_connector *radeon_connector;
  186. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  187. radeon_connector = to_radeon_connector(connector);
  188. if (radeon_encoder->devices & radeon_connector->devices)
  189. return connector;
  190. }
  191. return NULL;
  192. }
  193. static bool radeon_atom_mode_fixup(struct drm_encoder *encoder,
  194. struct drm_display_mode *mode,
  195. struct drm_display_mode *adjusted_mode)
  196. {
  197. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  198. struct drm_device *dev = encoder->dev;
  199. struct radeon_device *rdev = dev->dev_private;
  200. /* set the active encoder to connector routing */
  201. radeon_encoder_set_active_device(encoder);
  202. drm_mode_set_crtcinfo(adjusted_mode, 0);
  203. /* hw bug */
  204. if ((mode->flags & DRM_MODE_FLAG_INTERLACE)
  205. && (mode->crtc_vsync_start < (mode->crtc_vdisplay + 2)))
  206. adjusted_mode->crtc_vsync_start = adjusted_mode->crtc_vdisplay + 2;
  207. /* get the native mode for LVDS */
  208. if (radeon_encoder->active_device & (ATOM_DEVICE_LCD_SUPPORT)) {
  209. struct drm_display_mode *native_mode = &radeon_encoder->native_mode;
  210. int mode_id = adjusted_mode->base.id;
  211. *adjusted_mode = *native_mode;
  212. if (!ASIC_IS_AVIVO(rdev)) {
  213. adjusted_mode->hdisplay = mode->hdisplay;
  214. adjusted_mode->vdisplay = mode->vdisplay;
  215. }
  216. adjusted_mode->base.id = mode_id;
  217. }
  218. /* get the native mode for TV */
  219. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT)) {
  220. struct radeon_encoder_atom_dac *tv_dac = radeon_encoder->enc_priv;
  221. if (tv_dac) {
  222. if (tv_dac->tv_std == TV_STD_NTSC ||
  223. tv_dac->tv_std == TV_STD_NTSC_J ||
  224. tv_dac->tv_std == TV_STD_PAL_M)
  225. radeon_atom_get_tv_timings(rdev, 0, adjusted_mode);
  226. else
  227. radeon_atom_get_tv_timings(rdev, 1, adjusted_mode);
  228. }
  229. }
  230. return true;
  231. }
  232. static void
  233. atombios_dac_setup(struct drm_encoder *encoder, int action)
  234. {
  235. struct drm_device *dev = encoder->dev;
  236. struct radeon_device *rdev = dev->dev_private;
  237. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  238. DAC_ENCODER_CONTROL_PS_ALLOCATION args;
  239. int index = 0, num = 0;
  240. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  241. enum radeon_tv_std tv_std = TV_STD_NTSC;
  242. if (dac_info->tv_std)
  243. tv_std = dac_info->tv_std;
  244. memset(&args, 0, sizeof(args));
  245. switch (radeon_encoder->encoder_id) {
  246. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  247. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  248. index = GetIndexIntoMasterTable(COMMAND, DAC1EncoderControl);
  249. num = 1;
  250. break;
  251. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  252. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  253. index = GetIndexIntoMasterTable(COMMAND, DAC2EncoderControl);
  254. num = 2;
  255. break;
  256. }
  257. args.ucAction = action;
  258. if (radeon_encoder->active_device & (ATOM_DEVICE_CRT_SUPPORT))
  259. args.ucDacStandard = ATOM_DAC1_PS2;
  260. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  261. args.ucDacStandard = ATOM_DAC1_CV;
  262. else {
  263. switch (tv_std) {
  264. case TV_STD_PAL:
  265. case TV_STD_PAL_M:
  266. case TV_STD_SCART_PAL:
  267. case TV_STD_SECAM:
  268. case TV_STD_PAL_CN:
  269. args.ucDacStandard = ATOM_DAC1_PAL;
  270. break;
  271. case TV_STD_NTSC:
  272. case TV_STD_NTSC_J:
  273. case TV_STD_PAL_60:
  274. default:
  275. args.ucDacStandard = ATOM_DAC1_NTSC;
  276. break;
  277. }
  278. }
  279. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  280. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  281. }
  282. static void
  283. atombios_tv_setup(struct drm_encoder *encoder, int action)
  284. {
  285. struct drm_device *dev = encoder->dev;
  286. struct radeon_device *rdev = dev->dev_private;
  287. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  288. TV_ENCODER_CONTROL_PS_ALLOCATION args;
  289. int index = 0;
  290. struct radeon_encoder_atom_dac *dac_info = radeon_encoder->enc_priv;
  291. enum radeon_tv_std tv_std = TV_STD_NTSC;
  292. if (dac_info->tv_std)
  293. tv_std = dac_info->tv_std;
  294. memset(&args, 0, sizeof(args));
  295. index = GetIndexIntoMasterTable(COMMAND, TVEncoderControl);
  296. args.sTVEncoder.ucAction = action;
  297. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  298. args.sTVEncoder.ucTvStandard = ATOM_TV_CV;
  299. else {
  300. switch (tv_std) {
  301. case TV_STD_NTSC:
  302. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  303. break;
  304. case TV_STD_PAL:
  305. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL;
  306. break;
  307. case TV_STD_PAL_M:
  308. args.sTVEncoder.ucTvStandard = ATOM_TV_PALM;
  309. break;
  310. case TV_STD_PAL_60:
  311. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL60;
  312. break;
  313. case TV_STD_NTSC_J:
  314. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSCJ;
  315. break;
  316. case TV_STD_SCART_PAL:
  317. args.sTVEncoder.ucTvStandard = ATOM_TV_PAL; /* ??? */
  318. break;
  319. case TV_STD_SECAM:
  320. args.sTVEncoder.ucTvStandard = ATOM_TV_SECAM;
  321. break;
  322. case TV_STD_PAL_CN:
  323. args.sTVEncoder.ucTvStandard = ATOM_TV_PALCN;
  324. break;
  325. default:
  326. args.sTVEncoder.ucTvStandard = ATOM_TV_NTSC;
  327. break;
  328. }
  329. }
  330. args.sTVEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  331. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  332. }
  333. void
  334. atombios_external_tmds_setup(struct drm_encoder *encoder, int action)
  335. {
  336. struct drm_device *dev = encoder->dev;
  337. struct radeon_device *rdev = dev->dev_private;
  338. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  339. ENABLE_EXTERNAL_TMDS_ENCODER_PS_ALLOCATION args;
  340. int index = 0;
  341. memset(&args, 0, sizeof(args));
  342. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  343. args.sXTmdsEncoder.ucEnable = action;
  344. if (radeon_encoder->pixel_clock > 165000)
  345. args.sXTmdsEncoder.ucMisc = PANEL_ENCODER_MISC_DUAL;
  346. /*if (pScrn->rgbBits == 8)*/
  347. args.sXTmdsEncoder.ucMisc |= (1 << 1);
  348. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  349. }
  350. static void
  351. atombios_ddia_setup(struct drm_encoder *encoder, int action)
  352. {
  353. struct drm_device *dev = encoder->dev;
  354. struct radeon_device *rdev = dev->dev_private;
  355. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  356. DVO_ENCODER_CONTROL_PS_ALLOCATION args;
  357. int index = 0;
  358. memset(&args, 0, sizeof(args));
  359. index = GetIndexIntoMasterTable(COMMAND, DVOEncoderControl);
  360. args.sDVOEncoder.ucAction = action;
  361. args.sDVOEncoder.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  362. if (radeon_encoder->pixel_clock > 165000)
  363. args.sDVOEncoder.usDevAttr.sDigAttrib.ucAttribute = PANEL_ENCODER_MISC_DUAL;
  364. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  365. }
  366. union lvds_encoder_control {
  367. LVDS_ENCODER_CONTROL_PS_ALLOCATION v1;
  368. LVDS_ENCODER_CONTROL_PS_ALLOCATION_V2 v2;
  369. };
  370. void
  371. atombios_digital_setup(struct drm_encoder *encoder, int action)
  372. {
  373. struct drm_device *dev = encoder->dev;
  374. struct radeon_device *rdev = dev->dev_private;
  375. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  376. union lvds_encoder_control args;
  377. int index = 0;
  378. uint8_t frev, crev;
  379. struct radeon_encoder_atom_dig *dig;
  380. struct drm_connector *connector;
  381. struct radeon_connector *radeon_connector;
  382. struct radeon_connector_atom_dig *dig_connector;
  383. connector = radeon_get_connector_for_encoder(encoder);
  384. if (!connector)
  385. return;
  386. radeon_connector = to_radeon_connector(connector);
  387. if (!radeon_encoder->enc_priv)
  388. return;
  389. dig = radeon_encoder->enc_priv;
  390. if (!radeon_connector->con_priv)
  391. return;
  392. dig_connector = radeon_connector->con_priv;
  393. memset(&args, 0, sizeof(args));
  394. switch (radeon_encoder->encoder_id) {
  395. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  396. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  397. break;
  398. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  399. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  400. index = GetIndexIntoMasterTable(COMMAND, TMDS1EncoderControl);
  401. break;
  402. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  403. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  404. index = GetIndexIntoMasterTable(COMMAND, LVDSEncoderControl);
  405. else
  406. index = GetIndexIntoMasterTable(COMMAND, TMDS2EncoderControl);
  407. break;
  408. }
  409. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  410. switch (frev) {
  411. case 1:
  412. case 2:
  413. switch (crev) {
  414. case 1:
  415. args.v1.ucMisc = 0;
  416. args.v1.ucAction = action;
  417. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  418. args.v1.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  419. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  420. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  421. if (dig->lvds_misc & (1 << 0))
  422. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  423. if (dig->lvds_misc & (1 << 1))
  424. args.v1.ucMisc |= (1 << 1);
  425. } else {
  426. if (dig_connector->linkb)
  427. args.v1.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  428. if (radeon_encoder->pixel_clock > 165000)
  429. args.v1.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  430. /*if (pScrn->rgbBits == 8) */
  431. args.v1.ucMisc |= (1 << 1);
  432. }
  433. break;
  434. case 2:
  435. case 3:
  436. args.v2.ucMisc = 0;
  437. args.v2.ucAction = action;
  438. if (crev == 3) {
  439. if (dig->coherent_mode)
  440. args.v2.ucMisc |= PANEL_ENCODER_MISC_COHERENT;
  441. }
  442. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  443. args.v2.ucMisc |= PANEL_ENCODER_MISC_HDMI_TYPE;
  444. args.v2.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  445. args.v2.ucTruncate = 0;
  446. args.v2.ucSpatial = 0;
  447. args.v2.ucTemporal = 0;
  448. args.v2.ucFRC = 0;
  449. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  450. if (dig->lvds_misc & (1 << 0))
  451. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  452. if (dig->lvds_misc & (1 << 5)) {
  453. args.v2.ucSpatial = PANEL_ENCODER_SPATIAL_DITHER_EN;
  454. if (dig->lvds_misc & (1 << 1))
  455. args.v2.ucSpatial |= PANEL_ENCODER_SPATIAL_DITHER_DEPTH;
  456. }
  457. if (dig->lvds_misc & (1 << 6)) {
  458. args.v2.ucTemporal = PANEL_ENCODER_TEMPORAL_DITHER_EN;
  459. if (dig->lvds_misc & (1 << 1))
  460. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_DITHER_DEPTH;
  461. if (((dig->lvds_misc >> 2) & 0x3) == 2)
  462. args.v2.ucTemporal |= PANEL_ENCODER_TEMPORAL_LEVEL_4;
  463. }
  464. } else {
  465. if (dig_connector->linkb)
  466. args.v2.ucMisc |= PANEL_ENCODER_MISC_TMDS_LINKB;
  467. if (radeon_encoder->pixel_clock > 165000)
  468. args.v2.ucMisc |= PANEL_ENCODER_MISC_DUAL;
  469. }
  470. break;
  471. default:
  472. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  473. break;
  474. }
  475. break;
  476. default:
  477. DRM_ERROR("Unknown table version %d, %d\n", frev, crev);
  478. break;
  479. }
  480. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  481. }
  482. int
  483. atombios_get_encoder_mode(struct drm_encoder *encoder)
  484. {
  485. struct drm_connector *connector;
  486. struct radeon_connector *radeon_connector;
  487. struct radeon_connector_atom_dig *radeon_dig_connector;
  488. connector = radeon_get_connector_for_encoder(encoder);
  489. if (!connector)
  490. return 0;
  491. radeon_connector = to_radeon_connector(connector);
  492. switch (connector->connector_type) {
  493. case DRM_MODE_CONNECTOR_DVII:
  494. case DRM_MODE_CONNECTOR_HDMIB: /* HDMI-B is basically DL-DVI; analog works fine */
  495. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  496. return ATOM_ENCODER_MODE_HDMI;
  497. else if (radeon_connector->use_digital)
  498. return ATOM_ENCODER_MODE_DVI;
  499. else
  500. return ATOM_ENCODER_MODE_CRT;
  501. break;
  502. case DRM_MODE_CONNECTOR_DVID:
  503. case DRM_MODE_CONNECTOR_HDMIA:
  504. default:
  505. if (drm_detect_hdmi_monitor(radeon_connector->edid))
  506. return ATOM_ENCODER_MODE_HDMI;
  507. else
  508. return ATOM_ENCODER_MODE_DVI;
  509. break;
  510. case DRM_MODE_CONNECTOR_LVDS:
  511. return ATOM_ENCODER_MODE_LVDS;
  512. break;
  513. case DRM_MODE_CONNECTOR_DisplayPort:
  514. radeon_dig_connector = radeon_connector->con_priv;
  515. if (radeon_dig_connector->dp_sink_type == CONNECTOR_OBJECT_ID_DISPLAYPORT)
  516. return ATOM_ENCODER_MODE_DP;
  517. else if (drm_detect_hdmi_monitor(radeon_connector->edid))
  518. return ATOM_ENCODER_MODE_HDMI;
  519. else
  520. return ATOM_ENCODER_MODE_DVI;
  521. break;
  522. case CONNECTOR_DVI_A:
  523. case CONNECTOR_VGA:
  524. return ATOM_ENCODER_MODE_CRT;
  525. break;
  526. case CONNECTOR_STV:
  527. case CONNECTOR_CTV:
  528. case CONNECTOR_DIN:
  529. /* fix me */
  530. return ATOM_ENCODER_MODE_TV;
  531. /*return ATOM_ENCODER_MODE_CV;*/
  532. break;
  533. }
  534. }
  535. /*
  536. * DIG Encoder/Transmitter Setup
  537. *
  538. * DCE 3.0/3.1
  539. * - 2 DIG transmitter blocks. UNIPHY (links A and B) and LVTMA.
  540. * Supports up to 3 digital outputs
  541. * - 2 DIG encoder blocks.
  542. * DIG1 can drive UNIPHY link A or link B
  543. * DIG2 can drive UNIPHY link B or LVTMA
  544. *
  545. * DCE 3.2
  546. * - 3 DIG transmitter blocks. UNIPHY0/1/2 (links A and B).
  547. * Supports up to 5 digital outputs
  548. * - 2 DIG encoder blocks.
  549. * DIG1/2 can drive UNIPHY0/1/2 link A or link B
  550. *
  551. * Routing
  552. * crtc -> dig encoder -> UNIPHY/LVTMA (1 or 2 links)
  553. * Examples:
  554. * crtc0 -> dig2 -> LVTMA links A+B -> TMDS/HDMI
  555. * crtc1 -> dig1 -> UNIPHY0 link B -> DP
  556. * crtc0 -> dig1 -> UNIPHY2 link A -> LVDS
  557. * crtc1 -> dig2 -> UNIPHY1 link B+A -> TMDS/HDMI
  558. */
  559. static void
  560. atombios_dig_encoder_setup(struct drm_encoder *encoder, int action)
  561. {
  562. struct drm_device *dev = encoder->dev;
  563. struct radeon_device *rdev = dev->dev_private;
  564. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  565. DIG_ENCODER_CONTROL_PS_ALLOCATION args;
  566. int index = 0, num = 0;
  567. uint8_t frev, crev;
  568. struct radeon_encoder_atom_dig *dig;
  569. struct drm_connector *connector;
  570. struct radeon_connector *radeon_connector;
  571. struct radeon_connector_atom_dig *dig_connector;
  572. connector = radeon_get_connector_for_encoder(encoder);
  573. if (!connector)
  574. return;
  575. radeon_connector = to_radeon_connector(connector);
  576. if (!radeon_connector->con_priv)
  577. return;
  578. dig_connector = radeon_connector->con_priv;
  579. if (!radeon_encoder->enc_priv)
  580. return;
  581. dig = radeon_encoder->enc_priv;
  582. memset(&args, 0, sizeof(args));
  583. if (ASIC_IS_DCE32(rdev)) {
  584. if (dig->dig_block)
  585. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  586. else
  587. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  588. num = dig->dig_block + 1;
  589. } else {
  590. switch (radeon_encoder->encoder_id) {
  591. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  592. /* XXX doesn't really matter which dig encoder we pick as long as it's
  593. * not already in use
  594. */
  595. if (dig_connector->linkb)
  596. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  597. else
  598. index = GetIndexIntoMasterTable(COMMAND, DIG1EncoderControl);
  599. num = 1;
  600. break;
  601. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  602. /* Only dig2 encoder can drive LVTMA */
  603. index = GetIndexIntoMasterTable(COMMAND, DIG2EncoderControl);
  604. num = 2;
  605. break;
  606. }
  607. }
  608. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  609. args.ucAction = action;
  610. args.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  611. if (ASIC_IS_DCE32(rdev)) {
  612. switch (radeon_encoder->encoder_id) {
  613. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  614. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER1;
  615. break;
  616. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  617. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER2;
  618. break;
  619. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  620. args.ucConfig = ATOM_ENCODER_CONFIG_V2_TRANSMITTER3;
  621. break;
  622. }
  623. } else {
  624. switch (radeon_encoder->encoder_id) {
  625. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  626. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER1;
  627. break;
  628. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  629. args.ucConfig = ATOM_ENCODER_CONFIG_TRANSMITTER2;
  630. break;
  631. }
  632. }
  633. args.ucEncoderMode = atombios_get_encoder_mode(encoder);
  634. if (args.ucEncoderMode == ATOM_ENCODER_MODE_DP) {
  635. if (dp_link_clock_for_mode_clock(dig_connector->dpcd[1],
  636. radeon_encoder->pixel_clock) == 270000)
  637. args.ucConfig |= ATOM_ENCODER_CONFIG_DPLINKRATE_2_70GHZ;
  638. args.ucLaneNum = dp_lanes_for_mode_clock(dig_connector->dpcd[1],
  639. radeon_encoder->pixel_clock);
  640. } else if (radeon_encoder->pixel_clock > 165000)
  641. args.ucLaneNum = 8;
  642. else
  643. args.ucLaneNum = 4;
  644. if (dig_connector->linkb)
  645. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKB;
  646. else
  647. args.ucConfig |= ATOM_ENCODER_CONFIG_LINKA;
  648. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  649. }
  650. union dig_transmitter_control {
  651. DIG_TRANSMITTER_CONTROL_PS_ALLOCATION v1;
  652. DIG_TRANSMITTER_CONTROL_PARAMETERS_V2 v2;
  653. };
  654. static void
  655. atombios_dig_transmitter_setup(struct drm_encoder *encoder, int action, uint8_t lane_num, uint8_t lane_set)
  656. {
  657. struct drm_device *dev = encoder->dev;
  658. struct radeon_device *rdev = dev->dev_private;
  659. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  660. union dig_transmitter_control args;
  661. int index = 0, num = 0;
  662. uint8_t frev, crev;
  663. struct radeon_encoder_atom_dig *dig;
  664. struct drm_connector *connector;
  665. struct radeon_connector *radeon_connector;
  666. struct radeon_connector_atom_dig *dig_connector;
  667. bool is_dp = false;
  668. connector = radeon_get_connector_for_encoder(encoder);
  669. if (!connector)
  670. return;
  671. radeon_connector = to_radeon_connector(connector);
  672. if (!radeon_encoder->enc_priv)
  673. return;
  674. dig = radeon_encoder->enc_priv;
  675. if (!radeon_connector->con_priv)
  676. return;
  677. dig_connector = radeon_connector->con_priv;
  678. if (atombios_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_DP)
  679. is_dp = true;
  680. memset(&args, 0, sizeof(args));
  681. if (ASIC_IS_DCE32(rdev))
  682. index = GetIndexIntoMasterTable(COMMAND, UNIPHYTransmitterControl);
  683. else {
  684. switch (radeon_encoder->encoder_id) {
  685. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  686. index = GetIndexIntoMasterTable(COMMAND, DIG1TransmitterControl);
  687. break;
  688. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  689. index = GetIndexIntoMasterTable(COMMAND, DIG2TransmitterControl);
  690. break;
  691. }
  692. }
  693. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  694. args.v1.ucAction = action;
  695. if (action == ATOM_TRANSMITTER_ACTION_INIT) {
  696. args.v1.usInitInfo = radeon_connector->connector_object_id;
  697. } else if (action == ATOM_TRANSMITTER_ACTION_SETUP_VSEMPH) {
  698. args.v1.asMode.ucLaneSel = lane_num;
  699. args.v1.asMode.ucLaneSet = lane_set;
  700. } else {
  701. if (is_dp)
  702. args.v1.usPixelClock =
  703. cpu_to_le16(dp_link_clock_for_mode_clock(dig_connector->dpcd[1],
  704. radeon_encoder->pixel_clock) / 10);
  705. else if (radeon_encoder->pixel_clock > 165000)
  706. args.v1.usPixelClock = cpu_to_le16((radeon_encoder->pixel_clock / 2) / 10);
  707. else
  708. args.v1.usPixelClock = cpu_to_le16(radeon_encoder->pixel_clock / 10);
  709. }
  710. if (ASIC_IS_DCE32(rdev)) {
  711. if (dig->dig_block)
  712. args.v2.acConfig.ucEncoderSel = 1;
  713. if (dig_connector->linkb)
  714. args.v2.acConfig.ucLinkSel = 1;
  715. switch (radeon_encoder->encoder_id) {
  716. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  717. args.v2.acConfig.ucTransmitterSel = 0;
  718. num = 0;
  719. break;
  720. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  721. args.v2.acConfig.ucTransmitterSel = 1;
  722. num = 1;
  723. break;
  724. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  725. args.v2.acConfig.ucTransmitterSel = 2;
  726. num = 2;
  727. break;
  728. }
  729. if (is_dp)
  730. args.v2.acConfig.fCoherentMode = 1;
  731. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  732. if (dig->coherent_mode)
  733. args.v2.acConfig.fCoherentMode = 1;
  734. }
  735. } else {
  736. args.v1.ucConfig = ATOM_TRANSMITTER_CONFIG_CLKSRC_PPLL;
  737. switch (radeon_encoder->encoder_id) {
  738. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  739. /* XXX doesn't really matter which dig encoder we pick as long as it's
  740. * not already in use
  741. */
  742. if (dig_connector->linkb)
  743. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  744. else
  745. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG1_ENCODER;
  746. if (rdev->flags & RADEON_IS_IGP) {
  747. if (radeon_encoder->pixel_clock > 165000) {
  748. if (dig_connector->igp_lane_info & 0x3)
  749. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_7;
  750. else if (dig_connector->igp_lane_info & 0xc)
  751. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_15;
  752. } else {
  753. if (dig_connector->igp_lane_info & 0x1)
  754. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_0_3;
  755. else if (dig_connector->igp_lane_info & 0x2)
  756. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_4_7;
  757. else if (dig_connector->igp_lane_info & 0x4)
  758. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_8_11;
  759. else if (dig_connector->igp_lane_info & 0x8)
  760. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LANE_12_15;
  761. }
  762. }
  763. break;
  764. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  765. /* Only dig2 encoder can drive LVTMA */
  766. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_DIG2_ENCODER;
  767. break;
  768. }
  769. if (radeon_encoder->pixel_clock > 165000)
  770. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_8LANE_LINK;
  771. if (dig_connector->linkb)
  772. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKB;
  773. else
  774. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_LINKA;
  775. if (is_dp)
  776. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  777. else if (radeon_encoder->devices & (ATOM_DEVICE_DFP_SUPPORT)) {
  778. if (dig->coherent_mode)
  779. args.v1.ucConfig |= ATOM_TRANSMITTER_CONFIG_COHERENT;
  780. }
  781. }
  782. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  783. }
  784. static void
  785. atombios_yuv_setup(struct drm_encoder *encoder, bool enable)
  786. {
  787. struct drm_device *dev = encoder->dev;
  788. struct radeon_device *rdev = dev->dev_private;
  789. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  790. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  791. ENABLE_YUV_PS_ALLOCATION args;
  792. int index = GetIndexIntoMasterTable(COMMAND, EnableYUV);
  793. uint32_t temp, reg;
  794. memset(&args, 0, sizeof(args));
  795. if (rdev->family >= CHIP_R600)
  796. reg = R600_BIOS_3_SCRATCH;
  797. else
  798. reg = RADEON_BIOS_3_SCRATCH;
  799. /* XXX: fix up scratch reg handling */
  800. temp = RREG32(reg);
  801. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  802. WREG32(reg, (ATOM_S3_TV1_ACTIVE |
  803. (radeon_crtc->crtc_id << 18)));
  804. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  805. WREG32(reg, (ATOM_S3_CV_ACTIVE | (radeon_crtc->crtc_id << 24)));
  806. else
  807. WREG32(reg, 0);
  808. if (enable)
  809. args.ucEnable = ATOM_ENABLE;
  810. args.ucCRTC = radeon_crtc->crtc_id;
  811. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  812. WREG32(reg, temp);
  813. }
  814. static void
  815. radeon_atom_encoder_dpms(struct drm_encoder *encoder, int mode)
  816. {
  817. struct drm_device *dev = encoder->dev;
  818. struct radeon_device *rdev = dev->dev_private;
  819. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  820. DISPLAY_DEVICE_OUTPUT_CONTROL_PS_ALLOCATION args;
  821. int index = 0;
  822. bool is_dig = false;
  823. memset(&args, 0, sizeof(args));
  824. DRM_DEBUG("encoder dpms %d to mode %d, devices %08x, active_devices %08x\n",
  825. radeon_encoder->encoder_id, mode, radeon_encoder->devices,
  826. radeon_encoder->active_device);
  827. switch (radeon_encoder->encoder_id) {
  828. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  829. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  830. index = GetIndexIntoMasterTable(COMMAND, TMDSAOutputControl);
  831. break;
  832. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  833. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  834. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  835. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  836. is_dig = true;
  837. break;
  838. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  839. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  840. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  841. index = GetIndexIntoMasterTable(COMMAND, DVOOutputControl);
  842. break;
  843. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  844. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  845. break;
  846. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  847. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  848. index = GetIndexIntoMasterTable(COMMAND, LCD1OutputControl);
  849. else
  850. index = GetIndexIntoMasterTable(COMMAND, LVTMAOutputControl);
  851. break;
  852. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  853. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  854. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  855. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  856. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  857. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  858. else
  859. index = GetIndexIntoMasterTable(COMMAND, DAC1OutputControl);
  860. break;
  861. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  862. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  863. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  864. index = GetIndexIntoMasterTable(COMMAND, TV1OutputControl);
  865. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  866. index = GetIndexIntoMasterTable(COMMAND, CV1OutputControl);
  867. else
  868. index = GetIndexIntoMasterTable(COMMAND, DAC2OutputControl);
  869. break;
  870. }
  871. if (is_dig) {
  872. switch (mode) {
  873. case DRM_MODE_DPMS_ON:
  874. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE_OUTPUT);
  875. break;
  876. case DRM_MODE_DPMS_STANDBY:
  877. case DRM_MODE_DPMS_SUSPEND:
  878. case DRM_MODE_DPMS_OFF:
  879. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE_OUTPUT);
  880. break;
  881. }
  882. } else {
  883. switch (mode) {
  884. case DRM_MODE_DPMS_ON:
  885. args.ucAction = ATOM_ENABLE;
  886. break;
  887. case DRM_MODE_DPMS_STANDBY:
  888. case DRM_MODE_DPMS_SUSPEND:
  889. case DRM_MODE_DPMS_OFF:
  890. args.ucAction = ATOM_DISABLE;
  891. break;
  892. }
  893. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  894. }
  895. radeon_atombios_encoder_dpms_scratch_regs(encoder, (mode == DRM_MODE_DPMS_ON) ? true : false);
  896. }
  897. union crtc_sourc_param {
  898. SELECT_CRTC_SOURCE_PS_ALLOCATION v1;
  899. SELECT_CRTC_SOURCE_PARAMETERS_V2 v2;
  900. };
  901. static void
  902. atombios_set_encoder_crtc_source(struct drm_encoder *encoder)
  903. {
  904. struct drm_device *dev = encoder->dev;
  905. struct radeon_device *rdev = dev->dev_private;
  906. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  907. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  908. union crtc_sourc_param args;
  909. int index = GetIndexIntoMasterTable(COMMAND, SelectCRTC_Source);
  910. uint8_t frev, crev;
  911. memset(&args, 0, sizeof(args));
  912. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  913. switch (frev) {
  914. case 1:
  915. switch (crev) {
  916. case 1:
  917. default:
  918. if (ASIC_IS_AVIVO(rdev))
  919. args.v1.ucCRTC = radeon_crtc->crtc_id;
  920. else {
  921. if (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) {
  922. args.v1.ucCRTC = radeon_crtc->crtc_id;
  923. } else {
  924. args.v1.ucCRTC = radeon_crtc->crtc_id << 2;
  925. }
  926. }
  927. switch (radeon_encoder->encoder_id) {
  928. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  929. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  930. args.v1.ucDevice = ATOM_DEVICE_DFP1_INDEX;
  931. break;
  932. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  933. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  934. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT)
  935. args.v1.ucDevice = ATOM_DEVICE_LCD1_INDEX;
  936. else
  937. args.v1.ucDevice = ATOM_DEVICE_DFP3_INDEX;
  938. break;
  939. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  940. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  941. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  942. args.v1.ucDevice = ATOM_DEVICE_DFP2_INDEX;
  943. break;
  944. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  945. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  946. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  947. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  948. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  949. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  950. else
  951. args.v1.ucDevice = ATOM_DEVICE_CRT1_INDEX;
  952. break;
  953. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  954. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  955. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  956. args.v1.ucDevice = ATOM_DEVICE_TV1_INDEX;
  957. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  958. args.v1.ucDevice = ATOM_DEVICE_CV_INDEX;
  959. else
  960. args.v1.ucDevice = ATOM_DEVICE_CRT2_INDEX;
  961. break;
  962. }
  963. break;
  964. case 2:
  965. args.v2.ucCRTC = radeon_crtc->crtc_id;
  966. args.v2.ucEncodeMode = atombios_get_encoder_mode(encoder);
  967. switch (radeon_encoder->encoder_id) {
  968. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  969. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  970. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  971. if (ASIC_IS_DCE32(rdev)) {
  972. if (radeon_crtc->crtc_id)
  973. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  974. else
  975. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  976. } else {
  977. struct drm_connector *connector;
  978. struct radeon_connector *radeon_connector;
  979. struct radeon_connector_atom_dig *dig_connector;
  980. connector = radeon_get_connector_for_encoder(encoder);
  981. if (!connector)
  982. return;
  983. radeon_connector = to_radeon_connector(connector);
  984. if (!radeon_connector->con_priv)
  985. return;
  986. dig_connector = radeon_connector->con_priv;
  987. /* XXX doesn't really matter which dig encoder we pick as long as it's
  988. * not already in use
  989. */
  990. if (dig_connector->linkb)
  991. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  992. else
  993. args.v2.ucEncoderID = ASIC_INT_DIG1_ENCODER_ID;
  994. }
  995. break;
  996. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  997. args.v2.ucEncoderID = ASIC_INT_DVO_ENCODER_ID;
  998. break;
  999. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1000. /* Only dig2 encoder can drive LVTMA */
  1001. args.v2.ucEncoderID = ASIC_INT_DIG2_ENCODER_ID;
  1002. break;
  1003. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1004. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1005. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1006. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1007. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1008. else
  1009. args.v2.ucEncoderID = ASIC_INT_DAC1_ENCODER_ID;
  1010. break;
  1011. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1012. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))
  1013. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1014. else if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT))
  1015. args.v2.ucEncoderID = ASIC_INT_TV_ENCODER_ID;
  1016. else
  1017. args.v2.ucEncoderID = ASIC_INT_DAC2_ENCODER_ID;
  1018. break;
  1019. }
  1020. break;
  1021. }
  1022. break;
  1023. default:
  1024. DRM_ERROR("Unknown table version: %d, %d\n", frev, crev);
  1025. break;
  1026. }
  1027. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1028. }
  1029. static void
  1030. atombios_apply_encoder_quirks(struct drm_encoder *encoder,
  1031. struct drm_display_mode *mode)
  1032. {
  1033. struct drm_device *dev = encoder->dev;
  1034. struct radeon_device *rdev = dev->dev_private;
  1035. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1036. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1037. /* Funky macbooks */
  1038. if ((dev->pdev->device == 0x71C5) &&
  1039. (dev->pdev->subsystem_vendor == 0x106b) &&
  1040. (dev->pdev->subsystem_device == 0x0080)) {
  1041. if (radeon_encoder->devices & ATOM_DEVICE_LCD1_SUPPORT) {
  1042. uint32_t lvtma_bit_depth_control = RREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL);
  1043. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_TRUNCATE_EN;
  1044. lvtma_bit_depth_control &= ~AVIVO_LVTMA_BIT_DEPTH_CONTROL_SPATIAL_DITHER_EN;
  1045. WREG32(AVIVO_LVTMA_BIT_DEPTH_CONTROL, lvtma_bit_depth_control);
  1046. }
  1047. }
  1048. /* set scaler clears this on some chips */
  1049. if (!(radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT))) {
  1050. if (ASIC_IS_AVIVO(rdev) && (mode->flags & DRM_MODE_FLAG_INTERLACE))
  1051. WREG32(AVIVO_D1MODE_DATA_FORMAT + radeon_crtc->crtc_offset,
  1052. AVIVO_D1MODE_INTERLEAVE_EN);
  1053. }
  1054. }
  1055. static void
  1056. radeon_atom_encoder_mode_set(struct drm_encoder *encoder,
  1057. struct drm_display_mode *mode,
  1058. struct drm_display_mode *adjusted_mode)
  1059. {
  1060. struct drm_device *dev = encoder->dev;
  1061. struct radeon_device *rdev = dev->dev_private;
  1062. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1063. struct radeon_crtc *radeon_crtc = to_radeon_crtc(encoder->crtc);
  1064. if (radeon_encoder->enc_priv) {
  1065. struct radeon_encoder_atom_dig *dig;
  1066. dig = radeon_encoder->enc_priv;
  1067. dig->dig_block = radeon_crtc->crtc_id;
  1068. }
  1069. radeon_encoder->pixel_clock = adjusted_mode->clock;
  1070. radeon_atombios_encoder_crtc_scratch_regs(encoder, radeon_crtc->crtc_id);
  1071. atombios_set_encoder_crtc_source(encoder);
  1072. if (ASIC_IS_AVIVO(rdev)) {
  1073. if (radeon_encoder->active_device & (ATOM_DEVICE_CV_SUPPORT | ATOM_DEVICE_TV_SUPPORT))
  1074. atombios_yuv_setup(encoder, true);
  1075. else
  1076. atombios_yuv_setup(encoder, false);
  1077. }
  1078. switch (radeon_encoder->encoder_id) {
  1079. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1080. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1081. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1082. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1083. atombios_digital_setup(encoder, PANEL_ENCODER_ACTION_ENABLE);
  1084. break;
  1085. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1086. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1087. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1088. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1089. /* disable the encoder and transmitter */
  1090. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_DISABLE, 0, 0);
  1091. atombios_dig_encoder_setup(encoder, ATOM_DISABLE);
  1092. /* setup and enable the encoder and transmitter */
  1093. atombios_dig_encoder_setup(encoder, ATOM_ENABLE);
  1094. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_INIT, 0, 0);
  1095. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_SETUP, 0, 0);
  1096. atombios_dig_transmitter_setup(encoder, ATOM_TRANSMITTER_ACTION_ENABLE, 0, 0);
  1097. break;
  1098. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1099. atombios_ddia_setup(encoder, ATOM_ENABLE);
  1100. break;
  1101. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1102. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1103. atombios_external_tmds_setup(encoder, ATOM_ENABLE);
  1104. break;
  1105. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1106. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1107. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1108. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1109. atombios_dac_setup(encoder, ATOM_ENABLE);
  1110. if (radeon_encoder->active_device & (ATOM_DEVICE_TV_SUPPORT | ATOM_DEVICE_CV_SUPPORT))
  1111. atombios_tv_setup(encoder, ATOM_ENABLE);
  1112. break;
  1113. }
  1114. atombios_apply_encoder_quirks(encoder, adjusted_mode);
  1115. }
  1116. static bool
  1117. atombios_dac_load_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1118. {
  1119. struct drm_device *dev = encoder->dev;
  1120. struct radeon_device *rdev = dev->dev_private;
  1121. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1122. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1123. if (radeon_encoder->devices & (ATOM_DEVICE_TV_SUPPORT |
  1124. ATOM_DEVICE_CV_SUPPORT |
  1125. ATOM_DEVICE_CRT_SUPPORT)) {
  1126. DAC_LOAD_DETECTION_PS_ALLOCATION args;
  1127. int index = GetIndexIntoMasterTable(COMMAND, DAC_LoadDetection);
  1128. uint8_t frev, crev;
  1129. memset(&args, 0, sizeof(args));
  1130. atom_parse_cmd_header(rdev->mode_info.atom_context, index, &frev, &crev);
  1131. args.sDacload.ucMisc = 0;
  1132. if ((radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_DAC1) ||
  1133. (radeon_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1))
  1134. args.sDacload.ucDacType = ATOM_DAC_A;
  1135. else
  1136. args.sDacload.ucDacType = ATOM_DAC_B;
  1137. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT)
  1138. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT1_SUPPORT);
  1139. else if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT)
  1140. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CRT2_SUPPORT);
  1141. else if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1142. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_CV_SUPPORT);
  1143. if (crev >= 3)
  1144. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1145. } else if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1146. args.sDacload.usDeviceID = cpu_to_le16(ATOM_DEVICE_TV1_SUPPORT);
  1147. if (crev >= 3)
  1148. args.sDacload.ucMisc = DAC_LOAD_MISC_YPrPb;
  1149. }
  1150. atom_execute_table(rdev->mode_info.atom_context, index, (uint32_t *)&args);
  1151. return true;
  1152. } else
  1153. return false;
  1154. }
  1155. static enum drm_connector_status
  1156. radeon_atom_dac_detect(struct drm_encoder *encoder, struct drm_connector *connector)
  1157. {
  1158. struct drm_device *dev = encoder->dev;
  1159. struct radeon_device *rdev = dev->dev_private;
  1160. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1161. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  1162. uint32_t bios_0_scratch;
  1163. if (!atombios_dac_load_detect(encoder, connector)) {
  1164. DRM_DEBUG("detect returned false \n");
  1165. return connector_status_unknown;
  1166. }
  1167. if (rdev->family >= CHIP_R600)
  1168. bios_0_scratch = RREG32(R600_BIOS_0_SCRATCH);
  1169. else
  1170. bios_0_scratch = RREG32(RADEON_BIOS_0_SCRATCH);
  1171. DRM_DEBUG("Bios 0 scratch %x %08x\n", bios_0_scratch, radeon_encoder->devices);
  1172. if (radeon_connector->devices & ATOM_DEVICE_CRT1_SUPPORT) {
  1173. if (bios_0_scratch & ATOM_S0_CRT1_MASK)
  1174. return connector_status_connected;
  1175. }
  1176. if (radeon_connector->devices & ATOM_DEVICE_CRT2_SUPPORT) {
  1177. if (bios_0_scratch & ATOM_S0_CRT2_MASK)
  1178. return connector_status_connected;
  1179. }
  1180. if (radeon_connector->devices & ATOM_DEVICE_CV_SUPPORT) {
  1181. if (bios_0_scratch & (ATOM_S0_CV_MASK|ATOM_S0_CV_MASK_A))
  1182. return connector_status_connected;
  1183. }
  1184. if (radeon_connector->devices & ATOM_DEVICE_TV1_SUPPORT) {
  1185. if (bios_0_scratch & (ATOM_S0_TV1_COMPOSITE | ATOM_S0_TV1_COMPOSITE_A))
  1186. return connector_status_connected; /* CTV */
  1187. else if (bios_0_scratch & (ATOM_S0_TV1_SVIDEO | ATOM_S0_TV1_SVIDEO_A))
  1188. return connector_status_connected; /* STV */
  1189. }
  1190. return connector_status_disconnected;
  1191. }
  1192. static void radeon_atom_encoder_prepare(struct drm_encoder *encoder)
  1193. {
  1194. radeon_atom_output_lock(encoder, true);
  1195. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1196. }
  1197. static void radeon_atom_encoder_commit(struct drm_encoder *encoder)
  1198. {
  1199. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  1200. radeon_atom_output_lock(encoder, false);
  1201. }
  1202. static void radeon_atom_encoder_disable(struct drm_encoder *encoder)
  1203. {
  1204. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1205. radeon_atom_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  1206. radeon_encoder->active_device = 0;
  1207. }
  1208. static const struct drm_encoder_helper_funcs radeon_atom_dig_helper_funcs = {
  1209. .dpms = radeon_atom_encoder_dpms,
  1210. .mode_fixup = radeon_atom_mode_fixup,
  1211. .prepare = radeon_atom_encoder_prepare,
  1212. .mode_set = radeon_atom_encoder_mode_set,
  1213. .commit = radeon_atom_encoder_commit,
  1214. .disable = radeon_atom_encoder_disable,
  1215. /* no detect for TMDS/LVDS yet */
  1216. };
  1217. static const struct drm_encoder_helper_funcs radeon_atom_dac_helper_funcs = {
  1218. .dpms = radeon_atom_encoder_dpms,
  1219. .mode_fixup = radeon_atom_mode_fixup,
  1220. .prepare = radeon_atom_encoder_prepare,
  1221. .mode_set = radeon_atom_encoder_mode_set,
  1222. .commit = radeon_atom_encoder_commit,
  1223. .detect = radeon_atom_dac_detect,
  1224. };
  1225. void radeon_enc_destroy(struct drm_encoder *encoder)
  1226. {
  1227. struct radeon_encoder *radeon_encoder = to_radeon_encoder(encoder);
  1228. kfree(radeon_encoder->enc_priv);
  1229. drm_encoder_cleanup(encoder);
  1230. kfree(radeon_encoder);
  1231. }
  1232. static const struct drm_encoder_funcs radeon_atom_enc_funcs = {
  1233. .destroy = radeon_enc_destroy,
  1234. };
  1235. struct radeon_encoder_atom_dac *
  1236. radeon_atombios_set_dac_info(struct radeon_encoder *radeon_encoder)
  1237. {
  1238. struct radeon_encoder_atom_dac *dac = kzalloc(sizeof(struct radeon_encoder_atom_dac), GFP_KERNEL);
  1239. if (!dac)
  1240. return NULL;
  1241. dac->tv_std = TV_STD_NTSC;
  1242. return dac;
  1243. }
  1244. struct radeon_encoder_atom_dig *
  1245. radeon_atombios_set_dig_info(struct radeon_encoder *radeon_encoder)
  1246. {
  1247. struct radeon_encoder_atom_dig *dig = kzalloc(sizeof(struct radeon_encoder_atom_dig), GFP_KERNEL);
  1248. if (!dig)
  1249. return NULL;
  1250. /* coherent mode by default */
  1251. dig->coherent_mode = true;
  1252. return dig;
  1253. }
  1254. void
  1255. radeon_add_atom_encoder(struct drm_device *dev, uint32_t encoder_id, uint32_t supported_device)
  1256. {
  1257. struct radeon_device *rdev = dev->dev_private;
  1258. struct drm_encoder *encoder;
  1259. struct radeon_encoder *radeon_encoder;
  1260. /* see if we already added it */
  1261. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  1262. radeon_encoder = to_radeon_encoder(encoder);
  1263. if (radeon_encoder->encoder_id == encoder_id) {
  1264. radeon_encoder->devices |= supported_device;
  1265. return;
  1266. }
  1267. }
  1268. /* add a new one */
  1269. radeon_encoder = kzalloc(sizeof(struct radeon_encoder), GFP_KERNEL);
  1270. if (!radeon_encoder)
  1271. return;
  1272. encoder = &radeon_encoder->base;
  1273. if (rdev->flags & RADEON_SINGLE_CRTC)
  1274. encoder->possible_crtcs = 0x1;
  1275. else
  1276. encoder->possible_crtcs = 0x3;
  1277. radeon_encoder->enc_priv = NULL;
  1278. radeon_encoder->encoder_id = encoder_id;
  1279. radeon_encoder->devices = supported_device;
  1280. radeon_encoder->rmx_type = RMX_OFF;
  1281. switch (radeon_encoder->encoder_id) {
  1282. case ENCODER_OBJECT_ID_INTERNAL_LVDS:
  1283. case ENCODER_OBJECT_ID_INTERNAL_TMDS1:
  1284. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_TMDS1:
  1285. case ENCODER_OBJECT_ID_INTERNAL_LVTM1:
  1286. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1287. radeon_encoder->rmx_type = RMX_FULL;
  1288. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1289. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1290. } else {
  1291. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1292. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1293. }
  1294. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1295. break;
  1296. case ENCODER_OBJECT_ID_INTERNAL_DAC1:
  1297. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_DAC);
  1298. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1299. break;
  1300. case ENCODER_OBJECT_ID_INTERNAL_DAC2:
  1301. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  1302. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  1303. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TVDAC);
  1304. radeon_encoder->enc_priv = radeon_atombios_set_dac_info(radeon_encoder);
  1305. drm_encoder_helper_add(encoder, &radeon_atom_dac_helper_funcs);
  1306. break;
  1307. case ENCODER_OBJECT_ID_INTERNAL_DVO1:
  1308. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  1309. case ENCODER_OBJECT_ID_INTERNAL_DDI:
  1310. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1311. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_LVTMA:
  1312. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1313. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1314. if (radeon_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  1315. radeon_encoder->rmx_type = RMX_FULL;
  1316. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_LVDS);
  1317. radeon_encoder->enc_priv = radeon_atombios_get_lvds_info(radeon_encoder);
  1318. } else {
  1319. drm_encoder_init(dev, encoder, &radeon_atom_enc_funcs, DRM_MODE_ENCODER_TMDS);
  1320. radeon_encoder->enc_priv = radeon_atombios_set_dig_info(radeon_encoder);
  1321. }
  1322. drm_encoder_helper_add(encoder, &radeon_atom_dig_helper_funcs);
  1323. break;
  1324. }
  1325. }