rv770.c 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/firmware.h>
  29. #include <linux/platform_device.h>
  30. #include "drmP.h"
  31. #include "radeon.h"
  32. #include "radeon_asic.h"
  33. #include "radeon_drm.h"
  34. #include "rv770d.h"
  35. #include "atom.h"
  36. #include "avivod.h"
  37. #define R700_PFP_UCODE_SIZE 848
  38. #define R700_PM4_UCODE_SIZE 1360
  39. static void rv770_gpu_init(struct radeon_device *rdev);
  40. void rv770_fini(struct radeon_device *rdev);
  41. /*
  42. * GART
  43. */
  44. int rv770_pcie_gart_enable(struct radeon_device *rdev)
  45. {
  46. u32 tmp;
  47. int r, i;
  48. if (rdev->gart.table.vram.robj == NULL) {
  49. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  50. return -EINVAL;
  51. }
  52. r = radeon_gart_table_vram_pin(rdev);
  53. if (r)
  54. return r;
  55. radeon_gart_restore(rdev);
  56. /* Setup L2 cache */
  57. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  58. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  59. EFFECTIVE_L2_QUEUE_SIZE(7));
  60. WREG32(VM_L2_CNTL2, 0);
  61. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  62. /* Setup TLB control */
  63. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  64. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  65. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  66. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  67. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  68. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  69. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  70. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  71. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  72. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  73. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  74. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  75. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  76. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  77. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  78. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  79. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  80. (u32)(rdev->dummy_page.addr >> 12));
  81. for (i = 1; i < 7; i++)
  82. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  83. r600_pcie_gart_tlb_flush(rdev);
  84. rdev->gart.ready = true;
  85. return 0;
  86. }
  87. void rv770_pcie_gart_disable(struct radeon_device *rdev)
  88. {
  89. u32 tmp;
  90. int i, r;
  91. /* Disable all tables */
  92. for (i = 0; i < 7; i++)
  93. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  94. /* Setup L2 cache */
  95. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  96. EFFECTIVE_L2_QUEUE_SIZE(7));
  97. WREG32(VM_L2_CNTL2, 0);
  98. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  99. /* Setup TLB control */
  100. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  101. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  102. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  103. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  104. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  105. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  106. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  107. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  108. if (rdev->gart.table.vram.robj) {
  109. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  110. if (likely(r == 0)) {
  111. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  112. radeon_bo_unpin(rdev->gart.table.vram.robj);
  113. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  114. }
  115. }
  116. }
  117. void rv770_pcie_gart_fini(struct radeon_device *rdev)
  118. {
  119. radeon_gart_fini(rdev);
  120. rv770_pcie_gart_disable(rdev);
  121. radeon_gart_table_vram_free(rdev);
  122. }
  123. void rv770_agp_enable(struct radeon_device *rdev)
  124. {
  125. u32 tmp;
  126. int i;
  127. /* Setup L2 cache */
  128. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  129. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  130. EFFECTIVE_L2_QUEUE_SIZE(7));
  131. WREG32(VM_L2_CNTL2, 0);
  132. WREG32(VM_L2_CNTL3, BANK_SELECT(0) | CACHE_UPDATE_MODE(2));
  133. /* Setup TLB control */
  134. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  135. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  136. SYSTEM_APERTURE_UNMAPPED_ACCESS_PASS_THRU |
  137. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5);
  138. WREG32(MC_VM_MD_L1_TLB0_CNTL, tmp);
  139. WREG32(MC_VM_MD_L1_TLB1_CNTL, tmp);
  140. WREG32(MC_VM_MD_L1_TLB2_CNTL, tmp);
  141. WREG32(MC_VM_MB_L1_TLB0_CNTL, tmp);
  142. WREG32(MC_VM_MB_L1_TLB1_CNTL, tmp);
  143. WREG32(MC_VM_MB_L1_TLB2_CNTL, tmp);
  144. WREG32(MC_VM_MB_L1_TLB3_CNTL, tmp);
  145. for (i = 0; i < 7; i++)
  146. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  147. }
  148. static void rv770_mc_program(struct radeon_device *rdev)
  149. {
  150. struct rv515_mc_save save;
  151. u32 tmp;
  152. int i, j;
  153. /* Initialize HDP */
  154. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  155. WREG32((0x2c14 + j), 0x00000000);
  156. WREG32((0x2c18 + j), 0x00000000);
  157. WREG32((0x2c1c + j), 0x00000000);
  158. WREG32((0x2c20 + j), 0x00000000);
  159. WREG32((0x2c24 + j), 0x00000000);
  160. }
  161. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  162. rv515_mc_stop(rdev, &save);
  163. if (r600_mc_wait_for_idle(rdev)) {
  164. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  165. }
  166. /* Lockout access through VGA aperture*/
  167. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  168. /* Update configuration */
  169. if (rdev->flags & RADEON_IS_AGP) {
  170. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  171. /* VRAM before AGP */
  172. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  173. rdev->mc.vram_start >> 12);
  174. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  175. rdev->mc.gtt_end >> 12);
  176. } else {
  177. /* VRAM after AGP */
  178. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  179. rdev->mc.gtt_start >> 12);
  180. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  181. rdev->mc.vram_end >> 12);
  182. }
  183. } else {
  184. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  185. rdev->mc.vram_start >> 12);
  186. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  187. rdev->mc.vram_end >> 12);
  188. }
  189. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  190. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  191. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  192. WREG32(MC_VM_FB_LOCATION, tmp);
  193. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  194. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  195. WREG32(HDP_NONSURFACE_SIZE, (rdev->mc.mc_vram_size - 1) | 0x3FF);
  196. if (rdev->flags & RADEON_IS_AGP) {
  197. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 16);
  198. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 16);
  199. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  200. } else {
  201. WREG32(MC_VM_AGP_BASE, 0);
  202. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  203. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  204. }
  205. if (r600_mc_wait_for_idle(rdev)) {
  206. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  207. }
  208. rv515_mc_resume(rdev, &save);
  209. /* we need to own VRAM, so turn off the VGA renderer here
  210. * to stop it overwriting our objects */
  211. rv515_vga_render_disable(rdev);
  212. }
  213. /*
  214. * CP.
  215. */
  216. void r700_cp_stop(struct radeon_device *rdev)
  217. {
  218. WREG32(CP_ME_CNTL, (CP_ME_HALT | CP_PFP_HALT));
  219. }
  220. static int rv770_cp_load_microcode(struct radeon_device *rdev)
  221. {
  222. const __be32 *fw_data;
  223. int i;
  224. if (!rdev->me_fw || !rdev->pfp_fw)
  225. return -EINVAL;
  226. r700_cp_stop(rdev);
  227. WREG32(CP_RB_CNTL, RB_NO_UPDATE | (15 << 8) | (3 << 0));
  228. /* Reset cp */
  229. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  230. RREG32(GRBM_SOFT_RESET);
  231. mdelay(15);
  232. WREG32(GRBM_SOFT_RESET, 0);
  233. fw_data = (const __be32 *)rdev->pfp_fw->data;
  234. WREG32(CP_PFP_UCODE_ADDR, 0);
  235. for (i = 0; i < R700_PFP_UCODE_SIZE; i++)
  236. WREG32(CP_PFP_UCODE_DATA, be32_to_cpup(fw_data++));
  237. WREG32(CP_PFP_UCODE_ADDR, 0);
  238. fw_data = (const __be32 *)rdev->me_fw->data;
  239. WREG32(CP_ME_RAM_WADDR, 0);
  240. for (i = 0; i < R700_PM4_UCODE_SIZE; i++)
  241. WREG32(CP_ME_RAM_DATA, be32_to_cpup(fw_data++));
  242. WREG32(CP_PFP_UCODE_ADDR, 0);
  243. WREG32(CP_ME_RAM_WADDR, 0);
  244. WREG32(CP_ME_RAM_RADDR, 0);
  245. return 0;
  246. }
  247. /*
  248. * Core functions
  249. */
  250. static u32 r700_get_tile_pipe_to_backend_map(struct radeon_device *rdev,
  251. u32 num_tile_pipes,
  252. u32 num_backends,
  253. u32 backend_disable_mask)
  254. {
  255. u32 backend_map = 0;
  256. u32 enabled_backends_mask;
  257. u32 enabled_backends_count;
  258. u32 cur_pipe;
  259. u32 swizzle_pipe[R7XX_MAX_PIPES];
  260. u32 cur_backend;
  261. u32 i;
  262. bool force_no_swizzle;
  263. if (num_tile_pipes > R7XX_MAX_PIPES)
  264. num_tile_pipes = R7XX_MAX_PIPES;
  265. if (num_tile_pipes < 1)
  266. num_tile_pipes = 1;
  267. if (num_backends > R7XX_MAX_BACKENDS)
  268. num_backends = R7XX_MAX_BACKENDS;
  269. if (num_backends < 1)
  270. num_backends = 1;
  271. enabled_backends_mask = 0;
  272. enabled_backends_count = 0;
  273. for (i = 0; i < R7XX_MAX_BACKENDS; ++i) {
  274. if (((backend_disable_mask >> i) & 1) == 0) {
  275. enabled_backends_mask |= (1 << i);
  276. ++enabled_backends_count;
  277. }
  278. if (enabled_backends_count == num_backends)
  279. break;
  280. }
  281. if (enabled_backends_count == 0) {
  282. enabled_backends_mask = 1;
  283. enabled_backends_count = 1;
  284. }
  285. if (enabled_backends_count != num_backends)
  286. num_backends = enabled_backends_count;
  287. switch (rdev->family) {
  288. case CHIP_RV770:
  289. case CHIP_RV730:
  290. force_no_swizzle = false;
  291. break;
  292. case CHIP_RV710:
  293. case CHIP_RV740:
  294. default:
  295. force_no_swizzle = true;
  296. break;
  297. }
  298. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R7XX_MAX_PIPES);
  299. switch (num_tile_pipes) {
  300. case 1:
  301. swizzle_pipe[0] = 0;
  302. break;
  303. case 2:
  304. swizzle_pipe[0] = 0;
  305. swizzle_pipe[1] = 1;
  306. break;
  307. case 3:
  308. if (force_no_swizzle) {
  309. swizzle_pipe[0] = 0;
  310. swizzle_pipe[1] = 1;
  311. swizzle_pipe[2] = 2;
  312. } else {
  313. swizzle_pipe[0] = 0;
  314. swizzle_pipe[1] = 2;
  315. swizzle_pipe[2] = 1;
  316. }
  317. break;
  318. case 4:
  319. if (force_no_swizzle) {
  320. swizzle_pipe[0] = 0;
  321. swizzle_pipe[1] = 1;
  322. swizzle_pipe[2] = 2;
  323. swizzle_pipe[3] = 3;
  324. } else {
  325. swizzle_pipe[0] = 0;
  326. swizzle_pipe[1] = 2;
  327. swizzle_pipe[2] = 3;
  328. swizzle_pipe[3] = 1;
  329. }
  330. break;
  331. case 5:
  332. if (force_no_swizzle) {
  333. swizzle_pipe[0] = 0;
  334. swizzle_pipe[1] = 1;
  335. swizzle_pipe[2] = 2;
  336. swizzle_pipe[3] = 3;
  337. swizzle_pipe[4] = 4;
  338. } else {
  339. swizzle_pipe[0] = 0;
  340. swizzle_pipe[1] = 2;
  341. swizzle_pipe[2] = 4;
  342. swizzle_pipe[3] = 1;
  343. swizzle_pipe[4] = 3;
  344. }
  345. break;
  346. case 6:
  347. if (force_no_swizzle) {
  348. swizzle_pipe[0] = 0;
  349. swizzle_pipe[1] = 1;
  350. swizzle_pipe[2] = 2;
  351. swizzle_pipe[3] = 3;
  352. swizzle_pipe[4] = 4;
  353. swizzle_pipe[5] = 5;
  354. } else {
  355. swizzle_pipe[0] = 0;
  356. swizzle_pipe[1] = 2;
  357. swizzle_pipe[2] = 4;
  358. swizzle_pipe[3] = 5;
  359. swizzle_pipe[4] = 3;
  360. swizzle_pipe[5] = 1;
  361. }
  362. break;
  363. case 7:
  364. if (force_no_swizzle) {
  365. swizzle_pipe[0] = 0;
  366. swizzle_pipe[1] = 1;
  367. swizzle_pipe[2] = 2;
  368. swizzle_pipe[3] = 3;
  369. swizzle_pipe[4] = 4;
  370. swizzle_pipe[5] = 5;
  371. swizzle_pipe[6] = 6;
  372. } else {
  373. swizzle_pipe[0] = 0;
  374. swizzle_pipe[1] = 2;
  375. swizzle_pipe[2] = 4;
  376. swizzle_pipe[3] = 6;
  377. swizzle_pipe[4] = 3;
  378. swizzle_pipe[5] = 1;
  379. swizzle_pipe[6] = 5;
  380. }
  381. break;
  382. case 8:
  383. if (force_no_swizzle) {
  384. swizzle_pipe[0] = 0;
  385. swizzle_pipe[1] = 1;
  386. swizzle_pipe[2] = 2;
  387. swizzle_pipe[3] = 3;
  388. swizzle_pipe[4] = 4;
  389. swizzle_pipe[5] = 5;
  390. swizzle_pipe[6] = 6;
  391. swizzle_pipe[7] = 7;
  392. } else {
  393. swizzle_pipe[0] = 0;
  394. swizzle_pipe[1] = 2;
  395. swizzle_pipe[2] = 4;
  396. swizzle_pipe[3] = 6;
  397. swizzle_pipe[4] = 3;
  398. swizzle_pipe[5] = 1;
  399. swizzle_pipe[6] = 7;
  400. swizzle_pipe[7] = 5;
  401. }
  402. break;
  403. }
  404. cur_backend = 0;
  405. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  406. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  407. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  408. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  409. cur_backend = (cur_backend + 1) % R7XX_MAX_BACKENDS;
  410. }
  411. return backend_map;
  412. }
  413. static void rv770_gpu_init(struct radeon_device *rdev)
  414. {
  415. int i, j, num_qd_pipes;
  416. u32 ta_aux_cntl;
  417. u32 sx_debug_1;
  418. u32 smx_dc_ctl0;
  419. u32 db_debug3;
  420. u32 num_gs_verts_per_thread;
  421. u32 vgt_gs_per_es;
  422. u32 gs_prim_buffer_depth = 0;
  423. u32 sq_ms_fifo_sizes;
  424. u32 sq_config;
  425. u32 sq_thread_resource_mgmt;
  426. u32 hdp_host_path_cntl;
  427. u32 sq_dyn_gpr_size_simd_ab_0;
  428. u32 backend_map;
  429. u32 gb_tiling_config = 0;
  430. u32 cc_rb_backend_disable = 0;
  431. u32 cc_gc_shader_pipe_config = 0;
  432. u32 mc_arb_ramcfg;
  433. u32 db_debug4;
  434. /* setup chip specs */
  435. switch (rdev->family) {
  436. case CHIP_RV770:
  437. rdev->config.rv770.max_pipes = 4;
  438. rdev->config.rv770.max_tile_pipes = 8;
  439. rdev->config.rv770.max_simds = 10;
  440. rdev->config.rv770.max_backends = 4;
  441. rdev->config.rv770.max_gprs = 256;
  442. rdev->config.rv770.max_threads = 248;
  443. rdev->config.rv770.max_stack_entries = 512;
  444. rdev->config.rv770.max_hw_contexts = 8;
  445. rdev->config.rv770.max_gs_threads = 16 * 2;
  446. rdev->config.rv770.sx_max_export_size = 128;
  447. rdev->config.rv770.sx_max_export_pos_size = 16;
  448. rdev->config.rv770.sx_max_export_smx_size = 112;
  449. rdev->config.rv770.sq_num_cf_insts = 2;
  450. rdev->config.rv770.sx_num_of_sets = 7;
  451. rdev->config.rv770.sc_prim_fifo_size = 0xF9;
  452. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  453. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  454. break;
  455. case CHIP_RV730:
  456. rdev->config.rv770.max_pipes = 2;
  457. rdev->config.rv770.max_tile_pipes = 4;
  458. rdev->config.rv770.max_simds = 8;
  459. rdev->config.rv770.max_backends = 2;
  460. rdev->config.rv770.max_gprs = 128;
  461. rdev->config.rv770.max_threads = 248;
  462. rdev->config.rv770.max_stack_entries = 256;
  463. rdev->config.rv770.max_hw_contexts = 8;
  464. rdev->config.rv770.max_gs_threads = 16 * 2;
  465. rdev->config.rv770.sx_max_export_size = 256;
  466. rdev->config.rv770.sx_max_export_pos_size = 32;
  467. rdev->config.rv770.sx_max_export_smx_size = 224;
  468. rdev->config.rv770.sq_num_cf_insts = 2;
  469. rdev->config.rv770.sx_num_of_sets = 7;
  470. rdev->config.rv770.sc_prim_fifo_size = 0xf9;
  471. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  472. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  473. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  474. rdev->config.rv770.sx_max_export_pos_size -= 16;
  475. rdev->config.rv770.sx_max_export_smx_size += 16;
  476. }
  477. break;
  478. case CHIP_RV710:
  479. rdev->config.rv770.max_pipes = 2;
  480. rdev->config.rv770.max_tile_pipes = 2;
  481. rdev->config.rv770.max_simds = 2;
  482. rdev->config.rv770.max_backends = 1;
  483. rdev->config.rv770.max_gprs = 256;
  484. rdev->config.rv770.max_threads = 192;
  485. rdev->config.rv770.max_stack_entries = 256;
  486. rdev->config.rv770.max_hw_contexts = 4;
  487. rdev->config.rv770.max_gs_threads = 8 * 2;
  488. rdev->config.rv770.sx_max_export_size = 128;
  489. rdev->config.rv770.sx_max_export_pos_size = 16;
  490. rdev->config.rv770.sx_max_export_smx_size = 112;
  491. rdev->config.rv770.sq_num_cf_insts = 1;
  492. rdev->config.rv770.sx_num_of_sets = 7;
  493. rdev->config.rv770.sc_prim_fifo_size = 0x40;
  494. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  495. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  496. break;
  497. case CHIP_RV740:
  498. rdev->config.rv770.max_pipes = 4;
  499. rdev->config.rv770.max_tile_pipes = 4;
  500. rdev->config.rv770.max_simds = 8;
  501. rdev->config.rv770.max_backends = 4;
  502. rdev->config.rv770.max_gprs = 256;
  503. rdev->config.rv770.max_threads = 248;
  504. rdev->config.rv770.max_stack_entries = 512;
  505. rdev->config.rv770.max_hw_contexts = 8;
  506. rdev->config.rv770.max_gs_threads = 16 * 2;
  507. rdev->config.rv770.sx_max_export_size = 256;
  508. rdev->config.rv770.sx_max_export_pos_size = 32;
  509. rdev->config.rv770.sx_max_export_smx_size = 224;
  510. rdev->config.rv770.sq_num_cf_insts = 2;
  511. rdev->config.rv770.sx_num_of_sets = 7;
  512. rdev->config.rv770.sc_prim_fifo_size = 0x100;
  513. rdev->config.rv770.sc_hiz_tile_fifo_size = 0x30;
  514. rdev->config.rv770.sc_earlyz_tile_fifo_fize = 0x130;
  515. if (rdev->config.rv770.sx_max_export_pos_size > 16) {
  516. rdev->config.rv770.sx_max_export_pos_size -= 16;
  517. rdev->config.rv770.sx_max_export_smx_size += 16;
  518. }
  519. break;
  520. default:
  521. break;
  522. }
  523. /* Initialize HDP */
  524. j = 0;
  525. for (i = 0; i < 32; i++) {
  526. WREG32((0x2c14 + j), 0x00000000);
  527. WREG32((0x2c18 + j), 0x00000000);
  528. WREG32((0x2c1c + j), 0x00000000);
  529. WREG32((0x2c20 + j), 0x00000000);
  530. WREG32((0x2c24 + j), 0x00000000);
  531. j += 0x18;
  532. }
  533. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  534. /* setup tiling, simd, pipe config */
  535. mc_arb_ramcfg = RREG32(MC_ARB_RAMCFG);
  536. switch (rdev->config.rv770.max_tile_pipes) {
  537. case 1:
  538. default:
  539. gb_tiling_config |= PIPE_TILING(0);
  540. break;
  541. case 2:
  542. gb_tiling_config |= PIPE_TILING(1);
  543. break;
  544. case 4:
  545. gb_tiling_config |= PIPE_TILING(2);
  546. break;
  547. case 8:
  548. gb_tiling_config |= PIPE_TILING(3);
  549. break;
  550. }
  551. rdev->config.rv770.tiling_npipes = rdev->config.rv770.max_tile_pipes;
  552. if (rdev->family == CHIP_RV770)
  553. gb_tiling_config |= BANK_TILING(1);
  554. else
  555. gb_tiling_config |= BANK_TILING((mc_arb_ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  556. rdev->config.rv770.tiling_nbanks = 4 << ((gb_tiling_config >> 4) & 0x3);
  557. gb_tiling_config |= GROUP_SIZE(0);
  558. rdev->config.rv770.tiling_group_size = 256;
  559. if (((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT) > 3) {
  560. gb_tiling_config |= ROW_TILING(3);
  561. gb_tiling_config |= SAMPLE_SPLIT(3);
  562. } else {
  563. gb_tiling_config |=
  564. ROW_TILING(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  565. gb_tiling_config |=
  566. SAMPLE_SPLIT(((mc_arb_ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT));
  567. }
  568. gb_tiling_config |= BANK_SWAPS(1);
  569. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  570. cc_rb_backend_disable |=
  571. BACKEND_DISABLE((R7XX_MAX_BACKENDS_MASK << rdev->config.rv770.max_backends) & R7XX_MAX_BACKENDS_MASK);
  572. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  573. cc_gc_shader_pipe_config |=
  574. INACTIVE_QD_PIPES((R7XX_MAX_PIPES_MASK << rdev->config.rv770.max_pipes) & R7XX_MAX_PIPES_MASK);
  575. cc_gc_shader_pipe_config |=
  576. INACTIVE_SIMDS((R7XX_MAX_SIMDS_MASK << rdev->config.rv770.max_simds) & R7XX_MAX_SIMDS_MASK);
  577. if (rdev->family == CHIP_RV740)
  578. backend_map = 0x28;
  579. else
  580. backend_map = r700_get_tile_pipe_to_backend_map(rdev,
  581. rdev->config.rv770.max_tile_pipes,
  582. (R7XX_MAX_BACKENDS -
  583. r600_count_pipe_bits((cc_rb_backend_disable &
  584. R7XX_MAX_BACKENDS_MASK) >> 16)),
  585. (cc_rb_backend_disable >> 16));
  586. gb_tiling_config |= BACKEND_MAP(backend_map);
  587. WREG32(GB_TILING_CONFIG, gb_tiling_config);
  588. WREG32(DCP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  589. WREG32(HDP_TILING_CONFIG, (gb_tiling_config & 0xffff));
  590. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  591. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  592. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  593. WREG32(CC_SYS_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  594. WREG32(CGTS_SYS_TCC_DISABLE, 0);
  595. WREG32(CGTS_TCC_DISABLE, 0);
  596. WREG32(CGTS_USER_SYS_TCC_DISABLE, 0);
  597. WREG32(CGTS_USER_TCC_DISABLE, 0);
  598. num_qd_pipes =
  599. R7XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  600. WREG32(VGT_OUT_DEALLOC_CNTL, (num_qd_pipes * 4) & DEALLOC_DIST_MASK);
  601. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((num_qd_pipes * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  602. /* set HW defaults for 3D engine */
  603. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) |
  604. ROQ_IB2_START(0x2b)));
  605. WREG32(CP_MEQ_THRESHOLDS, STQ_SPLIT(0x30));
  606. ta_aux_cntl = RREG32(TA_CNTL_AUX);
  607. WREG32(TA_CNTL_AUX, ta_aux_cntl | DISABLE_CUBE_ANISO);
  608. sx_debug_1 = RREG32(SX_DEBUG_1);
  609. sx_debug_1 |= ENABLE_NEW_SMX_ADDRESS;
  610. WREG32(SX_DEBUG_1, sx_debug_1);
  611. smx_dc_ctl0 = RREG32(SMX_DC_CTL0);
  612. smx_dc_ctl0 &= ~CACHE_DEPTH(0x1ff);
  613. smx_dc_ctl0 |= CACHE_DEPTH((rdev->config.rv770.sx_num_of_sets * 64) - 1);
  614. WREG32(SMX_DC_CTL0, smx_dc_ctl0);
  615. if (rdev->family != CHIP_RV740)
  616. WREG32(SMX_EVENT_CTL, (ES_FLUSH_CTL(4) |
  617. GS_FLUSH_CTL(4) |
  618. ACK_FLUSH_CTL(3) |
  619. SYNC_FLUSH_CTL));
  620. db_debug3 = RREG32(DB_DEBUG3);
  621. db_debug3 &= ~DB_CLK_OFF_DELAY(0x1f);
  622. switch (rdev->family) {
  623. case CHIP_RV770:
  624. case CHIP_RV740:
  625. db_debug3 |= DB_CLK_OFF_DELAY(0x1f);
  626. break;
  627. case CHIP_RV710:
  628. case CHIP_RV730:
  629. default:
  630. db_debug3 |= DB_CLK_OFF_DELAY(2);
  631. break;
  632. }
  633. WREG32(DB_DEBUG3, db_debug3);
  634. if (rdev->family != CHIP_RV770) {
  635. db_debug4 = RREG32(DB_DEBUG4);
  636. db_debug4 |= DISABLE_TILE_COVERED_FOR_PS_ITER;
  637. WREG32(DB_DEBUG4, db_debug4);
  638. }
  639. WREG32(SX_EXPORT_BUFFER_SIZES, (COLOR_BUFFER_SIZE((rdev->config.rv770.sx_max_export_size / 4) - 1) |
  640. POSITION_BUFFER_SIZE((rdev->config.rv770.sx_max_export_pos_size / 4) - 1) |
  641. SMX_BUFFER_SIZE((rdev->config.rv770.sx_max_export_smx_size / 4) - 1)));
  642. WREG32(PA_SC_FIFO_SIZE, (SC_PRIM_FIFO_SIZE(rdev->config.rv770.sc_prim_fifo_size) |
  643. SC_HIZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_hiz_tile_fifo_size) |
  644. SC_EARLYZ_TILE_FIFO_SIZE(rdev->config.rv770.sc_earlyz_tile_fifo_fize)));
  645. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  646. WREG32(VGT_NUM_INSTANCES, 1);
  647. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  648. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(4));
  649. WREG32(CP_PERFMON_CNTL, 0);
  650. sq_ms_fifo_sizes = (CACHE_FIFO_SIZE(16 * rdev->config.rv770.sq_num_cf_insts) |
  651. DONE_FIFO_HIWATER(0xe0) |
  652. ALU_UPDATE_FIFO_HIWATER(0x8));
  653. switch (rdev->family) {
  654. case CHIP_RV770:
  655. case CHIP_RV730:
  656. case CHIP_RV710:
  657. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x1);
  658. break;
  659. case CHIP_RV740:
  660. default:
  661. sq_ms_fifo_sizes |= FETCH_FIFO_HIWATER(0x4);
  662. break;
  663. }
  664. WREG32(SQ_MS_FIFO_SIZES, sq_ms_fifo_sizes);
  665. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  666. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  667. */
  668. sq_config = RREG32(SQ_CONFIG);
  669. sq_config &= ~(PS_PRIO(3) |
  670. VS_PRIO(3) |
  671. GS_PRIO(3) |
  672. ES_PRIO(3));
  673. sq_config |= (DX9_CONSTS |
  674. VC_ENABLE |
  675. EXPORT_SRC_C |
  676. PS_PRIO(0) |
  677. VS_PRIO(1) |
  678. GS_PRIO(2) |
  679. ES_PRIO(3));
  680. if (rdev->family == CHIP_RV710)
  681. /* no vertex cache */
  682. sq_config &= ~VC_ENABLE;
  683. WREG32(SQ_CONFIG, sq_config);
  684. WREG32(SQ_GPR_RESOURCE_MGMT_1, (NUM_PS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  685. NUM_VS_GPRS((rdev->config.rv770.max_gprs * 24)/64) |
  686. NUM_CLAUSE_TEMP_GPRS(((rdev->config.rv770.max_gprs * 24)/64)/2)));
  687. WREG32(SQ_GPR_RESOURCE_MGMT_2, (NUM_GS_GPRS((rdev->config.rv770.max_gprs * 7)/64) |
  688. NUM_ES_GPRS((rdev->config.rv770.max_gprs * 7)/64)));
  689. sq_thread_resource_mgmt = (NUM_PS_THREADS((rdev->config.rv770.max_threads * 4)/8) |
  690. NUM_VS_THREADS((rdev->config.rv770.max_threads * 2)/8) |
  691. NUM_ES_THREADS((rdev->config.rv770.max_threads * 1)/8));
  692. if (((rdev->config.rv770.max_threads * 1) / 8) > rdev->config.rv770.max_gs_threads)
  693. sq_thread_resource_mgmt |= NUM_GS_THREADS(rdev->config.rv770.max_gs_threads);
  694. else
  695. sq_thread_resource_mgmt |= NUM_GS_THREADS((rdev->config.rv770.max_gs_threads * 1)/8);
  696. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  697. WREG32(SQ_STACK_RESOURCE_MGMT_1, (NUM_PS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  698. NUM_VS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  699. WREG32(SQ_STACK_RESOURCE_MGMT_2, (NUM_GS_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4) |
  700. NUM_ES_STACK_ENTRIES((rdev->config.rv770.max_stack_entries * 1)/4)));
  701. sq_dyn_gpr_size_simd_ab_0 = (SIMDA_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  702. SIMDA_RING1((rdev->config.rv770.max_gprs * 38)/64) |
  703. SIMDB_RING0((rdev->config.rv770.max_gprs * 38)/64) |
  704. SIMDB_RING1((rdev->config.rv770.max_gprs * 38)/64));
  705. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_0, sq_dyn_gpr_size_simd_ab_0);
  706. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_1, sq_dyn_gpr_size_simd_ab_0);
  707. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_2, sq_dyn_gpr_size_simd_ab_0);
  708. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_3, sq_dyn_gpr_size_simd_ab_0);
  709. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_4, sq_dyn_gpr_size_simd_ab_0);
  710. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_5, sq_dyn_gpr_size_simd_ab_0);
  711. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_6, sq_dyn_gpr_size_simd_ab_0);
  712. WREG32(SQ_DYN_GPR_SIZE_SIMD_AB_7, sq_dyn_gpr_size_simd_ab_0);
  713. WREG32(PA_SC_FORCE_EOV_MAX_CNTS, (FORCE_EOV_MAX_CLK_CNT(4095) |
  714. FORCE_EOV_MAX_REZ_CNT(255)));
  715. if (rdev->family == CHIP_RV710)
  716. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(TC_ONLY) |
  717. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  718. else
  719. WREG32(VGT_CACHE_INVALIDATION, (CACHE_INVALIDATION(VC_AND_TC) |
  720. AUTO_INVLD_EN(ES_AND_GS_AUTO)));
  721. switch (rdev->family) {
  722. case CHIP_RV770:
  723. case CHIP_RV730:
  724. case CHIP_RV740:
  725. gs_prim_buffer_depth = 384;
  726. break;
  727. case CHIP_RV710:
  728. gs_prim_buffer_depth = 128;
  729. break;
  730. default:
  731. break;
  732. }
  733. num_gs_verts_per_thread = rdev->config.rv770.max_pipes * 16;
  734. vgt_gs_per_es = gs_prim_buffer_depth + num_gs_verts_per_thread;
  735. /* Max value for this is 256 */
  736. if (vgt_gs_per_es > 256)
  737. vgt_gs_per_es = 256;
  738. WREG32(VGT_ES_PER_GS, 128);
  739. WREG32(VGT_GS_PER_ES, vgt_gs_per_es);
  740. WREG32(VGT_GS_PER_VS, 2);
  741. /* more default values. 2D/3D driver should adjust as needed */
  742. WREG32(VGT_GS_VERTEX_REUSE, 16);
  743. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  744. WREG32(VGT_STRMOUT_EN, 0);
  745. WREG32(SX_MISC, 0);
  746. WREG32(PA_SC_MODE_CNTL, 0);
  747. WREG32(PA_SC_EDGERULE, 0xaaaaaaaa);
  748. WREG32(PA_SC_AA_CONFIG, 0);
  749. WREG32(PA_SC_CLIPRECT_RULE, 0xffff);
  750. WREG32(PA_SC_LINE_STIPPLE, 0);
  751. WREG32(SPI_INPUT_Z, 0);
  752. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  753. WREG32(CB_COLOR7_FRAG, 0);
  754. /* clear render buffer base addresses */
  755. WREG32(CB_COLOR0_BASE, 0);
  756. WREG32(CB_COLOR1_BASE, 0);
  757. WREG32(CB_COLOR2_BASE, 0);
  758. WREG32(CB_COLOR3_BASE, 0);
  759. WREG32(CB_COLOR4_BASE, 0);
  760. WREG32(CB_COLOR5_BASE, 0);
  761. WREG32(CB_COLOR6_BASE, 0);
  762. WREG32(CB_COLOR7_BASE, 0);
  763. WREG32(TCP_CNTL, 0);
  764. hdp_host_path_cntl = RREG32(HDP_HOST_PATH_CNTL);
  765. WREG32(HDP_HOST_PATH_CNTL, hdp_host_path_cntl);
  766. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  767. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  768. NUM_CLIP_SEQ(3)));
  769. }
  770. int rv770_mc_init(struct radeon_device *rdev)
  771. {
  772. u32 tmp;
  773. int chansize, numchan;
  774. /* Get VRAM informations */
  775. rdev->mc.vram_is_ddr = true;
  776. tmp = RREG32(MC_ARB_RAMCFG);
  777. if (tmp & CHANSIZE_OVERRIDE) {
  778. chansize = 16;
  779. } else if (tmp & CHANSIZE_MASK) {
  780. chansize = 64;
  781. } else {
  782. chansize = 32;
  783. }
  784. tmp = RREG32(MC_SHARED_CHMAP);
  785. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  786. case 0:
  787. default:
  788. numchan = 1;
  789. break;
  790. case 1:
  791. numchan = 2;
  792. break;
  793. case 2:
  794. numchan = 4;
  795. break;
  796. case 3:
  797. numchan = 8;
  798. break;
  799. }
  800. rdev->mc.vram_width = numchan * chansize;
  801. /* Could aper size report 0 ? */
  802. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  803. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  804. /* Setup GPU memory space */
  805. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  806. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  807. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  808. /* FIXME remove this once we support unmappable VRAM */
  809. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  810. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  811. rdev->mc.real_vram_size = rdev->mc.aper_size;
  812. }
  813. r600_vram_gtt_location(rdev, &rdev->mc);
  814. radeon_update_bandwidth_info(rdev);
  815. return 0;
  816. }
  817. int rv770_gpu_reset(struct radeon_device *rdev)
  818. {
  819. /* FIXME: implement any rv770 specific bits */
  820. return r600_gpu_reset(rdev);
  821. }
  822. static int rv770_startup(struct radeon_device *rdev)
  823. {
  824. int r;
  825. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  826. r = r600_init_microcode(rdev);
  827. if (r) {
  828. DRM_ERROR("Failed to load firmware!\n");
  829. return r;
  830. }
  831. }
  832. rv770_mc_program(rdev);
  833. if (rdev->flags & RADEON_IS_AGP) {
  834. rv770_agp_enable(rdev);
  835. } else {
  836. r = rv770_pcie_gart_enable(rdev);
  837. if (r)
  838. return r;
  839. }
  840. rv770_gpu_init(rdev);
  841. r = r600_blit_init(rdev);
  842. if (r) {
  843. r600_blit_fini(rdev);
  844. rdev->asic->copy = NULL;
  845. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  846. }
  847. /* pin copy shader into vram */
  848. if (rdev->r600_blit.shader_obj) {
  849. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  850. if (unlikely(r != 0))
  851. return r;
  852. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  853. &rdev->r600_blit.shader_gpu_addr);
  854. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  855. if (r) {
  856. DRM_ERROR("failed to pin blit object %d\n", r);
  857. return r;
  858. }
  859. }
  860. /* Enable IRQ */
  861. r = r600_irq_init(rdev);
  862. if (r) {
  863. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  864. radeon_irq_kms_fini(rdev);
  865. return r;
  866. }
  867. r600_irq_set(rdev);
  868. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  869. if (r)
  870. return r;
  871. r = rv770_cp_load_microcode(rdev);
  872. if (r)
  873. return r;
  874. r = r600_cp_resume(rdev);
  875. if (r)
  876. return r;
  877. /* write back buffer are not vital so don't worry about failure */
  878. r600_wb_enable(rdev);
  879. return 0;
  880. }
  881. int rv770_resume(struct radeon_device *rdev)
  882. {
  883. int r;
  884. /* Do not reset GPU before posting, on rv770 hw unlike on r500 hw,
  885. * posting will perform necessary task to bring back GPU into good
  886. * shape.
  887. */
  888. /* post card */
  889. atom_asic_init(rdev->mode_info.atom_context);
  890. /* Initialize clocks */
  891. r = radeon_clocks_init(rdev);
  892. if (r) {
  893. return r;
  894. }
  895. r = rv770_startup(rdev);
  896. if (r) {
  897. DRM_ERROR("r600 startup failed on resume\n");
  898. return r;
  899. }
  900. r = r600_ib_test(rdev);
  901. if (r) {
  902. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  903. return r;
  904. }
  905. r = r600_audio_init(rdev);
  906. if (r) {
  907. dev_err(rdev->dev, "radeon: audio init failed\n");
  908. return r;
  909. }
  910. return r;
  911. }
  912. int rv770_suspend(struct radeon_device *rdev)
  913. {
  914. int r;
  915. r600_audio_fini(rdev);
  916. /* FIXME: we should wait for ring to be empty */
  917. r700_cp_stop(rdev);
  918. rdev->cp.ready = false;
  919. r600_irq_suspend(rdev);
  920. r600_wb_disable(rdev);
  921. rv770_pcie_gart_disable(rdev);
  922. /* unpin shaders bo */
  923. if (rdev->r600_blit.shader_obj) {
  924. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  925. if (likely(r == 0)) {
  926. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  927. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  928. }
  929. }
  930. return 0;
  931. }
  932. /* Plan is to move initialization in that function and use
  933. * helper function so that radeon_device_init pretty much
  934. * do nothing more than calling asic specific function. This
  935. * should also allow to remove a bunch of callback function
  936. * like vram_info.
  937. */
  938. int rv770_init(struct radeon_device *rdev)
  939. {
  940. int r;
  941. r = radeon_dummy_page_init(rdev);
  942. if (r)
  943. return r;
  944. /* This don't do much */
  945. r = radeon_gem_init(rdev);
  946. if (r)
  947. return r;
  948. /* Read BIOS */
  949. if (!radeon_get_bios(rdev)) {
  950. if (ASIC_IS_AVIVO(rdev))
  951. return -EINVAL;
  952. }
  953. /* Must be an ATOMBIOS */
  954. if (!rdev->is_atom_bios) {
  955. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  956. return -EINVAL;
  957. }
  958. r = radeon_atombios_init(rdev);
  959. if (r)
  960. return r;
  961. /* Post card if necessary */
  962. if (!r600_card_posted(rdev)) {
  963. if (!rdev->bios) {
  964. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  965. return -EINVAL;
  966. }
  967. DRM_INFO("GPU not posted. posting now...\n");
  968. atom_asic_init(rdev->mode_info.atom_context);
  969. }
  970. /* Initialize scratch registers */
  971. r600_scratch_init(rdev);
  972. /* Initialize surface registers */
  973. radeon_surface_init(rdev);
  974. /* Initialize clocks */
  975. radeon_get_clock_info(rdev->ddev);
  976. r = radeon_clocks_init(rdev);
  977. if (r)
  978. return r;
  979. /* Initialize power management */
  980. radeon_pm_init(rdev);
  981. /* Fence driver */
  982. r = radeon_fence_driver_init(rdev);
  983. if (r)
  984. return r;
  985. /* initialize AGP */
  986. if (rdev->flags & RADEON_IS_AGP) {
  987. r = radeon_agp_init(rdev);
  988. if (r)
  989. radeon_agp_disable(rdev);
  990. }
  991. r = rv770_mc_init(rdev);
  992. if (r)
  993. return r;
  994. /* Memory manager */
  995. r = radeon_bo_init(rdev);
  996. if (r)
  997. return r;
  998. r = radeon_irq_kms_init(rdev);
  999. if (r)
  1000. return r;
  1001. rdev->cp.ring_obj = NULL;
  1002. r600_ring_init(rdev, 1024 * 1024);
  1003. rdev->ih.ring_obj = NULL;
  1004. r600_ih_ring_init(rdev, 64 * 1024);
  1005. r = r600_pcie_gart_init(rdev);
  1006. if (r)
  1007. return r;
  1008. rdev->accel_working = true;
  1009. r = rv770_startup(rdev);
  1010. if (r) {
  1011. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1012. r600_cp_fini(rdev);
  1013. r600_wb_fini(rdev);
  1014. r600_irq_fini(rdev);
  1015. radeon_irq_kms_fini(rdev);
  1016. rv770_pcie_gart_fini(rdev);
  1017. rdev->accel_working = false;
  1018. }
  1019. if (rdev->accel_working) {
  1020. r = radeon_ib_pool_init(rdev);
  1021. if (r) {
  1022. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1023. rdev->accel_working = false;
  1024. } else {
  1025. r = r600_ib_test(rdev);
  1026. if (r) {
  1027. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1028. rdev->accel_working = false;
  1029. }
  1030. }
  1031. }
  1032. r = r600_audio_init(rdev);
  1033. if (r) {
  1034. dev_err(rdev->dev, "radeon: audio init failed\n");
  1035. return r;
  1036. }
  1037. return 0;
  1038. }
  1039. void rv770_fini(struct radeon_device *rdev)
  1040. {
  1041. radeon_pm_fini(rdev);
  1042. r600_blit_fini(rdev);
  1043. r600_cp_fini(rdev);
  1044. r600_wb_fini(rdev);
  1045. r600_irq_fini(rdev);
  1046. radeon_irq_kms_fini(rdev);
  1047. rv770_pcie_gart_fini(rdev);
  1048. radeon_gem_fini(rdev);
  1049. radeon_fence_driver_fini(rdev);
  1050. radeon_clocks_fini(rdev);
  1051. radeon_agp_fini(rdev);
  1052. radeon_bo_fini(rdev);
  1053. radeon_atombios_fini(rdev);
  1054. kfree(rdev->bios);
  1055. rdev->bios = NULL;
  1056. radeon_dummy_page_fini(rdev);
  1057. }