r600.c 80 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/seq_file.h>
  29. #include <linux/firmware.h>
  30. #include <linux/platform_device.h>
  31. #include "drmP.h"
  32. #include "radeon_drm.h"
  33. #include "radeon.h"
  34. #include "radeon_asic.h"
  35. #include "radeon_mode.h"
  36. #include "r600d.h"
  37. #include "atom.h"
  38. #include "avivod.h"
  39. #define PFP_UCODE_SIZE 576
  40. #define PM4_UCODE_SIZE 1792
  41. #define RLC_UCODE_SIZE 768
  42. #define R700_PFP_UCODE_SIZE 848
  43. #define R700_PM4_UCODE_SIZE 1360
  44. #define R700_RLC_UCODE_SIZE 1024
  45. /* Firmware Names */
  46. MODULE_FIRMWARE("radeon/R600_pfp.bin");
  47. MODULE_FIRMWARE("radeon/R600_me.bin");
  48. MODULE_FIRMWARE("radeon/RV610_pfp.bin");
  49. MODULE_FIRMWARE("radeon/RV610_me.bin");
  50. MODULE_FIRMWARE("radeon/RV630_pfp.bin");
  51. MODULE_FIRMWARE("radeon/RV630_me.bin");
  52. MODULE_FIRMWARE("radeon/RV620_pfp.bin");
  53. MODULE_FIRMWARE("radeon/RV620_me.bin");
  54. MODULE_FIRMWARE("radeon/RV635_pfp.bin");
  55. MODULE_FIRMWARE("radeon/RV635_me.bin");
  56. MODULE_FIRMWARE("radeon/RV670_pfp.bin");
  57. MODULE_FIRMWARE("radeon/RV670_me.bin");
  58. MODULE_FIRMWARE("radeon/RS780_pfp.bin");
  59. MODULE_FIRMWARE("radeon/RS780_me.bin");
  60. MODULE_FIRMWARE("radeon/RV770_pfp.bin");
  61. MODULE_FIRMWARE("radeon/RV770_me.bin");
  62. MODULE_FIRMWARE("radeon/RV730_pfp.bin");
  63. MODULE_FIRMWARE("radeon/RV730_me.bin");
  64. MODULE_FIRMWARE("radeon/RV710_pfp.bin");
  65. MODULE_FIRMWARE("radeon/RV710_me.bin");
  66. MODULE_FIRMWARE("radeon/R600_rlc.bin");
  67. MODULE_FIRMWARE("radeon/R700_rlc.bin");
  68. int r600_debugfs_mc_info_init(struct radeon_device *rdev);
  69. /* r600,rv610,rv630,rv620,rv635,rv670 */
  70. int r600_mc_wait_for_idle(struct radeon_device *rdev);
  71. void r600_gpu_init(struct radeon_device *rdev);
  72. void r600_fini(struct radeon_device *rdev);
  73. /* hpd for digital panel detect/disconnect */
  74. bool r600_hpd_sense(struct radeon_device *rdev, enum radeon_hpd_id hpd)
  75. {
  76. bool connected = false;
  77. if (ASIC_IS_DCE3(rdev)) {
  78. switch (hpd) {
  79. case RADEON_HPD_1:
  80. if (RREG32(DC_HPD1_INT_STATUS) & DC_HPDx_SENSE)
  81. connected = true;
  82. break;
  83. case RADEON_HPD_2:
  84. if (RREG32(DC_HPD2_INT_STATUS) & DC_HPDx_SENSE)
  85. connected = true;
  86. break;
  87. case RADEON_HPD_3:
  88. if (RREG32(DC_HPD3_INT_STATUS) & DC_HPDx_SENSE)
  89. connected = true;
  90. break;
  91. case RADEON_HPD_4:
  92. if (RREG32(DC_HPD4_INT_STATUS) & DC_HPDx_SENSE)
  93. connected = true;
  94. break;
  95. /* DCE 3.2 */
  96. case RADEON_HPD_5:
  97. if (RREG32(DC_HPD5_INT_STATUS) & DC_HPDx_SENSE)
  98. connected = true;
  99. break;
  100. case RADEON_HPD_6:
  101. if (RREG32(DC_HPD6_INT_STATUS) & DC_HPDx_SENSE)
  102. connected = true;
  103. break;
  104. default:
  105. break;
  106. }
  107. } else {
  108. switch (hpd) {
  109. case RADEON_HPD_1:
  110. if (RREG32(DC_HOT_PLUG_DETECT1_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  111. connected = true;
  112. break;
  113. case RADEON_HPD_2:
  114. if (RREG32(DC_HOT_PLUG_DETECT2_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  115. connected = true;
  116. break;
  117. case RADEON_HPD_3:
  118. if (RREG32(DC_HOT_PLUG_DETECT3_INT_STATUS) & DC_HOT_PLUG_DETECTx_SENSE)
  119. connected = true;
  120. break;
  121. default:
  122. break;
  123. }
  124. }
  125. return connected;
  126. }
  127. void r600_hpd_set_polarity(struct radeon_device *rdev,
  128. enum radeon_hpd_id hpd)
  129. {
  130. u32 tmp;
  131. bool connected = r600_hpd_sense(rdev, hpd);
  132. if (ASIC_IS_DCE3(rdev)) {
  133. switch (hpd) {
  134. case RADEON_HPD_1:
  135. tmp = RREG32(DC_HPD1_INT_CONTROL);
  136. if (connected)
  137. tmp &= ~DC_HPDx_INT_POLARITY;
  138. else
  139. tmp |= DC_HPDx_INT_POLARITY;
  140. WREG32(DC_HPD1_INT_CONTROL, tmp);
  141. break;
  142. case RADEON_HPD_2:
  143. tmp = RREG32(DC_HPD2_INT_CONTROL);
  144. if (connected)
  145. tmp &= ~DC_HPDx_INT_POLARITY;
  146. else
  147. tmp |= DC_HPDx_INT_POLARITY;
  148. WREG32(DC_HPD2_INT_CONTROL, tmp);
  149. break;
  150. case RADEON_HPD_3:
  151. tmp = RREG32(DC_HPD3_INT_CONTROL);
  152. if (connected)
  153. tmp &= ~DC_HPDx_INT_POLARITY;
  154. else
  155. tmp |= DC_HPDx_INT_POLARITY;
  156. WREG32(DC_HPD3_INT_CONTROL, tmp);
  157. break;
  158. case RADEON_HPD_4:
  159. tmp = RREG32(DC_HPD4_INT_CONTROL);
  160. if (connected)
  161. tmp &= ~DC_HPDx_INT_POLARITY;
  162. else
  163. tmp |= DC_HPDx_INT_POLARITY;
  164. WREG32(DC_HPD4_INT_CONTROL, tmp);
  165. break;
  166. case RADEON_HPD_5:
  167. tmp = RREG32(DC_HPD5_INT_CONTROL);
  168. if (connected)
  169. tmp &= ~DC_HPDx_INT_POLARITY;
  170. else
  171. tmp |= DC_HPDx_INT_POLARITY;
  172. WREG32(DC_HPD5_INT_CONTROL, tmp);
  173. break;
  174. /* DCE 3.2 */
  175. case RADEON_HPD_6:
  176. tmp = RREG32(DC_HPD6_INT_CONTROL);
  177. if (connected)
  178. tmp &= ~DC_HPDx_INT_POLARITY;
  179. else
  180. tmp |= DC_HPDx_INT_POLARITY;
  181. WREG32(DC_HPD6_INT_CONTROL, tmp);
  182. break;
  183. default:
  184. break;
  185. }
  186. } else {
  187. switch (hpd) {
  188. case RADEON_HPD_1:
  189. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  190. if (connected)
  191. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  192. else
  193. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  194. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  195. break;
  196. case RADEON_HPD_2:
  197. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  198. if (connected)
  199. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  200. else
  201. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  202. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  203. break;
  204. case RADEON_HPD_3:
  205. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  206. if (connected)
  207. tmp &= ~DC_HOT_PLUG_DETECTx_INT_POLARITY;
  208. else
  209. tmp |= DC_HOT_PLUG_DETECTx_INT_POLARITY;
  210. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  211. break;
  212. default:
  213. break;
  214. }
  215. }
  216. }
  217. void r600_hpd_init(struct radeon_device *rdev)
  218. {
  219. struct drm_device *dev = rdev->ddev;
  220. struct drm_connector *connector;
  221. if (ASIC_IS_DCE3(rdev)) {
  222. u32 tmp = DC_HPDx_CONNECTION_TIMER(0x9c4) | DC_HPDx_RX_INT_TIMER(0xfa);
  223. if (ASIC_IS_DCE32(rdev))
  224. tmp |= DC_HPDx_EN;
  225. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  226. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  227. switch (radeon_connector->hpd.hpd) {
  228. case RADEON_HPD_1:
  229. WREG32(DC_HPD1_CONTROL, tmp);
  230. rdev->irq.hpd[0] = true;
  231. break;
  232. case RADEON_HPD_2:
  233. WREG32(DC_HPD2_CONTROL, tmp);
  234. rdev->irq.hpd[1] = true;
  235. break;
  236. case RADEON_HPD_3:
  237. WREG32(DC_HPD3_CONTROL, tmp);
  238. rdev->irq.hpd[2] = true;
  239. break;
  240. case RADEON_HPD_4:
  241. WREG32(DC_HPD4_CONTROL, tmp);
  242. rdev->irq.hpd[3] = true;
  243. break;
  244. /* DCE 3.2 */
  245. case RADEON_HPD_5:
  246. WREG32(DC_HPD5_CONTROL, tmp);
  247. rdev->irq.hpd[4] = true;
  248. break;
  249. case RADEON_HPD_6:
  250. WREG32(DC_HPD6_CONTROL, tmp);
  251. rdev->irq.hpd[5] = true;
  252. break;
  253. default:
  254. break;
  255. }
  256. }
  257. } else {
  258. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  259. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  260. switch (radeon_connector->hpd.hpd) {
  261. case RADEON_HPD_1:
  262. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  263. rdev->irq.hpd[0] = true;
  264. break;
  265. case RADEON_HPD_2:
  266. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  267. rdev->irq.hpd[1] = true;
  268. break;
  269. case RADEON_HPD_3:
  270. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, DC_HOT_PLUG_DETECTx_EN);
  271. rdev->irq.hpd[2] = true;
  272. break;
  273. default:
  274. break;
  275. }
  276. }
  277. }
  278. if (rdev->irq.installed)
  279. r600_irq_set(rdev);
  280. }
  281. void r600_hpd_fini(struct radeon_device *rdev)
  282. {
  283. struct drm_device *dev = rdev->ddev;
  284. struct drm_connector *connector;
  285. if (ASIC_IS_DCE3(rdev)) {
  286. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  287. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  288. switch (radeon_connector->hpd.hpd) {
  289. case RADEON_HPD_1:
  290. WREG32(DC_HPD1_CONTROL, 0);
  291. rdev->irq.hpd[0] = false;
  292. break;
  293. case RADEON_HPD_2:
  294. WREG32(DC_HPD2_CONTROL, 0);
  295. rdev->irq.hpd[1] = false;
  296. break;
  297. case RADEON_HPD_3:
  298. WREG32(DC_HPD3_CONTROL, 0);
  299. rdev->irq.hpd[2] = false;
  300. break;
  301. case RADEON_HPD_4:
  302. WREG32(DC_HPD4_CONTROL, 0);
  303. rdev->irq.hpd[3] = false;
  304. break;
  305. /* DCE 3.2 */
  306. case RADEON_HPD_5:
  307. WREG32(DC_HPD5_CONTROL, 0);
  308. rdev->irq.hpd[4] = false;
  309. break;
  310. case RADEON_HPD_6:
  311. WREG32(DC_HPD6_CONTROL, 0);
  312. rdev->irq.hpd[5] = false;
  313. break;
  314. default:
  315. break;
  316. }
  317. }
  318. } else {
  319. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  320. struct radeon_connector *radeon_connector = to_radeon_connector(connector);
  321. switch (radeon_connector->hpd.hpd) {
  322. case RADEON_HPD_1:
  323. WREG32(DC_HOT_PLUG_DETECT1_CONTROL, 0);
  324. rdev->irq.hpd[0] = false;
  325. break;
  326. case RADEON_HPD_2:
  327. WREG32(DC_HOT_PLUG_DETECT2_CONTROL, 0);
  328. rdev->irq.hpd[1] = false;
  329. break;
  330. case RADEON_HPD_3:
  331. WREG32(DC_HOT_PLUG_DETECT3_CONTROL, 0);
  332. rdev->irq.hpd[2] = false;
  333. break;
  334. default:
  335. break;
  336. }
  337. }
  338. }
  339. }
  340. /*
  341. * R600 PCIE GART
  342. */
  343. void r600_pcie_gart_tlb_flush(struct radeon_device *rdev)
  344. {
  345. unsigned i;
  346. u32 tmp;
  347. /* flush hdp cache so updates hit vram */
  348. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  349. WREG32(VM_CONTEXT0_INVALIDATION_LOW_ADDR, rdev->mc.gtt_start >> 12);
  350. WREG32(VM_CONTEXT0_INVALIDATION_HIGH_ADDR, (rdev->mc.gtt_end - 1) >> 12);
  351. WREG32(VM_CONTEXT0_REQUEST_RESPONSE, REQUEST_TYPE(1));
  352. for (i = 0; i < rdev->usec_timeout; i++) {
  353. /* read MC_STATUS */
  354. tmp = RREG32(VM_CONTEXT0_REQUEST_RESPONSE);
  355. tmp = (tmp & RESPONSE_TYPE_MASK) >> RESPONSE_TYPE_SHIFT;
  356. if (tmp == 2) {
  357. printk(KERN_WARNING "[drm] r600 flush TLB failed\n");
  358. return;
  359. }
  360. if (tmp) {
  361. return;
  362. }
  363. udelay(1);
  364. }
  365. }
  366. int r600_pcie_gart_init(struct radeon_device *rdev)
  367. {
  368. int r;
  369. if (rdev->gart.table.vram.robj) {
  370. WARN(1, "R600 PCIE GART already initialized.\n");
  371. return 0;
  372. }
  373. /* Initialize common gart structure */
  374. r = radeon_gart_init(rdev);
  375. if (r)
  376. return r;
  377. rdev->gart.table_size = rdev->gart.num_gpu_pages * 8;
  378. return radeon_gart_table_vram_alloc(rdev);
  379. }
  380. int r600_pcie_gart_enable(struct radeon_device *rdev)
  381. {
  382. u32 tmp;
  383. int r, i;
  384. if (rdev->gart.table.vram.robj == NULL) {
  385. dev_err(rdev->dev, "No VRAM object for PCIE GART.\n");
  386. return -EINVAL;
  387. }
  388. r = radeon_gart_table_vram_pin(rdev);
  389. if (r)
  390. return r;
  391. radeon_gart_restore(rdev);
  392. /* Setup L2 cache */
  393. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  394. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  395. EFFECTIVE_L2_QUEUE_SIZE(7));
  396. WREG32(VM_L2_CNTL2, 0);
  397. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  398. /* Setup TLB control */
  399. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  400. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  401. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  402. ENABLE_WAIT_L2_QUERY;
  403. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  404. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  405. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  406. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  407. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  408. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  409. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  410. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  411. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  412. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  413. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  414. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  415. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  416. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  417. WREG32(VM_CONTEXT0_PAGE_TABLE_START_ADDR, rdev->mc.gtt_start >> 12);
  418. WREG32(VM_CONTEXT0_PAGE_TABLE_END_ADDR, rdev->mc.gtt_end >> 12);
  419. WREG32(VM_CONTEXT0_PAGE_TABLE_BASE_ADDR, rdev->gart.table_addr >> 12);
  420. WREG32(VM_CONTEXT0_CNTL, ENABLE_CONTEXT | PAGE_TABLE_DEPTH(0) |
  421. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT);
  422. WREG32(VM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  423. (u32)(rdev->dummy_page.addr >> 12));
  424. for (i = 1; i < 7; i++)
  425. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  426. r600_pcie_gart_tlb_flush(rdev);
  427. rdev->gart.ready = true;
  428. return 0;
  429. }
  430. void r600_pcie_gart_disable(struct radeon_device *rdev)
  431. {
  432. u32 tmp;
  433. int i, r;
  434. /* Disable all tables */
  435. for (i = 0; i < 7; i++)
  436. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  437. /* Disable L2 cache */
  438. WREG32(VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING |
  439. EFFECTIVE_L2_QUEUE_SIZE(7));
  440. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  441. /* Setup L1 TLB control */
  442. tmp = EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  443. ENABLE_WAIT_L2_QUERY;
  444. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  445. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  446. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  447. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  448. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  449. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  450. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  451. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  452. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp);
  453. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp);
  454. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  455. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  456. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp);
  457. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  458. if (rdev->gart.table.vram.robj) {
  459. r = radeon_bo_reserve(rdev->gart.table.vram.robj, false);
  460. if (likely(r == 0)) {
  461. radeon_bo_kunmap(rdev->gart.table.vram.robj);
  462. radeon_bo_unpin(rdev->gart.table.vram.robj);
  463. radeon_bo_unreserve(rdev->gart.table.vram.robj);
  464. }
  465. }
  466. }
  467. void r600_pcie_gart_fini(struct radeon_device *rdev)
  468. {
  469. radeon_gart_fini(rdev);
  470. r600_pcie_gart_disable(rdev);
  471. radeon_gart_table_vram_free(rdev);
  472. }
  473. void r600_agp_enable(struct radeon_device *rdev)
  474. {
  475. u32 tmp;
  476. int i;
  477. /* Setup L2 cache */
  478. WREG32(VM_L2_CNTL, ENABLE_L2_CACHE | ENABLE_L2_FRAGMENT_PROCESSING |
  479. ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE |
  480. EFFECTIVE_L2_QUEUE_SIZE(7));
  481. WREG32(VM_L2_CNTL2, 0);
  482. WREG32(VM_L2_CNTL3, BANK_SELECT_0(0) | BANK_SELECT_1(1));
  483. /* Setup TLB control */
  484. tmp = ENABLE_L1_TLB | ENABLE_L1_FRAGMENT_PROCESSING |
  485. SYSTEM_ACCESS_MODE_NOT_IN_SYS |
  486. EFFECTIVE_L1_TLB_SIZE(5) | EFFECTIVE_L1_QUEUE_SIZE(5) |
  487. ENABLE_WAIT_L2_QUERY;
  488. WREG32(MC_VM_L1_TLB_MCB_RD_SYS_CNTL, tmp);
  489. WREG32(MC_VM_L1_TLB_MCB_WR_SYS_CNTL, tmp);
  490. WREG32(MC_VM_L1_TLB_MCB_RD_HDP_CNTL, tmp | ENABLE_L1_STRICT_ORDERING);
  491. WREG32(MC_VM_L1_TLB_MCB_WR_HDP_CNTL, tmp);
  492. WREG32(MC_VM_L1_TLB_MCD_RD_A_CNTL, tmp);
  493. WREG32(MC_VM_L1_TLB_MCD_WR_A_CNTL, tmp);
  494. WREG32(MC_VM_L1_TLB_MCD_RD_B_CNTL, tmp);
  495. WREG32(MC_VM_L1_TLB_MCD_WR_B_CNTL, tmp);
  496. WREG32(MC_VM_L1_TLB_MCB_RD_GFX_CNTL, tmp);
  497. WREG32(MC_VM_L1_TLB_MCB_WR_GFX_CNTL, tmp);
  498. WREG32(MC_VM_L1_TLB_MCB_RD_PDMA_CNTL, tmp);
  499. WREG32(MC_VM_L1_TLB_MCB_WR_PDMA_CNTL, tmp);
  500. WREG32(MC_VM_L1_TLB_MCB_RD_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  501. WREG32(MC_VM_L1_TLB_MCB_WR_SEM_CNTL, tmp | ENABLE_SEMAPHORE_MODE);
  502. for (i = 0; i < 7; i++)
  503. WREG32(VM_CONTEXT0_CNTL + (i * 4), 0);
  504. }
  505. int r600_mc_wait_for_idle(struct radeon_device *rdev)
  506. {
  507. unsigned i;
  508. u32 tmp;
  509. for (i = 0; i < rdev->usec_timeout; i++) {
  510. /* read MC_STATUS */
  511. tmp = RREG32(R_000E50_SRBM_STATUS) & 0x3F00;
  512. if (!tmp)
  513. return 0;
  514. udelay(1);
  515. }
  516. return -1;
  517. }
  518. static void r600_mc_program(struct radeon_device *rdev)
  519. {
  520. struct rv515_mc_save save;
  521. u32 tmp;
  522. int i, j;
  523. /* Initialize HDP */
  524. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  525. WREG32((0x2c14 + j), 0x00000000);
  526. WREG32((0x2c18 + j), 0x00000000);
  527. WREG32((0x2c1c + j), 0x00000000);
  528. WREG32((0x2c20 + j), 0x00000000);
  529. WREG32((0x2c24 + j), 0x00000000);
  530. }
  531. WREG32(HDP_REG_COHERENCY_FLUSH_CNTL, 0);
  532. rv515_mc_stop(rdev, &save);
  533. if (r600_mc_wait_for_idle(rdev)) {
  534. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  535. }
  536. /* Lockout access through VGA aperture (doesn't exist before R600) */
  537. WREG32(VGA_HDP_CONTROL, VGA_MEMORY_DISABLE);
  538. /* Update configuration */
  539. if (rdev->flags & RADEON_IS_AGP) {
  540. if (rdev->mc.vram_start < rdev->mc.gtt_start) {
  541. /* VRAM before AGP */
  542. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  543. rdev->mc.vram_start >> 12);
  544. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  545. rdev->mc.gtt_end >> 12);
  546. } else {
  547. /* VRAM after AGP */
  548. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR,
  549. rdev->mc.gtt_start >> 12);
  550. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  551. rdev->mc.vram_end >> 12);
  552. }
  553. } else {
  554. WREG32(MC_VM_SYSTEM_APERTURE_LOW_ADDR, rdev->mc.vram_start >> 12);
  555. WREG32(MC_VM_SYSTEM_APERTURE_HIGH_ADDR, rdev->mc.vram_end >> 12);
  556. }
  557. WREG32(MC_VM_SYSTEM_APERTURE_DEFAULT_ADDR, 0);
  558. tmp = ((rdev->mc.vram_end >> 24) & 0xFFFF) << 16;
  559. tmp |= ((rdev->mc.vram_start >> 24) & 0xFFFF);
  560. WREG32(MC_VM_FB_LOCATION, tmp);
  561. WREG32(HDP_NONSURFACE_BASE, (rdev->mc.vram_start >> 8));
  562. WREG32(HDP_NONSURFACE_INFO, (2 << 7));
  563. WREG32(HDP_NONSURFACE_SIZE, rdev->mc.mc_vram_size | 0x3FF);
  564. if (rdev->flags & RADEON_IS_AGP) {
  565. WREG32(MC_VM_AGP_TOP, rdev->mc.gtt_end >> 22);
  566. WREG32(MC_VM_AGP_BOT, rdev->mc.gtt_start >> 22);
  567. WREG32(MC_VM_AGP_BASE, rdev->mc.agp_base >> 22);
  568. } else {
  569. WREG32(MC_VM_AGP_BASE, 0);
  570. WREG32(MC_VM_AGP_TOP, 0x0FFFFFFF);
  571. WREG32(MC_VM_AGP_BOT, 0x0FFFFFFF);
  572. }
  573. if (r600_mc_wait_for_idle(rdev)) {
  574. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  575. }
  576. rv515_mc_resume(rdev, &save);
  577. /* we need to own VRAM, so turn off the VGA renderer here
  578. * to stop it overwriting our objects */
  579. rv515_vga_render_disable(rdev);
  580. }
  581. /**
  582. * r600_vram_gtt_location - try to find VRAM & GTT location
  583. * @rdev: radeon device structure holding all necessary informations
  584. * @mc: memory controller structure holding memory informations
  585. *
  586. * Function will place try to place VRAM at same place as in CPU (PCI)
  587. * address space as some GPU seems to have issue when we reprogram at
  588. * different address space.
  589. *
  590. * If there is not enough space to fit the unvisible VRAM after the
  591. * aperture then we limit the VRAM size to the aperture.
  592. *
  593. * If we are using AGP then place VRAM adjacent to AGP aperture are we need
  594. * them to be in one from GPU point of view so that we can program GPU to
  595. * catch access outside them (weird GPU policy see ??).
  596. *
  597. * This function will never fails, worst case are limiting VRAM or GTT.
  598. *
  599. * Note: GTT start, end, size should be initialized before calling this
  600. * function on AGP platform.
  601. */
  602. void r600_vram_gtt_location(struct radeon_device *rdev, struct radeon_mc *mc)
  603. {
  604. u64 size_bf, size_af;
  605. if (mc->mc_vram_size > 0xE0000000) {
  606. /* leave room for at least 512M GTT */
  607. dev_warn(rdev->dev, "limiting VRAM\n");
  608. mc->real_vram_size = 0xE0000000;
  609. mc->mc_vram_size = 0xE0000000;
  610. }
  611. if (rdev->flags & RADEON_IS_AGP) {
  612. size_bf = mc->gtt_start;
  613. size_af = 0xFFFFFFFF - mc->gtt_end + 1;
  614. if (size_bf > size_af) {
  615. if (mc->mc_vram_size > size_bf) {
  616. dev_warn(rdev->dev, "limiting VRAM\n");
  617. mc->real_vram_size = size_bf;
  618. mc->mc_vram_size = size_bf;
  619. }
  620. mc->vram_start = mc->gtt_start - mc->mc_vram_size;
  621. } else {
  622. if (mc->mc_vram_size > size_af) {
  623. dev_warn(rdev->dev, "limiting VRAM\n");
  624. mc->real_vram_size = size_af;
  625. mc->mc_vram_size = size_af;
  626. }
  627. mc->vram_start = mc->gtt_end;
  628. }
  629. mc->vram_end = mc->vram_start + mc->mc_vram_size - 1;
  630. dev_info(rdev->dev, "VRAM: %lluM 0x%08llX - 0x%08llX (%lluM used)\n",
  631. mc->mc_vram_size >> 20, mc->vram_start,
  632. mc->vram_end, mc->real_vram_size >> 20);
  633. } else {
  634. u64 base = 0;
  635. if (rdev->flags & RADEON_IS_IGP)
  636. base = (RREG32(MC_VM_FB_LOCATION) & 0xFFFF) << 24;
  637. radeon_vram_location(rdev, &rdev->mc, base);
  638. radeon_gtt_location(rdev, mc);
  639. }
  640. }
  641. int r600_mc_init(struct radeon_device *rdev)
  642. {
  643. u32 tmp;
  644. int chansize, numchan;
  645. /* Get VRAM informations */
  646. rdev->mc.vram_is_ddr = true;
  647. tmp = RREG32(RAMCFG);
  648. if (tmp & CHANSIZE_OVERRIDE) {
  649. chansize = 16;
  650. } else if (tmp & CHANSIZE_MASK) {
  651. chansize = 64;
  652. } else {
  653. chansize = 32;
  654. }
  655. tmp = RREG32(CHMAP);
  656. switch ((tmp & NOOFCHAN_MASK) >> NOOFCHAN_SHIFT) {
  657. case 0:
  658. default:
  659. numchan = 1;
  660. break;
  661. case 1:
  662. numchan = 2;
  663. break;
  664. case 2:
  665. numchan = 4;
  666. break;
  667. case 3:
  668. numchan = 8;
  669. break;
  670. }
  671. rdev->mc.vram_width = numchan * chansize;
  672. /* Could aper size report 0 ? */
  673. rdev->mc.aper_base = drm_get_resource_start(rdev->ddev, 0);
  674. rdev->mc.aper_size = drm_get_resource_len(rdev->ddev, 0);
  675. /* Setup GPU memory space */
  676. rdev->mc.mc_vram_size = RREG32(CONFIG_MEMSIZE);
  677. rdev->mc.real_vram_size = RREG32(CONFIG_MEMSIZE);
  678. rdev->mc.visible_vram_size = rdev->mc.aper_size;
  679. /* FIXME remove this once we support unmappable VRAM */
  680. if (rdev->mc.mc_vram_size > rdev->mc.aper_size) {
  681. rdev->mc.mc_vram_size = rdev->mc.aper_size;
  682. rdev->mc.real_vram_size = rdev->mc.aper_size;
  683. }
  684. r600_vram_gtt_location(rdev, &rdev->mc);
  685. if (rdev->flags & RADEON_IS_IGP)
  686. rdev->mc.igp_sideport_enabled = radeon_atombios_sideport_present(rdev);
  687. radeon_update_bandwidth_info(rdev);
  688. return 0;
  689. }
  690. /* We doesn't check that the GPU really needs a reset we simply do the
  691. * reset, it's up to the caller to determine if the GPU needs one. We
  692. * might add an helper function to check that.
  693. */
  694. int r600_gpu_soft_reset(struct radeon_device *rdev)
  695. {
  696. struct rv515_mc_save save;
  697. u32 grbm_busy_mask = S_008010_VC_BUSY(1) | S_008010_VGT_BUSY_NO_DMA(1) |
  698. S_008010_VGT_BUSY(1) | S_008010_TA03_BUSY(1) |
  699. S_008010_TC_BUSY(1) | S_008010_SX_BUSY(1) |
  700. S_008010_SH_BUSY(1) | S_008010_SPI03_BUSY(1) |
  701. S_008010_SMX_BUSY(1) | S_008010_SC_BUSY(1) |
  702. S_008010_PA_BUSY(1) | S_008010_DB03_BUSY(1) |
  703. S_008010_CR_BUSY(1) | S_008010_CB03_BUSY(1) |
  704. S_008010_GUI_ACTIVE(1);
  705. u32 grbm2_busy_mask = S_008014_SPI0_BUSY(1) | S_008014_SPI1_BUSY(1) |
  706. S_008014_SPI2_BUSY(1) | S_008014_SPI3_BUSY(1) |
  707. S_008014_TA0_BUSY(1) | S_008014_TA1_BUSY(1) |
  708. S_008014_TA2_BUSY(1) | S_008014_TA3_BUSY(1) |
  709. S_008014_DB0_BUSY(1) | S_008014_DB1_BUSY(1) |
  710. S_008014_DB2_BUSY(1) | S_008014_DB3_BUSY(1) |
  711. S_008014_CB0_BUSY(1) | S_008014_CB1_BUSY(1) |
  712. S_008014_CB2_BUSY(1) | S_008014_CB3_BUSY(1);
  713. u32 srbm_reset = 0;
  714. u32 tmp;
  715. dev_info(rdev->dev, "GPU softreset \n");
  716. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  717. RREG32(R_008010_GRBM_STATUS));
  718. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  719. RREG32(R_008014_GRBM_STATUS2));
  720. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  721. RREG32(R_000E50_SRBM_STATUS));
  722. rv515_mc_stop(rdev, &save);
  723. if (r600_mc_wait_for_idle(rdev)) {
  724. dev_warn(rdev->dev, "Wait for MC idle timedout !\n");
  725. }
  726. /* Disable CP parsing/prefetching */
  727. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(0xff));
  728. /* Check if any of the rendering block is busy and reset it */
  729. if ((RREG32(R_008010_GRBM_STATUS) & grbm_busy_mask) ||
  730. (RREG32(R_008014_GRBM_STATUS2) & grbm2_busy_mask)) {
  731. tmp = S_008020_SOFT_RESET_CR(1) |
  732. S_008020_SOFT_RESET_DB(1) |
  733. S_008020_SOFT_RESET_CB(1) |
  734. S_008020_SOFT_RESET_PA(1) |
  735. S_008020_SOFT_RESET_SC(1) |
  736. S_008020_SOFT_RESET_SMX(1) |
  737. S_008020_SOFT_RESET_SPI(1) |
  738. S_008020_SOFT_RESET_SX(1) |
  739. S_008020_SOFT_RESET_SH(1) |
  740. S_008020_SOFT_RESET_TC(1) |
  741. S_008020_SOFT_RESET_TA(1) |
  742. S_008020_SOFT_RESET_VC(1) |
  743. S_008020_SOFT_RESET_VGT(1);
  744. dev_info(rdev->dev, " R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  745. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  746. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  747. udelay(50);
  748. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  749. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  750. }
  751. /* Reset CP (we always reset CP) */
  752. tmp = S_008020_SOFT_RESET_CP(1);
  753. dev_info(rdev->dev, "R_008020_GRBM_SOFT_RESET=0x%08X\n", tmp);
  754. WREG32(R_008020_GRBM_SOFT_RESET, tmp);
  755. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  756. udelay(50);
  757. WREG32(R_008020_GRBM_SOFT_RESET, 0);
  758. (void)RREG32(R_008020_GRBM_SOFT_RESET);
  759. /* Reset others GPU block if necessary */
  760. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  761. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  762. if (G_000E50_GRBM_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  763. srbm_reset |= S_000E60_SOFT_RESET_GRBM(1);
  764. if (G_000E50_HI_RQ_PENDING(RREG32(R_000E50_SRBM_STATUS)))
  765. srbm_reset |= S_000E60_SOFT_RESET_IH(1);
  766. if (G_000E50_VMC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  767. srbm_reset |= S_000E60_SOFT_RESET_VMC(1);
  768. if (G_000E50_MCB_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  769. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  770. if (G_000E50_MCDZ_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  771. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  772. if (G_000E50_MCDY_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  773. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  774. if (G_000E50_MCDX_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  775. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  776. if (G_000E50_MCDW_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  777. srbm_reset |= S_000E60_SOFT_RESET_MC(1);
  778. if (G_000E50_RLC_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  779. srbm_reset |= S_000E60_SOFT_RESET_RLC(1);
  780. if (G_000E50_SEM_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  781. srbm_reset |= S_000E60_SOFT_RESET_SEM(1);
  782. if (G_000E50_BIF_BUSY(RREG32(R_000E50_SRBM_STATUS)))
  783. srbm_reset |= S_000E60_SOFT_RESET_BIF(1);
  784. dev_info(rdev->dev, " R_000E60_SRBM_SOFT_RESET=0x%08X\n", srbm_reset);
  785. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  786. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  787. udelay(50);
  788. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  789. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  790. WREG32(R_000E60_SRBM_SOFT_RESET, srbm_reset);
  791. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  792. udelay(50);
  793. WREG32(R_000E60_SRBM_SOFT_RESET, 0);
  794. (void)RREG32(R_000E60_SRBM_SOFT_RESET);
  795. /* Wait a little for things to settle down */
  796. udelay(50);
  797. dev_info(rdev->dev, " R_008010_GRBM_STATUS=0x%08X\n",
  798. RREG32(R_008010_GRBM_STATUS));
  799. dev_info(rdev->dev, " R_008014_GRBM_STATUS2=0x%08X\n",
  800. RREG32(R_008014_GRBM_STATUS2));
  801. dev_info(rdev->dev, " R_000E50_SRBM_STATUS=0x%08X\n",
  802. RREG32(R_000E50_SRBM_STATUS));
  803. /* After reset we need to reinit the asic as GPU often endup in an
  804. * incoherent state.
  805. */
  806. atom_asic_init(rdev->mode_info.atom_context);
  807. rv515_mc_resume(rdev, &save);
  808. return 0;
  809. }
  810. int r600_gpu_reset(struct radeon_device *rdev)
  811. {
  812. return r600_gpu_soft_reset(rdev);
  813. }
  814. static u32 r600_get_tile_pipe_to_backend_map(u32 num_tile_pipes,
  815. u32 num_backends,
  816. u32 backend_disable_mask)
  817. {
  818. u32 backend_map = 0;
  819. u32 enabled_backends_mask;
  820. u32 enabled_backends_count;
  821. u32 cur_pipe;
  822. u32 swizzle_pipe[R6XX_MAX_PIPES];
  823. u32 cur_backend;
  824. u32 i;
  825. if (num_tile_pipes > R6XX_MAX_PIPES)
  826. num_tile_pipes = R6XX_MAX_PIPES;
  827. if (num_tile_pipes < 1)
  828. num_tile_pipes = 1;
  829. if (num_backends > R6XX_MAX_BACKENDS)
  830. num_backends = R6XX_MAX_BACKENDS;
  831. if (num_backends < 1)
  832. num_backends = 1;
  833. enabled_backends_mask = 0;
  834. enabled_backends_count = 0;
  835. for (i = 0; i < R6XX_MAX_BACKENDS; ++i) {
  836. if (((backend_disable_mask >> i) & 1) == 0) {
  837. enabled_backends_mask |= (1 << i);
  838. ++enabled_backends_count;
  839. }
  840. if (enabled_backends_count == num_backends)
  841. break;
  842. }
  843. if (enabled_backends_count == 0) {
  844. enabled_backends_mask = 1;
  845. enabled_backends_count = 1;
  846. }
  847. if (enabled_backends_count != num_backends)
  848. num_backends = enabled_backends_count;
  849. memset((uint8_t *)&swizzle_pipe[0], 0, sizeof(u32) * R6XX_MAX_PIPES);
  850. switch (num_tile_pipes) {
  851. case 1:
  852. swizzle_pipe[0] = 0;
  853. break;
  854. case 2:
  855. swizzle_pipe[0] = 0;
  856. swizzle_pipe[1] = 1;
  857. break;
  858. case 3:
  859. swizzle_pipe[0] = 0;
  860. swizzle_pipe[1] = 1;
  861. swizzle_pipe[2] = 2;
  862. break;
  863. case 4:
  864. swizzle_pipe[0] = 0;
  865. swizzle_pipe[1] = 1;
  866. swizzle_pipe[2] = 2;
  867. swizzle_pipe[3] = 3;
  868. break;
  869. case 5:
  870. swizzle_pipe[0] = 0;
  871. swizzle_pipe[1] = 1;
  872. swizzle_pipe[2] = 2;
  873. swizzle_pipe[3] = 3;
  874. swizzle_pipe[4] = 4;
  875. break;
  876. case 6:
  877. swizzle_pipe[0] = 0;
  878. swizzle_pipe[1] = 2;
  879. swizzle_pipe[2] = 4;
  880. swizzle_pipe[3] = 5;
  881. swizzle_pipe[4] = 1;
  882. swizzle_pipe[5] = 3;
  883. break;
  884. case 7:
  885. swizzle_pipe[0] = 0;
  886. swizzle_pipe[1] = 2;
  887. swizzle_pipe[2] = 4;
  888. swizzle_pipe[3] = 6;
  889. swizzle_pipe[4] = 1;
  890. swizzle_pipe[5] = 3;
  891. swizzle_pipe[6] = 5;
  892. break;
  893. case 8:
  894. swizzle_pipe[0] = 0;
  895. swizzle_pipe[1] = 2;
  896. swizzle_pipe[2] = 4;
  897. swizzle_pipe[3] = 6;
  898. swizzle_pipe[4] = 1;
  899. swizzle_pipe[5] = 3;
  900. swizzle_pipe[6] = 5;
  901. swizzle_pipe[7] = 7;
  902. break;
  903. }
  904. cur_backend = 0;
  905. for (cur_pipe = 0; cur_pipe < num_tile_pipes; ++cur_pipe) {
  906. while (((1 << cur_backend) & enabled_backends_mask) == 0)
  907. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  908. backend_map |= (u32)(((cur_backend & 3) << (swizzle_pipe[cur_pipe] * 2)));
  909. cur_backend = (cur_backend + 1) % R6XX_MAX_BACKENDS;
  910. }
  911. return backend_map;
  912. }
  913. int r600_count_pipe_bits(uint32_t val)
  914. {
  915. int i, ret = 0;
  916. for (i = 0; i < 32; i++) {
  917. ret += val & 1;
  918. val >>= 1;
  919. }
  920. return ret;
  921. }
  922. void r600_gpu_init(struct radeon_device *rdev)
  923. {
  924. u32 tiling_config;
  925. u32 ramcfg;
  926. u32 backend_map;
  927. u32 cc_rb_backend_disable;
  928. u32 cc_gc_shader_pipe_config;
  929. u32 tmp;
  930. int i, j;
  931. u32 sq_config;
  932. u32 sq_gpr_resource_mgmt_1 = 0;
  933. u32 sq_gpr_resource_mgmt_2 = 0;
  934. u32 sq_thread_resource_mgmt = 0;
  935. u32 sq_stack_resource_mgmt_1 = 0;
  936. u32 sq_stack_resource_mgmt_2 = 0;
  937. /* FIXME: implement */
  938. switch (rdev->family) {
  939. case CHIP_R600:
  940. rdev->config.r600.max_pipes = 4;
  941. rdev->config.r600.max_tile_pipes = 8;
  942. rdev->config.r600.max_simds = 4;
  943. rdev->config.r600.max_backends = 4;
  944. rdev->config.r600.max_gprs = 256;
  945. rdev->config.r600.max_threads = 192;
  946. rdev->config.r600.max_stack_entries = 256;
  947. rdev->config.r600.max_hw_contexts = 8;
  948. rdev->config.r600.max_gs_threads = 16;
  949. rdev->config.r600.sx_max_export_size = 128;
  950. rdev->config.r600.sx_max_export_pos_size = 16;
  951. rdev->config.r600.sx_max_export_smx_size = 128;
  952. rdev->config.r600.sq_num_cf_insts = 2;
  953. break;
  954. case CHIP_RV630:
  955. case CHIP_RV635:
  956. rdev->config.r600.max_pipes = 2;
  957. rdev->config.r600.max_tile_pipes = 2;
  958. rdev->config.r600.max_simds = 3;
  959. rdev->config.r600.max_backends = 1;
  960. rdev->config.r600.max_gprs = 128;
  961. rdev->config.r600.max_threads = 192;
  962. rdev->config.r600.max_stack_entries = 128;
  963. rdev->config.r600.max_hw_contexts = 8;
  964. rdev->config.r600.max_gs_threads = 4;
  965. rdev->config.r600.sx_max_export_size = 128;
  966. rdev->config.r600.sx_max_export_pos_size = 16;
  967. rdev->config.r600.sx_max_export_smx_size = 128;
  968. rdev->config.r600.sq_num_cf_insts = 2;
  969. break;
  970. case CHIP_RV610:
  971. case CHIP_RV620:
  972. case CHIP_RS780:
  973. case CHIP_RS880:
  974. rdev->config.r600.max_pipes = 1;
  975. rdev->config.r600.max_tile_pipes = 1;
  976. rdev->config.r600.max_simds = 2;
  977. rdev->config.r600.max_backends = 1;
  978. rdev->config.r600.max_gprs = 128;
  979. rdev->config.r600.max_threads = 192;
  980. rdev->config.r600.max_stack_entries = 128;
  981. rdev->config.r600.max_hw_contexts = 4;
  982. rdev->config.r600.max_gs_threads = 4;
  983. rdev->config.r600.sx_max_export_size = 128;
  984. rdev->config.r600.sx_max_export_pos_size = 16;
  985. rdev->config.r600.sx_max_export_smx_size = 128;
  986. rdev->config.r600.sq_num_cf_insts = 1;
  987. break;
  988. case CHIP_RV670:
  989. rdev->config.r600.max_pipes = 4;
  990. rdev->config.r600.max_tile_pipes = 4;
  991. rdev->config.r600.max_simds = 4;
  992. rdev->config.r600.max_backends = 4;
  993. rdev->config.r600.max_gprs = 192;
  994. rdev->config.r600.max_threads = 192;
  995. rdev->config.r600.max_stack_entries = 256;
  996. rdev->config.r600.max_hw_contexts = 8;
  997. rdev->config.r600.max_gs_threads = 16;
  998. rdev->config.r600.sx_max_export_size = 128;
  999. rdev->config.r600.sx_max_export_pos_size = 16;
  1000. rdev->config.r600.sx_max_export_smx_size = 128;
  1001. rdev->config.r600.sq_num_cf_insts = 2;
  1002. break;
  1003. default:
  1004. break;
  1005. }
  1006. /* Initialize HDP */
  1007. for (i = 0, j = 0; i < 32; i++, j += 0x18) {
  1008. WREG32((0x2c14 + j), 0x00000000);
  1009. WREG32((0x2c18 + j), 0x00000000);
  1010. WREG32((0x2c1c + j), 0x00000000);
  1011. WREG32((0x2c20 + j), 0x00000000);
  1012. WREG32((0x2c24 + j), 0x00000000);
  1013. }
  1014. WREG32(GRBM_CNTL, GRBM_READ_TIMEOUT(0xff));
  1015. /* Setup tiling */
  1016. tiling_config = 0;
  1017. ramcfg = RREG32(RAMCFG);
  1018. switch (rdev->config.r600.max_tile_pipes) {
  1019. case 1:
  1020. tiling_config |= PIPE_TILING(0);
  1021. break;
  1022. case 2:
  1023. tiling_config |= PIPE_TILING(1);
  1024. break;
  1025. case 4:
  1026. tiling_config |= PIPE_TILING(2);
  1027. break;
  1028. case 8:
  1029. tiling_config |= PIPE_TILING(3);
  1030. break;
  1031. default:
  1032. break;
  1033. }
  1034. rdev->config.r600.tiling_npipes = rdev->config.r600.max_tile_pipes;
  1035. rdev->config.r600.tiling_nbanks = 4 << ((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1036. tiling_config |= BANK_TILING((ramcfg & NOOFBANK_MASK) >> NOOFBANK_SHIFT);
  1037. tiling_config |= GROUP_SIZE(0);
  1038. rdev->config.r600.tiling_group_size = 256;
  1039. tmp = (ramcfg & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  1040. if (tmp > 3) {
  1041. tiling_config |= ROW_TILING(3);
  1042. tiling_config |= SAMPLE_SPLIT(3);
  1043. } else {
  1044. tiling_config |= ROW_TILING(tmp);
  1045. tiling_config |= SAMPLE_SPLIT(tmp);
  1046. }
  1047. tiling_config |= BANK_SWAPS(1);
  1048. cc_rb_backend_disable = RREG32(CC_RB_BACKEND_DISABLE) & 0x00ff0000;
  1049. cc_rb_backend_disable |=
  1050. BACKEND_DISABLE((R6XX_MAX_BACKENDS_MASK << rdev->config.r600.max_backends) & R6XX_MAX_BACKENDS_MASK);
  1051. cc_gc_shader_pipe_config = RREG32(CC_GC_SHADER_PIPE_CONFIG) & 0xffffff00;
  1052. cc_gc_shader_pipe_config |=
  1053. INACTIVE_QD_PIPES((R6XX_MAX_PIPES_MASK << rdev->config.r600.max_pipes) & R6XX_MAX_PIPES_MASK);
  1054. cc_gc_shader_pipe_config |=
  1055. INACTIVE_SIMDS((R6XX_MAX_SIMDS_MASK << rdev->config.r600.max_simds) & R6XX_MAX_SIMDS_MASK);
  1056. backend_map = r600_get_tile_pipe_to_backend_map(rdev->config.r600.max_tile_pipes,
  1057. (R6XX_MAX_BACKENDS -
  1058. r600_count_pipe_bits((cc_rb_backend_disable &
  1059. R6XX_MAX_BACKENDS_MASK) >> 16)),
  1060. (cc_rb_backend_disable >> 16));
  1061. tiling_config |= BACKEND_MAP(backend_map);
  1062. WREG32(GB_TILING_CONFIG, tiling_config);
  1063. WREG32(DCP_TILING_CONFIG, tiling_config & 0xffff);
  1064. WREG32(HDP_TILING_CONFIG, tiling_config & 0xffff);
  1065. /* Setup pipes */
  1066. WREG32(CC_RB_BACKEND_DISABLE, cc_rb_backend_disable);
  1067. WREG32(CC_GC_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1068. WREG32(GC_USER_SHADER_PIPE_CONFIG, cc_gc_shader_pipe_config);
  1069. tmp = R6XX_MAX_PIPES - r600_count_pipe_bits((cc_gc_shader_pipe_config & INACTIVE_QD_PIPES_MASK) >> 8);
  1070. WREG32(VGT_OUT_DEALLOC_CNTL, (tmp * 4) & DEALLOC_DIST_MASK);
  1071. WREG32(VGT_VERTEX_REUSE_BLOCK_CNTL, ((tmp * 4) - 2) & VTX_REUSE_DEPTH_MASK);
  1072. /* Setup some CP states */
  1073. WREG32(CP_QUEUE_THRESHOLDS, (ROQ_IB1_START(0x16) | ROQ_IB2_START(0x2b)));
  1074. WREG32(CP_MEQ_THRESHOLDS, (MEQ_END(0x40) | ROQ_END(0x40)));
  1075. WREG32(TA_CNTL_AUX, (DISABLE_CUBE_ANISO | SYNC_GRADIENT |
  1076. SYNC_WALKER | SYNC_ALIGNER));
  1077. /* Setup various GPU states */
  1078. if (rdev->family == CHIP_RV670)
  1079. WREG32(ARB_GDEC_RD_CNTL, 0x00000021);
  1080. tmp = RREG32(SX_DEBUG_1);
  1081. tmp |= SMX_EVENT_RELEASE;
  1082. if ((rdev->family > CHIP_R600))
  1083. tmp |= ENABLE_NEW_SMX_ADDRESS;
  1084. WREG32(SX_DEBUG_1, tmp);
  1085. if (((rdev->family) == CHIP_R600) ||
  1086. ((rdev->family) == CHIP_RV630) ||
  1087. ((rdev->family) == CHIP_RV610) ||
  1088. ((rdev->family) == CHIP_RV620) ||
  1089. ((rdev->family) == CHIP_RS780) ||
  1090. ((rdev->family) == CHIP_RS880)) {
  1091. WREG32(DB_DEBUG, PREZ_MUST_WAIT_FOR_POSTZ_DONE);
  1092. } else {
  1093. WREG32(DB_DEBUG, 0);
  1094. }
  1095. WREG32(DB_WATERMARKS, (DEPTH_FREE(4) | DEPTH_CACHELINE_FREE(16) |
  1096. DEPTH_FLUSH(16) | DEPTH_PENDING_FREE(4)));
  1097. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1098. WREG32(VGT_NUM_INSTANCES, 0);
  1099. WREG32(SPI_CONFIG_CNTL, GPR_WRITE_PRIORITY(0));
  1100. WREG32(SPI_CONFIG_CNTL_1, VTX_DONE_DELAY(0));
  1101. tmp = RREG32(SQ_MS_FIFO_SIZES);
  1102. if (((rdev->family) == CHIP_RV610) ||
  1103. ((rdev->family) == CHIP_RV620) ||
  1104. ((rdev->family) == CHIP_RS780) ||
  1105. ((rdev->family) == CHIP_RS880)) {
  1106. tmp = (CACHE_FIFO_SIZE(0xa) |
  1107. FETCH_FIFO_HIWATER(0xa) |
  1108. DONE_FIFO_HIWATER(0xe0) |
  1109. ALU_UPDATE_FIFO_HIWATER(0x8));
  1110. } else if (((rdev->family) == CHIP_R600) ||
  1111. ((rdev->family) == CHIP_RV630)) {
  1112. tmp &= ~DONE_FIFO_HIWATER(0xff);
  1113. tmp |= DONE_FIFO_HIWATER(0x4);
  1114. }
  1115. WREG32(SQ_MS_FIFO_SIZES, tmp);
  1116. /* SQ_CONFIG, SQ_GPR_RESOURCE_MGMT, SQ_THREAD_RESOURCE_MGMT, SQ_STACK_RESOURCE_MGMT
  1117. * should be adjusted as needed by the 2D/3D drivers. This just sets default values
  1118. */
  1119. sq_config = RREG32(SQ_CONFIG);
  1120. sq_config &= ~(PS_PRIO(3) |
  1121. VS_PRIO(3) |
  1122. GS_PRIO(3) |
  1123. ES_PRIO(3));
  1124. sq_config |= (DX9_CONSTS |
  1125. VC_ENABLE |
  1126. PS_PRIO(0) |
  1127. VS_PRIO(1) |
  1128. GS_PRIO(2) |
  1129. ES_PRIO(3));
  1130. if ((rdev->family) == CHIP_R600) {
  1131. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(124) |
  1132. NUM_VS_GPRS(124) |
  1133. NUM_CLAUSE_TEMP_GPRS(4));
  1134. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(0) |
  1135. NUM_ES_GPRS(0));
  1136. sq_thread_resource_mgmt = (NUM_PS_THREADS(136) |
  1137. NUM_VS_THREADS(48) |
  1138. NUM_GS_THREADS(4) |
  1139. NUM_ES_THREADS(4));
  1140. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(128) |
  1141. NUM_VS_STACK_ENTRIES(128));
  1142. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(0) |
  1143. NUM_ES_STACK_ENTRIES(0));
  1144. } else if (((rdev->family) == CHIP_RV610) ||
  1145. ((rdev->family) == CHIP_RV620) ||
  1146. ((rdev->family) == CHIP_RS780) ||
  1147. ((rdev->family) == CHIP_RS880)) {
  1148. /* no vertex cache */
  1149. sq_config &= ~VC_ENABLE;
  1150. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1151. NUM_VS_GPRS(44) |
  1152. NUM_CLAUSE_TEMP_GPRS(2));
  1153. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1154. NUM_ES_GPRS(17));
  1155. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1156. NUM_VS_THREADS(78) |
  1157. NUM_GS_THREADS(4) |
  1158. NUM_ES_THREADS(31));
  1159. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1160. NUM_VS_STACK_ENTRIES(40));
  1161. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1162. NUM_ES_STACK_ENTRIES(16));
  1163. } else if (((rdev->family) == CHIP_RV630) ||
  1164. ((rdev->family) == CHIP_RV635)) {
  1165. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1166. NUM_VS_GPRS(44) |
  1167. NUM_CLAUSE_TEMP_GPRS(2));
  1168. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(18) |
  1169. NUM_ES_GPRS(18));
  1170. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1171. NUM_VS_THREADS(78) |
  1172. NUM_GS_THREADS(4) |
  1173. NUM_ES_THREADS(31));
  1174. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(40) |
  1175. NUM_VS_STACK_ENTRIES(40));
  1176. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(32) |
  1177. NUM_ES_STACK_ENTRIES(16));
  1178. } else if ((rdev->family) == CHIP_RV670) {
  1179. sq_gpr_resource_mgmt_1 = (NUM_PS_GPRS(44) |
  1180. NUM_VS_GPRS(44) |
  1181. NUM_CLAUSE_TEMP_GPRS(2));
  1182. sq_gpr_resource_mgmt_2 = (NUM_GS_GPRS(17) |
  1183. NUM_ES_GPRS(17));
  1184. sq_thread_resource_mgmt = (NUM_PS_THREADS(79) |
  1185. NUM_VS_THREADS(78) |
  1186. NUM_GS_THREADS(4) |
  1187. NUM_ES_THREADS(31));
  1188. sq_stack_resource_mgmt_1 = (NUM_PS_STACK_ENTRIES(64) |
  1189. NUM_VS_STACK_ENTRIES(64));
  1190. sq_stack_resource_mgmt_2 = (NUM_GS_STACK_ENTRIES(64) |
  1191. NUM_ES_STACK_ENTRIES(64));
  1192. }
  1193. WREG32(SQ_CONFIG, sq_config);
  1194. WREG32(SQ_GPR_RESOURCE_MGMT_1, sq_gpr_resource_mgmt_1);
  1195. WREG32(SQ_GPR_RESOURCE_MGMT_2, sq_gpr_resource_mgmt_2);
  1196. WREG32(SQ_THREAD_RESOURCE_MGMT, sq_thread_resource_mgmt);
  1197. WREG32(SQ_STACK_RESOURCE_MGMT_1, sq_stack_resource_mgmt_1);
  1198. WREG32(SQ_STACK_RESOURCE_MGMT_2, sq_stack_resource_mgmt_2);
  1199. if (((rdev->family) == CHIP_RV610) ||
  1200. ((rdev->family) == CHIP_RV620) ||
  1201. ((rdev->family) == CHIP_RS780) ||
  1202. ((rdev->family) == CHIP_RS880)) {
  1203. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(TC_ONLY));
  1204. } else {
  1205. WREG32(VGT_CACHE_INVALIDATION, CACHE_INVALIDATION(VC_AND_TC));
  1206. }
  1207. /* More default values. 2D/3D driver should adjust as needed */
  1208. WREG32(PA_SC_AA_SAMPLE_LOCS_2S, (S0_X(0xc) | S0_Y(0x4) |
  1209. S1_X(0x4) | S1_Y(0xc)));
  1210. WREG32(PA_SC_AA_SAMPLE_LOCS_4S, (S0_X(0xe) | S0_Y(0xe) |
  1211. S1_X(0x2) | S1_Y(0x2) |
  1212. S2_X(0xa) | S2_Y(0x6) |
  1213. S3_X(0x6) | S3_Y(0xa)));
  1214. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD0, (S0_X(0xe) | S0_Y(0xb) |
  1215. S1_X(0x4) | S1_Y(0xc) |
  1216. S2_X(0x1) | S2_Y(0x6) |
  1217. S3_X(0xa) | S3_Y(0xe)));
  1218. WREG32(PA_SC_AA_SAMPLE_LOCS_8S_WD1, (S4_X(0x6) | S4_Y(0x1) |
  1219. S5_X(0x0) | S5_Y(0x0) |
  1220. S6_X(0xb) | S6_Y(0x4) |
  1221. S7_X(0x7) | S7_Y(0x8)));
  1222. WREG32(VGT_STRMOUT_EN, 0);
  1223. tmp = rdev->config.r600.max_pipes * 16;
  1224. switch (rdev->family) {
  1225. case CHIP_RV610:
  1226. case CHIP_RV620:
  1227. case CHIP_RS780:
  1228. case CHIP_RS880:
  1229. tmp += 32;
  1230. break;
  1231. case CHIP_RV670:
  1232. tmp += 128;
  1233. break;
  1234. default:
  1235. break;
  1236. }
  1237. if (tmp > 256) {
  1238. tmp = 256;
  1239. }
  1240. WREG32(VGT_ES_PER_GS, 128);
  1241. WREG32(VGT_GS_PER_ES, tmp);
  1242. WREG32(VGT_GS_PER_VS, 2);
  1243. WREG32(VGT_GS_VERTEX_REUSE, 16);
  1244. /* more default values. 2D/3D driver should adjust as needed */
  1245. WREG32(PA_SC_LINE_STIPPLE_STATE, 0);
  1246. WREG32(VGT_STRMOUT_EN, 0);
  1247. WREG32(SX_MISC, 0);
  1248. WREG32(PA_SC_MODE_CNTL, 0);
  1249. WREG32(PA_SC_AA_CONFIG, 0);
  1250. WREG32(PA_SC_LINE_STIPPLE, 0);
  1251. WREG32(SPI_INPUT_Z, 0);
  1252. WREG32(SPI_PS_IN_CONTROL_0, NUM_INTERP(2));
  1253. WREG32(CB_COLOR7_FRAG, 0);
  1254. /* Clear render buffer base addresses */
  1255. WREG32(CB_COLOR0_BASE, 0);
  1256. WREG32(CB_COLOR1_BASE, 0);
  1257. WREG32(CB_COLOR2_BASE, 0);
  1258. WREG32(CB_COLOR3_BASE, 0);
  1259. WREG32(CB_COLOR4_BASE, 0);
  1260. WREG32(CB_COLOR5_BASE, 0);
  1261. WREG32(CB_COLOR6_BASE, 0);
  1262. WREG32(CB_COLOR7_BASE, 0);
  1263. WREG32(CB_COLOR7_FRAG, 0);
  1264. switch (rdev->family) {
  1265. case CHIP_RV610:
  1266. case CHIP_RV620:
  1267. case CHIP_RS780:
  1268. case CHIP_RS880:
  1269. tmp = TC_L2_SIZE(8);
  1270. break;
  1271. case CHIP_RV630:
  1272. case CHIP_RV635:
  1273. tmp = TC_L2_SIZE(4);
  1274. break;
  1275. case CHIP_R600:
  1276. tmp = TC_L2_SIZE(0) | L2_DISABLE_LATE_HIT;
  1277. break;
  1278. default:
  1279. tmp = TC_L2_SIZE(0);
  1280. break;
  1281. }
  1282. WREG32(TC_CNTL, tmp);
  1283. tmp = RREG32(HDP_HOST_PATH_CNTL);
  1284. WREG32(HDP_HOST_PATH_CNTL, tmp);
  1285. tmp = RREG32(ARB_POP);
  1286. tmp |= ENABLE_TC128;
  1287. WREG32(ARB_POP, tmp);
  1288. WREG32(PA_SC_MULTI_CHIP_CNTL, 0);
  1289. WREG32(PA_CL_ENHANCE, (CLIP_VTX_REORDER_ENA |
  1290. NUM_CLIP_SEQ(3)));
  1291. WREG32(PA_SC_ENHANCE, FORCE_EOV_MAX_CLK_CNT(4095));
  1292. }
  1293. /*
  1294. * Indirect registers accessor
  1295. */
  1296. u32 r600_pciep_rreg(struct radeon_device *rdev, u32 reg)
  1297. {
  1298. u32 r;
  1299. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1300. (void)RREG32(PCIE_PORT_INDEX);
  1301. r = RREG32(PCIE_PORT_DATA);
  1302. return r;
  1303. }
  1304. void r600_pciep_wreg(struct radeon_device *rdev, u32 reg, u32 v)
  1305. {
  1306. WREG32(PCIE_PORT_INDEX, ((reg) & 0xff));
  1307. (void)RREG32(PCIE_PORT_INDEX);
  1308. WREG32(PCIE_PORT_DATA, (v));
  1309. (void)RREG32(PCIE_PORT_DATA);
  1310. }
  1311. /*
  1312. * CP & Ring
  1313. */
  1314. void r600_cp_stop(struct radeon_device *rdev)
  1315. {
  1316. WREG32(R_0086D8_CP_ME_CNTL, S_0086D8_CP_ME_HALT(1));
  1317. }
  1318. int r600_init_microcode(struct radeon_device *rdev)
  1319. {
  1320. struct platform_device *pdev;
  1321. const char *chip_name;
  1322. const char *rlc_chip_name;
  1323. size_t pfp_req_size, me_req_size, rlc_req_size;
  1324. char fw_name[30];
  1325. int err;
  1326. DRM_DEBUG("\n");
  1327. pdev = platform_device_register_simple("radeon_cp", 0, NULL, 0);
  1328. err = IS_ERR(pdev);
  1329. if (err) {
  1330. printk(KERN_ERR "radeon_cp: Failed to register firmware\n");
  1331. return -EINVAL;
  1332. }
  1333. switch (rdev->family) {
  1334. case CHIP_R600:
  1335. chip_name = "R600";
  1336. rlc_chip_name = "R600";
  1337. break;
  1338. case CHIP_RV610:
  1339. chip_name = "RV610";
  1340. rlc_chip_name = "R600";
  1341. break;
  1342. case CHIP_RV630:
  1343. chip_name = "RV630";
  1344. rlc_chip_name = "R600";
  1345. break;
  1346. case CHIP_RV620:
  1347. chip_name = "RV620";
  1348. rlc_chip_name = "R600";
  1349. break;
  1350. case CHIP_RV635:
  1351. chip_name = "RV635";
  1352. rlc_chip_name = "R600";
  1353. break;
  1354. case CHIP_RV670:
  1355. chip_name = "RV670";
  1356. rlc_chip_name = "R600";
  1357. break;
  1358. case CHIP_RS780:
  1359. case CHIP_RS880:
  1360. chip_name = "RS780";
  1361. rlc_chip_name = "R600";
  1362. break;
  1363. case CHIP_RV770:
  1364. chip_name = "RV770";
  1365. rlc_chip_name = "R700";
  1366. break;
  1367. case CHIP_RV730:
  1368. case CHIP_RV740:
  1369. chip_name = "RV730";
  1370. rlc_chip_name = "R700";
  1371. break;
  1372. case CHIP_RV710:
  1373. chip_name = "RV710";
  1374. rlc_chip_name = "R700";
  1375. break;
  1376. default: BUG();
  1377. }
  1378. if (rdev->family >= CHIP_RV770) {
  1379. pfp_req_size = R700_PFP_UCODE_SIZE * 4;
  1380. me_req_size = R700_PM4_UCODE_SIZE * 4;
  1381. rlc_req_size = R700_RLC_UCODE_SIZE * 4;
  1382. } else {
  1383. pfp_req_size = PFP_UCODE_SIZE * 4;
  1384. me_req_size = PM4_UCODE_SIZE * 12;
  1385. rlc_req_size = RLC_UCODE_SIZE * 4;
  1386. }
  1387. DRM_INFO("Loading %s Microcode\n", chip_name);
  1388. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  1389. err = request_firmware(&rdev->pfp_fw, fw_name, &pdev->dev);
  1390. if (err)
  1391. goto out;
  1392. if (rdev->pfp_fw->size != pfp_req_size) {
  1393. printk(KERN_ERR
  1394. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1395. rdev->pfp_fw->size, fw_name);
  1396. err = -EINVAL;
  1397. goto out;
  1398. }
  1399. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  1400. err = request_firmware(&rdev->me_fw, fw_name, &pdev->dev);
  1401. if (err)
  1402. goto out;
  1403. if (rdev->me_fw->size != me_req_size) {
  1404. printk(KERN_ERR
  1405. "r600_cp: Bogus length %zu in firmware \"%s\"\n",
  1406. rdev->me_fw->size, fw_name);
  1407. err = -EINVAL;
  1408. }
  1409. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", rlc_chip_name);
  1410. err = request_firmware(&rdev->rlc_fw, fw_name, &pdev->dev);
  1411. if (err)
  1412. goto out;
  1413. if (rdev->rlc_fw->size != rlc_req_size) {
  1414. printk(KERN_ERR
  1415. "r600_rlc: Bogus length %zu in firmware \"%s\"\n",
  1416. rdev->rlc_fw->size, fw_name);
  1417. err = -EINVAL;
  1418. }
  1419. out:
  1420. platform_device_unregister(pdev);
  1421. if (err) {
  1422. if (err != -EINVAL)
  1423. printk(KERN_ERR
  1424. "r600_cp: Failed to load firmware \"%s\"\n",
  1425. fw_name);
  1426. release_firmware(rdev->pfp_fw);
  1427. rdev->pfp_fw = NULL;
  1428. release_firmware(rdev->me_fw);
  1429. rdev->me_fw = NULL;
  1430. release_firmware(rdev->rlc_fw);
  1431. rdev->rlc_fw = NULL;
  1432. }
  1433. return err;
  1434. }
  1435. static int r600_cp_load_microcode(struct radeon_device *rdev)
  1436. {
  1437. const __be32 *fw_data;
  1438. int i;
  1439. if (!rdev->me_fw || !rdev->pfp_fw)
  1440. return -EINVAL;
  1441. r600_cp_stop(rdev);
  1442. WREG32(CP_RB_CNTL, RB_NO_UPDATE | RB_BLKSZ(15) | RB_BUFSZ(3));
  1443. /* Reset cp */
  1444. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1445. RREG32(GRBM_SOFT_RESET);
  1446. mdelay(15);
  1447. WREG32(GRBM_SOFT_RESET, 0);
  1448. WREG32(CP_ME_RAM_WADDR, 0);
  1449. fw_data = (const __be32 *)rdev->me_fw->data;
  1450. WREG32(CP_ME_RAM_WADDR, 0);
  1451. for (i = 0; i < PM4_UCODE_SIZE * 3; i++)
  1452. WREG32(CP_ME_RAM_DATA,
  1453. be32_to_cpup(fw_data++));
  1454. fw_data = (const __be32 *)rdev->pfp_fw->data;
  1455. WREG32(CP_PFP_UCODE_ADDR, 0);
  1456. for (i = 0; i < PFP_UCODE_SIZE; i++)
  1457. WREG32(CP_PFP_UCODE_DATA,
  1458. be32_to_cpup(fw_data++));
  1459. WREG32(CP_PFP_UCODE_ADDR, 0);
  1460. WREG32(CP_ME_RAM_WADDR, 0);
  1461. WREG32(CP_ME_RAM_RADDR, 0);
  1462. return 0;
  1463. }
  1464. int r600_cp_start(struct radeon_device *rdev)
  1465. {
  1466. int r;
  1467. uint32_t cp_me;
  1468. r = radeon_ring_lock(rdev, 7);
  1469. if (r) {
  1470. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1471. return r;
  1472. }
  1473. radeon_ring_write(rdev, PACKET3(PACKET3_ME_INITIALIZE, 5));
  1474. radeon_ring_write(rdev, 0x1);
  1475. if (rdev->family < CHIP_RV770) {
  1476. radeon_ring_write(rdev, 0x3);
  1477. radeon_ring_write(rdev, rdev->config.r600.max_hw_contexts - 1);
  1478. } else {
  1479. radeon_ring_write(rdev, 0x0);
  1480. radeon_ring_write(rdev, rdev->config.rv770.max_hw_contexts - 1);
  1481. }
  1482. radeon_ring_write(rdev, PACKET3_ME_INITIALIZE_DEVICE_ID(1));
  1483. radeon_ring_write(rdev, 0);
  1484. radeon_ring_write(rdev, 0);
  1485. radeon_ring_unlock_commit(rdev);
  1486. cp_me = 0xff;
  1487. WREG32(R_0086D8_CP_ME_CNTL, cp_me);
  1488. return 0;
  1489. }
  1490. int r600_cp_resume(struct radeon_device *rdev)
  1491. {
  1492. u32 tmp;
  1493. u32 rb_bufsz;
  1494. int r;
  1495. /* Reset cp */
  1496. WREG32(GRBM_SOFT_RESET, SOFT_RESET_CP);
  1497. RREG32(GRBM_SOFT_RESET);
  1498. mdelay(15);
  1499. WREG32(GRBM_SOFT_RESET, 0);
  1500. /* Set ring buffer size */
  1501. rb_bufsz = drm_order(rdev->cp.ring_size / 8);
  1502. tmp = RB_NO_UPDATE | (drm_order(RADEON_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  1503. #ifdef __BIG_ENDIAN
  1504. tmp |= BUF_SWAP_32BIT;
  1505. #endif
  1506. WREG32(CP_RB_CNTL, tmp);
  1507. WREG32(CP_SEM_WAIT_TIMER, 0x4);
  1508. /* Set the write pointer delay */
  1509. WREG32(CP_RB_WPTR_DELAY, 0);
  1510. /* Initialize the ring buffer's read and write pointers */
  1511. WREG32(CP_RB_CNTL, tmp | RB_RPTR_WR_ENA);
  1512. WREG32(CP_RB_RPTR_WR, 0);
  1513. WREG32(CP_RB_WPTR, 0);
  1514. WREG32(CP_RB_RPTR_ADDR, rdev->cp.gpu_addr & 0xFFFFFFFF);
  1515. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->cp.gpu_addr));
  1516. mdelay(1);
  1517. WREG32(CP_RB_CNTL, tmp);
  1518. WREG32(CP_RB_BASE, rdev->cp.gpu_addr >> 8);
  1519. WREG32(CP_DEBUG, (1 << 27) | (1 << 28));
  1520. rdev->cp.rptr = RREG32(CP_RB_RPTR);
  1521. rdev->cp.wptr = RREG32(CP_RB_WPTR);
  1522. r600_cp_start(rdev);
  1523. rdev->cp.ready = true;
  1524. r = radeon_ring_test(rdev);
  1525. if (r) {
  1526. rdev->cp.ready = false;
  1527. return r;
  1528. }
  1529. return 0;
  1530. }
  1531. void r600_cp_commit(struct radeon_device *rdev)
  1532. {
  1533. WREG32(CP_RB_WPTR, rdev->cp.wptr);
  1534. (void)RREG32(CP_RB_WPTR);
  1535. }
  1536. void r600_ring_init(struct radeon_device *rdev, unsigned ring_size)
  1537. {
  1538. u32 rb_bufsz;
  1539. /* Align ring size */
  1540. rb_bufsz = drm_order(ring_size / 8);
  1541. ring_size = (1 << (rb_bufsz + 1)) * 4;
  1542. rdev->cp.ring_size = ring_size;
  1543. rdev->cp.align_mask = 16 - 1;
  1544. }
  1545. void r600_cp_fini(struct radeon_device *rdev)
  1546. {
  1547. r600_cp_stop(rdev);
  1548. radeon_ring_fini(rdev);
  1549. }
  1550. /*
  1551. * GPU scratch registers helpers function.
  1552. */
  1553. void r600_scratch_init(struct radeon_device *rdev)
  1554. {
  1555. int i;
  1556. rdev->scratch.num_reg = 7;
  1557. for (i = 0; i < rdev->scratch.num_reg; i++) {
  1558. rdev->scratch.free[i] = true;
  1559. rdev->scratch.reg[i] = SCRATCH_REG0 + (i * 4);
  1560. }
  1561. }
  1562. int r600_ring_test(struct radeon_device *rdev)
  1563. {
  1564. uint32_t scratch;
  1565. uint32_t tmp = 0;
  1566. unsigned i;
  1567. int r;
  1568. r = radeon_scratch_get(rdev, &scratch);
  1569. if (r) {
  1570. DRM_ERROR("radeon: cp failed to get scratch reg (%d).\n", r);
  1571. return r;
  1572. }
  1573. WREG32(scratch, 0xCAFEDEAD);
  1574. r = radeon_ring_lock(rdev, 3);
  1575. if (r) {
  1576. DRM_ERROR("radeon: cp failed to lock ring (%d).\n", r);
  1577. radeon_scratch_free(rdev, scratch);
  1578. return r;
  1579. }
  1580. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1581. radeon_ring_write(rdev, ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1582. radeon_ring_write(rdev, 0xDEADBEEF);
  1583. radeon_ring_unlock_commit(rdev);
  1584. for (i = 0; i < rdev->usec_timeout; i++) {
  1585. tmp = RREG32(scratch);
  1586. if (tmp == 0xDEADBEEF)
  1587. break;
  1588. DRM_UDELAY(1);
  1589. }
  1590. if (i < rdev->usec_timeout) {
  1591. DRM_INFO("ring test succeeded in %d usecs\n", i);
  1592. } else {
  1593. DRM_ERROR("radeon: ring test failed (scratch(0x%04X)=0x%08X)\n",
  1594. scratch, tmp);
  1595. r = -EINVAL;
  1596. }
  1597. radeon_scratch_free(rdev, scratch);
  1598. return r;
  1599. }
  1600. void r600_wb_disable(struct radeon_device *rdev)
  1601. {
  1602. int r;
  1603. WREG32(SCRATCH_UMSK, 0);
  1604. if (rdev->wb.wb_obj) {
  1605. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1606. if (unlikely(r != 0))
  1607. return;
  1608. radeon_bo_kunmap(rdev->wb.wb_obj);
  1609. radeon_bo_unpin(rdev->wb.wb_obj);
  1610. radeon_bo_unreserve(rdev->wb.wb_obj);
  1611. }
  1612. }
  1613. void r600_wb_fini(struct radeon_device *rdev)
  1614. {
  1615. r600_wb_disable(rdev);
  1616. if (rdev->wb.wb_obj) {
  1617. radeon_bo_unref(&rdev->wb.wb_obj);
  1618. rdev->wb.wb = NULL;
  1619. rdev->wb.wb_obj = NULL;
  1620. }
  1621. }
  1622. int r600_wb_enable(struct radeon_device *rdev)
  1623. {
  1624. int r;
  1625. if (rdev->wb.wb_obj == NULL) {
  1626. r = radeon_bo_create(rdev, NULL, RADEON_GPU_PAGE_SIZE, true,
  1627. RADEON_GEM_DOMAIN_GTT, &rdev->wb.wb_obj);
  1628. if (r) {
  1629. dev_warn(rdev->dev, "(%d) create WB bo failed\n", r);
  1630. return r;
  1631. }
  1632. r = radeon_bo_reserve(rdev->wb.wb_obj, false);
  1633. if (unlikely(r != 0)) {
  1634. r600_wb_fini(rdev);
  1635. return r;
  1636. }
  1637. r = radeon_bo_pin(rdev->wb.wb_obj, RADEON_GEM_DOMAIN_GTT,
  1638. &rdev->wb.gpu_addr);
  1639. if (r) {
  1640. radeon_bo_unreserve(rdev->wb.wb_obj);
  1641. dev_warn(rdev->dev, "(%d) pin WB bo failed\n", r);
  1642. r600_wb_fini(rdev);
  1643. return r;
  1644. }
  1645. r = radeon_bo_kmap(rdev->wb.wb_obj, (void **)&rdev->wb.wb);
  1646. radeon_bo_unreserve(rdev->wb.wb_obj);
  1647. if (r) {
  1648. dev_warn(rdev->dev, "(%d) map WB bo failed\n", r);
  1649. r600_wb_fini(rdev);
  1650. return r;
  1651. }
  1652. }
  1653. WREG32(SCRATCH_ADDR, (rdev->wb.gpu_addr >> 8) & 0xFFFFFFFF);
  1654. WREG32(CP_RB_RPTR_ADDR, (rdev->wb.gpu_addr + 1024) & 0xFFFFFFFC);
  1655. WREG32(CP_RB_RPTR_ADDR_HI, upper_32_bits(rdev->wb.gpu_addr + 1024) & 0xFF);
  1656. WREG32(SCRATCH_UMSK, 0xff);
  1657. return 0;
  1658. }
  1659. void r600_fence_ring_emit(struct radeon_device *rdev,
  1660. struct radeon_fence *fence)
  1661. {
  1662. /* Also consider EVENT_WRITE_EOP. it handles the interrupts + timestamps + events */
  1663. radeon_ring_write(rdev, PACKET3(PACKET3_EVENT_WRITE, 0));
  1664. radeon_ring_write(rdev, CACHE_FLUSH_AND_INV_EVENT);
  1665. /* wait for 3D idle clean */
  1666. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1667. radeon_ring_write(rdev, (WAIT_UNTIL - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  1668. radeon_ring_write(rdev, WAIT_3D_IDLE_bit | WAIT_3D_IDLECLEAN_bit);
  1669. /* Emit fence sequence & fire IRQ */
  1670. radeon_ring_write(rdev, PACKET3(PACKET3_SET_CONFIG_REG, 1));
  1671. radeon_ring_write(rdev, ((rdev->fence_drv.scratch_reg - PACKET3_SET_CONFIG_REG_OFFSET) >> 2));
  1672. radeon_ring_write(rdev, fence->seq);
  1673. /* CP_INTERRUPT packet 3 no longer exists, use packet 0 */
  1674. radeon_ring_write(rdev, PACKET0(CP_INT_STATUS, 0));
  1675. radeon_ring_write(rdev, RB_INT_STAT);
  1676. }
  1677. int r600_copy_blit(struct radeon_device *rdev,
  1678. uint64_t src_offset, uint64_t dst_offset,
  1679. unsigned num_pages, struct radeon_fence *fence)
  1680. {
  1681. int r;
  1682. mutex_lock(&rdev->r600_blit.mutex);
  1683. rdev->r600_blit.vb_ib = NULL;
  1684. r = r600_blit_prepare_copy(rdev, num_pages * RADEON_GPU_PAGE_SIZE);
  1685. if (r) {
  1686. if (rdev->r600_blit.vb_ib)
  1687. radeon_ib_free(rdev, &rdev->r600_blit.vb_ib);
  1688. mutex_unlock(&rdev->r600_blit.mutex);
  1689. return r;
  1690. }
  1691. r600_kms_blit_copy(rdev, src_offset, dst_offset, num_pages * RADEON_GPU_PAGE_SIZE);
  1692. r600_blit_done_copy(rdev, fence);
  1693. mutex_unlock(&rdev->r600_blit.mutex);
  1694. return 0;
  1695. }
  1696. int r600_set_surface_reg(struct radeon_device *rdev, int reg,
  1697. uint32_t tiling_flags, uint32_t pitch,
  1698. uint32_t offset, uint32_t obj_size)
  1699. {
  1700. /* FIXME: implement */
  1701. return 0;
  1702. }
  1703. void r600_clear_surface_reg(struct radeon_device *rdev, int reg)
  1704. {
  1705. /* FIXME: implement */
  1706. }
  1707. bool r600_card_posted(struct radeon_device *rdev)
  1708. {
  1709. uint32_t reg;
  1710. /* first check CRTCs */
  1711. reg = RREG32(D1CRTC_CONTROL) |
  1712. RREG32(D2CRTC_CONTROL);
  1713. if (reg & CRTC_EN)
  1714. return true;
  1715. /* then check MEM_SIZE, in case the crtcs are off */
  1716. if (RREG32(CONFIG_MEMSIZE))
  1717. return true;
  1718. return false;
  1719. }
  1720. int r600_startup(struct radeon_device *rdev)
  1721. {
  1722. int r;
  1723. if (!rdev->me_fw || !rdev->pfp_fw || !rdev->rlc_fw) {
  1724. r = r600_init_microcode(rdev);
  1725. if (r) {
  1726. DRM_ERROR("Failed to load firmware!\n");
  1727. return r;
  1728. }
  1729. }
  1730. r600_mc_program(rdev);
  1731. if (rdev->flags & RADEON_IS_AGP) {
  1732. r600_agp_enable(rdev);
  1733. } else {
  1734. r = r600_pcie_gart_enable(rdev);
  1735. if (r)
  1736. return r;
  1737. }
  1738. r600_gpu_init(rdev);
  1739. r = r600_blit_init(rdev);
  1740. if (r) {
  1741. r600_blit_fini(rdev);
  1742. rdev->asic->copy = NULL;
  1743. dev_warn(rdev->dev, "failed blitter (%d) falling back to memcpy\n", r);
  1744. }
  1745. /* pin copy shader into vram */
  1746. if (rdev->r600_blit.shader_obj) {
  1747. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1748. if (unlikely(r != 0))
  1749. return r;
  1750. r = radeon_bo_pin(rdev->r600_blit.shader_obj, RADEON_GEM_DOMAIN_VRAM,
  1751. &rdev->r600_blit.shader_gpu_addr);
  1752. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1753. if (r) {
  1754. dev_err(rdev->dev, "(%d) pin blit object failed\n", r);
  1755. return r;
  1756. }
  1757. }
  1758. /* Enable IRQ */
  1759. r = r600_irq_init(rdev);
  1760. if (r) {
  1761. DRM_ERROR("radeon: IH init failed (%d).\n", r);
  1762. radeon_irq_kms_fini(rdev);
  1763. return r;
  1764. }
  1765. r600_irq_set(rdev);
  1766. r = radeon_ring_init(rdev, rdev->cp.ring_size);
  1767. if (r)
  1768. return r;
  1769. r = r600_cp_load_microcode(rdev);
  1770. if (r)
  1771. return r;
  1772. r = r600_cp_resume(rdev);
  1773. if (r)
  1774. return r;
  1775. /* write back buffer are not vital so don't worry about failure */
  1776. r600_wb_enable(rdev);
  1777. return 0;
  1778. }
  1779. void r600_vga_set_state(struct radeon_device *rdev, bool state)
  1780. {
  1781. uint32_t temp;
  1782. temp = RREG32(CONFIG_CNTL);
  1783. if (state == false) {
  1784. temp &= ~(1<<0);
  1785. temp |= (1<<1);
  1786. } else {
  1787. temp &= ~(1<<1);
  1788. }
  1789. WREG32(CONFIG_CNTL, temp);
  1790. }
  1791. int r600_resume(struct radeon_device *rdev)
  1792. {
  1793. int r;
  1794. /* Do not reset GPU before posting, on r600 hw unlike on r500 hw,
  1795. * posting will perform necessary task to bring back GPU into good
  1796. * shape.
  1797. */
  1798. /* post card */
  1799. atom_asic_init(rdev->mode_info.atom_context);
  1800. /* Initialize clocks */
  1801. r = radeon_clocks_init(rdev);
  1802. if (r) {
  1803. return r;
  1804. }
  1805. r = r600_startup(rdev);
  1806. if (r) {
  1807. DRM_ERROR("r600 startup failed on resume\n");
  1808. return r;
  1809. }
  1810. r = r600_ib_test(rdev);
  1811. if (r) {
  1812. DRM_ERROR("radeon: failled testing IB (%d).\n", r);
  1813. return r;
  1814. }
  1815. r = r600_audio_init(rdev);
  1816. if (r) {
  1817. DRM_ERROR("radeon: audio resume failed\n");
  1818. return r;
  1819. }
  1820. return r;
  1821. }
  1822. int r600_suspend(struct radeon_device *rdev)
  1823. {
  1824. int r;
  1825. r600_audio_fini(rdev);
  1826. /* FIXME: we should wait for ring to be empty */
  1827. r600_cp_stop(rdev);
  1828. rdev->cp.ready = false;
  1829. r600_irq_suspend(rdev);
  1830. r600_wb_disable(rdev);
  1831. r600_pcie_gart_disable(rdev);
  1832. /* unpin shaders bo */
  1833. if (rdev->r600_blit.shader_obj) {
  1834. r = radeon_bo_reserve(rdev->r600_blit.shader_obj, false);
  1835. if (!r) {
  1836. radeon_bo_unpin(rdev->r600_blit.shader_obj);
  1837. radeon_bo_unreserve(rdev->r600_blit.shader_obj);
  1838. }
  1839. }
  1840. return 0;
  1841. }
  1842. /* Plan is to move initialization in that function and use
  1843. * helper function so that radeon_device_init pretty much
  1844. * do nothing more than calling asic specific function. This
  1845. * should also allow to remove a bunch of callback function
  1846. * like vram_info.
  1847. */
  1848. int r600_init(struct radeon_device *rdev)
  1849. {
  1850. int r;
  1851. r = radeon_dummy_page_init(rdev);
  1852. if (r)
  1853. return r;
  1854. if (r600_debugfs_mc_info_init(rdev)) {
  1855. DRM_ERROR("Failed to register debugfs file for mc !\n");
  1856. }
  1857. /* This don't do much */
  1858. r = radeon_gem_init(rdev);
  1859. if (r)
  1860. return r;
  1861. /* Read BIOS */
  1862. if (!radeon_get_bios(rdev)) {
  1863. if (ASIC_IS_AVIVO(rdev))
  1864. return -EINVAL;
  1865. }
  1866. /* Must be an ATOMBIOS */
  1867. if (!rdev->is_atom_bios) {
  1868. dev_err(rdev->dev, "Expecting atombios for R600 GPU\n");
  1869. return -EINVAL;
  1870. }
  1871. r = radeon_atombios_init(rdev);
  1872. if (r)
  1873. return r;
  1874. /* Post card if necessary */
  1875. if (!r600_card_posted(rdev)) {
  1876. if (!rdev->bios) {
  1877. dev_err(rdev->dev, "Card not posted and no BIOS - ignoring\n");
  1878. return -EINVAL;
  1879. }
  1880. DRM_INFO("GPU not posted. posting now...\n");
  1881. atom_asic_init(rdev->mode_info.atom_context);
  1882. }
  1883. /* Initialize scratch registers */
  1884. r600_scratch_init(rdev);
  1885. /* Initialize surface registers */
  1886. radeon_surface_init(rdev);
  1887. /* Initialize clocks */
  1888. radeon_get_clock_info(rdev->ddev);
  1889. r = radeon_clocks_init(rdev);
  1890. if (r)
  1891. return r;
  1892. /* Initialize power management */
  1893. radeon_pm_init(rdev);
  1894. /* Fence driver */
  1895. r = radeon_fence_driver_init(rdev);
  1896. if (r)
  1897. return r;
  1898. if (rdev->flags & RADEON_IS_AGP) {
  1899. r = radeon_agp_init(rdev);
  1900. if (r)
  1901. radeon_agp_disable(rdev);
  1902. }
  1903. r = r600_mc_init(rdev);
  1904. if (r)
  1905. return r;
  1906. /* Memory manager */
  1907. r = radeon_bo_init(rdev);
  1908. if (r)
  1909. return r;
  1910. r = radeon_irq_kms_init(rdev);
  1911. if (r)
  1912. return r;
  1913. rdev->cp.ring_obj = NULL;
  1914. r600_ring_init(rdev, 1024 * 1024);
  1915. rdev->ih.ring_obj = NULL;
  1916. r600_ih_ring_init(rdev, 64 * 1024);
  1917. r = r600_pcie_gart_init(rdev);
  1918. if (r)
  1919. return r;
  1920. rdev->accel_working = true;
  1921. r = r600_startup(rdev);
  1922. if (r) {
  1923. dev_err(rdev->dev, "disabling GPU acceleration\n");
  1924. r600_cp_fini(rdev);
  1925. r600_wb_fini(rdev);
  1926. r600_irq_fini(rdev);
  1927. radeon_irq_kms_fini(rdev);
  1928. r600_pcie_gart_fini(rdev);
  1929. rdev->accel_working = false;
  1930. }
  1931. if (rdev->accel_working) {
  1932. r = radeon_ib_pool_init(rdev);
  1933. if (r) {
  1934. dev_err(rdev->dev, "IB initialization failed (%d).\n", r);
  1935. rdev->accel_working = false;
  1936. } else {
  1937. r = r600_ib_test(rdev);
  1938. if (r) {
  1939. dev_err(rdev->dev, "IB test failed (%d).\n", r);
  1940. rdev->accel_working = false;
  1941. }
  1942. }
  1943. }
  1944. r = r600_audio_init(rdev);
  1945. if (r)
  1946. return r; /* TODO error handling */
  1947. return 0;
  1948. }
  1949. void r600_fini(struct radeon_device *rdev)
  1950. {
  1951. radeon_pm_fini(rdev);
  1952. r600_audio_fini(rdev);
  1953. r600_blit_fini(rdev);
  1954. r600_cp_fini(rdev);
  1955. r600_wb_fini(rdev);
  1956. r600_irq_fini(rdev);
  1957. radeon_irq_kms_fini(rdev);
  1958. r600_pcie_gart_fini(rdev);
  1959. radeon_agp_fini(rdev);
  1960. radeon_gem_fini(rdev);
  1961. radeon_fence_driver_fini(rdev);
  1962. radeon_clocks_fini(rdev);
  1963. radeon_bo_fini(rdev);
  1964. radeon_atombios_fini(rdev);
  1965. kfree(rdev->bios);
  1966. rdev->bios = NULL;
  1967. radeon_dummy_page_fini(rdev);
  1968. }
  1969. /*
  1970. * CS stuff
  1971. */
  1972. void r600_ring_ib_execute(struct radeon_device *rdev, struct radeon_ib *ib)
  1973. {
  1974. /* FIXME: implement */
  1975. radeon_ring_write(rdev, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  1976. radeon_ring_write(rdev, ib->gpu_addr & 0xFFFFFFFC);
  1977. radeon_ring_write(rdev, upper_32_bits(ib->gpu_addr) & 0xFF);
  1978. radeon_ring_write(rdev, ib->length_dw);
  1979. }
  1980. int r600_ib_test(struct radeon_device *rdev)
  1981. {
  1982. struct radeon_ib *ib;
  1983. uint32_t scratch;
  1984. uint32_t tmp = 0;
  1985. unsigned i;
  1986. int r;
  1987. r = radeon_scratch_get(rdev, &scratch);
  1988. if (r) {
  1989. DRM_ERROR("radeon: failed to get scratch reg (%d).\n", r);
  1990. return r;
  1991. }
  1992. WREG32(scratch, 0xCAFEDEAD);
  1993. r = radeon_ib_get(rdev, &ib);
  1994. if (r) {
  1995. DRM_ERROR("radeon: failed to get ib (%d).\n", r);
  1996. return r;
  1997. }
  1998. ib->ptr[0] = PACKET3(PACKET3_SET_CONFIG_REG, 1);
  1999. ib->ptr[1] = ((scratch - PACKET3_SET_CONFIG_REG_OFFSET) >> 2);
  2000. ib->ptr[2] = 0xDEADBEEF;
  2001. ib->ptr[3] = PACKET2(0);
  2002. ib->ptr[4] = PACKET2(0);
  2003. ib->ptr[5] = PACKET2(0);
  2004. ib->ptr[6] = PACKET2(0);
  2005. ib->ptr[7] = PACKET2(0);
  2006. ib->ptr[8] = PACKET2(0);
  2007. ib->ptr[9] = PACKET2(0);
  2008. ib->ptr[10] = PACKET2(0);
  2009. ib->ptr[11] = PACKET2(0);
  2010. ib->ptr[12] = PACKET2(0);
  2011. ib->ptr[13] = PACKET2(0);
  2012. ib->ptr[14] = PACKET2(0);
  2013. ib->ptr[15] = PACKET2(0);
  2014. ib->length_dw = 16;
  2015. r = radeon_ib_schedule(rdev, ib);
  2016. if (r) {
  2017. radeon_scratch_free(rdev, scratch);
  2018. radeon_ib_free(rdev, &ib);
  2019. DRM_ERROR("radeon: failed to schedule ib (%d).\n", r);
  2020. return r;
  2021. }
  2022. r = radeon_fence_wait(ib->fence, false);
  2023. if (r) {
  2024. DRM_ERROR("radeon: fence wait failed (%d).\n", r);
  2025. return r;
  2026. }
  2027. for (i = 0; i < rdev->usec_timeout; i++) {
  2028. tmp = RREG32(scratch);
  2029. if (tmp == 0xDEADBEEF)
  2030. break;
  2031. DRM_UDELAY(1);
  2032. }
  2033. if (i < rdev->usec_timeout) {
  2034. DRM_INFO("ib test succeeded in %u usecs\n", i);
  2035. } else {
  2036. DRM_ERROR("radeon: ib test failed (sracth(0x%04X)=0x%08X)\n",
  2037. scratch, tmp);
  2038. r = -EINVAL;
  2039. }
  2040. radeon_scratch_free(rdev, scratch);
  2041. radeon_ib_free(rdev, &ib);
  2042. return r;
  2043. }
  2044. /*
  2045. * Interrupts
  2046. *
  2047. * Interrupts use a ring buffer on r6xx/r7xx hardware. It works pretty
  2048. * the same as the CP ring buffer, but in reverse. Rather than the CPU
  2049. * writing to the ring and the GPU consuming, the GPU writes to the ring
  2050. * and host consumes. As the host irq handler processes interrupts, it
  2051. * increments the rptr. When the rptr catches up with the wptr, all the
  2052. * current interrupts have been processed.
  2053. */
  2054. void r600_ih_ring_init(struct radeon_device *rdev, unsigned ring_size)
  2055. {
  2056. u32 rb_bufsz;
  2057. /* Align ring size */
  2058. rb_bufsz = drm_order(ring_size / 4);
  2059. ring_size = (1 << rb_bufsz) * 4;
  2060. rdev->ih.ring_size = ring_size;
  2061. rdev->ih.ptr_mask = rdev->ih.ring_size - 1;
  2062. rdev->ih.rptr = 0;
  2063. }
  2064. static int r600_ih_ring_alloc(struct radeon_device *rdev)
  2065. {
  2066. int r;
  2067. /* Allocate ring buffer */
  2068. if (rdev->ih.ring_obj == NULL) {
  2069. r = radeon_bo_create(rdev, NULL, rdev->ih.ring_size,
  2070. true,
  2071. RADEON_GEM_DOMAIN_GTT,
  2072. &rdev->ih.ring_obj);
  2073. if (r) {
  2074. DRM_ERROR("radeon: failed to create ih ring buffer (%d).\n", r);
  2075. return r;
  2076. }
  2077. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2078. if (unlikely(r != 0))
  2079. return r;
  2080. r = radeon_bo_pin(rdev->ih.ring_obj,
  2081. RADEON_GEM_DOMAIN_GTT,
  2082. &rdev->ih.gpu_addr);
  2083. if (r) {
  2084. radeon_bo_unreserve(rdev->ih.ring_obj);
  2085. DRM_ERROR("radeon: failed to pin ih ring buffer (%d).\n", r);
  2086. return r;
  2087. }
  2088. r = radeon_bo_kmap(rdev->ih.ring_obj,
  2089. (void **)&rdev->ih.ring);
  2090. radeon_bo_unreserve(rdev->ih.ring_obj);
  2091. if (r) {
  2092. DRM_ERROR("radeon: failed to map ih ring buffer (%d).\n", r);
  2093. return r;
  2094. }
  2095. }
  2096. return 0;
  2097. }
  2098. static void r600_ih_ring_fini(struct radeon_device *rdev)
  2099. {
  2100. int r;
  2101. if (rdev->ih.ring_obj) {
  2102. r = radeon_bo_reserve(rdev->ih.ring_obj, false);
  2103. if (likely(r == 0)) {
  2104. radeon_bo_kunmap(rdev->ih.ring_obj);
  2105. radeon_bo_unpin(rdev->ih.ring_obj);
  2106. radeon_bo_unreserve(rdev->ih.ring_obj);
  2107. }
  2108. radeon_bo_unref(&rdev->ih.ring_obj);
  2109. rdev->ih.ring = NULL;
  2110. rdev->ih.ring_obj = NULL;
  2111. }
  2112. }
  2113. static void r600_rlc_stop(struct radeon_device *rdev)
  2114. {
  2115. if (rdev->family >= CHIP_RV770) {
  2116. /* r7xx asics need to soft reset RLC before halting */
  2117. WREG32(SRBM_SOFT_RESET, SOFT_RESET_RLC);
  2118. RREG32(SRBM_SOFT_RESET);
  2119. udelay(15000);
  2120. WREG32(SRBM_SOFT_RESET, 0);
  2121. RREG32(SRBM_SOFT_RESET);
  2122. }
  2123. WREG32(RLC_CNTL, 0);
  2124. }
  2125. static void r600_rlc_start(struct radeon_device *rdev)
  2126. {
  2127. WREG32(RLC_CNTL, RLC_ENABLE);
  2128. }
  2129. static int r600_rlc_init(struct radeon_device *rdev)
  2130. {
  2131. u32 i;
  2132. const __be32 *fw_data;
  2133. if (!rdev->rlc_fw)
  2134. return -EINVAL;
  2135. r600_rlc_stop(rdev);
  2136. WREG32(RLC_HB_BASE, 0);
  2137. WREG32(RLC_HB_CNTL, 0);
  2138. WREG32(RLC_HB_RPTR, 0);
  2139. WREG32(RLC_HB_WPTR, 0);
  2140. WREG32(RLC_HB_WPTR_LSB_ADDR, 0);
  2141. WREG32(RLC_HB_WPTR_MSB_ADDR, 0);
  2142. WREG32(RLC_MC_CNTL, 0);
  2143. WREG32(RLC_UCODE_CNTL, 0);
  2144. fw_data = (const __be32 *)rdev->rlc_fw->data;
  2145. if (rdev->family >= CHIP_RV770) {
  2146. for (i = 0; i < R700_RLC_UCODE_SIZE; i++) {
  2147. WREG32(RLC_UCODE_ADDR, i);
  2148. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2149. }
  2150. } else {
  2151. for (i = 0; i < RLC_UCODE_SIZE; i++) {
  2152. WREG32(RLC_UCODE_ADDR, i);
  2153. WREG32(RLC_UCODE_DATA, be32_to_cpup(fw_data++));
  2154. }
  2155. }
  2156. WREG32(RLC_UCODE_ADDR, 0);
  2157. r600_rlc_start(rdev);
  2158. return 0;
  2159. }
  2160. static void r600_enable_interrupts(struct radeon_device *rdev)
  2161. {
  2162. u32 ih_cntl = RREG32(IH_CNTL);
  2163. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2164. ih_cntl |= ENABLE_INTR;
  2165. ih_rb_cntl |= IH_RB_ENABLE;
  2166. WREG32(IH_CNTL, ih_cntl);
  2167. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2168. rdev->ih.enabled = true;
  2169. }
  2170. static void r600_disable_interrupts(struct radeon_device *rdev)
  2171. {
  2172. u32 ih_rb_cntl = RREG32(IH_RB_CNTL);
  2173. u32 ih_cntl = RREG32(IH_CNTL);
  2174. ih_rb_cntl &= ~IH_RB_ENABLE;
  2175. ih_cntl &= ~ENABLE_INTR;
  2176. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2177. WREG32(IH_CNTL, ih_cntl);
  2178. /* set rptr, wptr to 0 */
  2179. WREG32(IH_RB_RPTR, 0);
  2180. WREG32(IH_RB_WPTR, 0);
  2181. rdev->ih.enabled = false;
  2182. rdev->ih.wptr = 0;
  2183. rdev->ih.rptr = 0;
  2184. }
  2185. static void r600_disable_interrupt_state(struct radeon_device *rdev)
  2186. {
  2187. u32 tmp;
  2188. WREG32(CP_INT_CNTL, 0);
  2189. WREG32(GRBM_INT_CNTL, 0);
  2190. WREG32(DxMODE_INT_MASK, 0);
  2191. if (ASIC_IS_DCE3(rdev)) {
  2192. WREG32(DCE3_DACA_AUTODETECT_INT_CONTROL, 0);
  2193. WREG32(DCE3_DACB_AUTODETECT_INT_CONTROL, 0);
  2194. tmp = RREG32(DC_HPD1_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2195. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2196. tmp = RREG32(DC_HPD2_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2197. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2198. tmp = RREG32(DC_HPD3_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2199. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2200. tmp = RREG32(DC_HPD4_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2201. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2202. if (ASIC_IS_DCE32(rdev)) {
  2203. tmp = RREG32(DC_HPD5_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2204. WREG32(DC_HPD5_INT_CONTROL, 0);
  2205. tmp = RREG32(DC_HPD6_INT_CONTROL) & DC_HPDx_INT_POLARITY;
  2206. WREG32(DC_HPD6_INT_CONTROL, 0);
  2207. }
  2208. } else {
  2209. WREG32(DACA_AUTODETECT_INT_CONTROL, 0);
  2210. WREG32(DACB_AUTODETECT_INT_CONTROL, 0);
  2211. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2212. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, 0);
  2213. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2214. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, 0);
  2215. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & DC_HOT_PLUG_DETECTx_INT_POLARITY;
  2216. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, 0);
  2217. }
  2218. }
  2219. int r600_irq_init(struct radeon_device *rdev)
  2220. {
  2221. int ret = 0;
  2222. int rb_bufsz;
  2223. u32 interrupt_cntl, ih_cntl, ih_rb_cntl;
  2224. /* allocate ring */
  2225. ret = r600_ih_ring_alloc(rdev);
  2226. if (ret)
  2227. return ret;
  2228. /* disable irqs */
  2229. r600_disable_interrupts(rdev);
  2230. /* init rlc */
  2231. ret = r600_rlc_init(rdev);
  2232. if (ret) {
  2233. r600_ih_ring_fini(rdev);
  2234. return ret;
  2235. }
  2236. /* setup interrupt control */
  2237. /* set dummy read address to ring address */
  2238. WREG32(INTERRUPT_CNTL2, rdev->ih.gpu_addr >> 8);
  2239. interrupt_cntl = RREG32(INTERRUPT_CNTL);
  2240. /* IH_DUMMY_RD_OVERRIDE=0 - dummy read disabled with msi, enabled without msi
  2241. * IH_DUMMY_RD_OVERRIDE=1 - dummy read controlled by IH_DUMMY_RD_EN
  2242. */
  2243. interrupt_cntl &= ~IH_DUMMY_RD_OVERRIDE;
  2244. /* IH_REQ_NONSNOOP_EN=1 if ring is in non-cacheable memory, e.g., vram */
  2245. interrupt_cntl &= ~IH_REQ_NONSNOOP_EN;
  2246. WREG32(INTERRUPT_CNTL, interrupt_cntl);
  2247. WREG32(IH_RB_BASE, rdev->ih.gpu_addr >> 8);
  2248. rb_bufsz = drm_order(rdev->ih.ring_size / 4);
  2249. ih_rb_cntl = (IH_WPTR_OVERFLOW_ENABLE |
  2250. IH_WPTR_OVERFLOW_CLEAR |
  2251. (rb_bufsz << 1));
  2252. /* WPTR writeback, not yet */
  2253. /*ih_rb_cntl |= IH_WPTR_WRITEBACK_ENABLE;*/
  2254. WREG32(IH_RB_WPTR_ADDR_LO, 0);
  2255. WREG32(IH_RB_WPTR_ADDR_HI, 0);
  2256. WREG32(IH_RB_CNTL, ih_rb_cntl);
  2257. /* set rptr, wptr to 0 */
  2258. WREG32(IH_RB_RPTR, 0);
  2259. WREG32(IH_RB_WPTR, 0);
  2260. /* Default settings for IH_CNTL (disabled at first) */
  2261. ih_cntl = MC_WRREQ_CREDIT(0x10) | MC_WR_CLEAN_CNT(0x10);
  2262. /* RPTR_REARM only works if msi's are enabled */
  2263. if (rdev->msi_enabled)
  2264. ih_cntl |= RPTR_REARM;
  2265. #ifdef __BIG_ENDIAN
  2266. ih_cntl |= IH_MC_SWAP(IH_MC_SWAP_32BIT);
  2267. #endif
  2268. WREG32(IH_CNTL, ih_cntl);
  2269. /* force the active interrupt state to all disabled */
  2270. r600_disable_interrupt_state(rdev);
  2271. /* enable irqs */
  2272. r600_enable_interrupts(rdev);
  2273. return ret;
  2274. }
  2275. void r600_irq_suspend(struct radeon_device *rdev)
  2276. {
  2277. r600_disable_interrupts(rdev);
  2278. r600_rlc_stop(rdev);
  2279. }
  2280. void r600_irq_fini(struct radeon_device *rdev)
  2281. {
  2282. r600_irq_suspend(rdev);
  2283. r600_ih_ring_fini(rdev);
  2284. }
  2285. int r600_irq_set(struct radeon_device *rdev)
  2286. {
  2287. u32 cp_int_cntl = CNTX_BUSY_INT_ENABLE | CNTX_EMPTY_INT_ENABLE;
  2288. u32 mode_int = 0;
  2289. u32 hpd1, hpd2, hpd3, hpd4 = 0, hpd5 = 0, hpd6 = 0;
  2290. if (!rdev->irq.installed) {
  2291. WARN(1, "Can't enable IRQ/MSI because no handler is installed.\n");
  2292. return -EINVAL;
  2293. }
  2294. /* don't enable anything if the ih is disabled */
  2295. if (!rdev->ih.enabled) {
  2296. r600_disable_interrupts(rdev);
  2297. /* force the active interrupt state to all disabled */
  2298. r600_disable_interrupt_state(rdev);
  2299. return 0;
  2300. }
  2301. if (ASIC_IS_DCE3(rdev)) {
  2302. hpd1 = RREG32(DC_HPD1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2303. hpd2 = RREG32(DC_HPD2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2304. hpd3 = RREG32(DC_HPD3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2305. hpd4 = RREG32(DC_HPD4_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2306. if (ASIC_IS_DCE32(rdev)) {
  2307. hpd5 = RREG32(DC_HPD5_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2308. hpd6 = RREG32(DC_HPD6_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2309. }
  2310. } else {
  2311. hpd1 = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2312. hpd2 = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2313. hpd3 = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL) & ~DC_HPDx_INT_EN;
  2314. }
  2315. if (rdev->irq.sw_int) {
  2316. DRM_DEBUG("r600_irq_set: sw int\n");
  2317. cp_int_cntl |= RB_INT_ENABLE;
  2318. }
  2319. if (rdev->irq.crtc_vblank_int[0]) {
  2320. DRM_DEBUG("r600_irq_set: vblank 0\n");
  2321. mode_int |= D1MODE_VBLANK_INT_MASK;
  2322. }
  2323. if (rdev->irq.crtc_vblank_int[1]) {
  2324. DRM_DEBUG("r600_irq_set: vblank 1\n");
  2325. mode_int |= D2MODE_VBLANK_INT_MASK;
  2326. }
  2327. if (rdev->irq.hpd[0]) {
  2328. DRM_DEBUG("r600_irq_set: hpd 1\n");
  2329. hpd1 |= DC_HPDx_INT_EN;
  2330. }
  2331. if (rdev->irq.hpd[1]) {
  2332. DRM_DEBUG("r600_irq_set: hpd 2\n");
  2333. hpd2 |= DC_HPDx_INT_EN;
  2334. }
  2335. if (rdev->irq.hpd[2]) {
  2336. DRM_DEBUG("r600_irq_set: hpd 3\n");
  2337. hpd3 |= DC_HPDx_INT_EN;
  2338. }
  2339. if (rdev->irq.hpd[3]) {
  2340. DRM_DEBUG("r600_irq_set: hpd 4\n");
  2341. hpd4 |= DC_HPDx_INT_EN;
  2342. }
  2343. if (rdev->irq.hpd[4]) {
  2344. DRM_DEBUG("r600_irq_set: hpd 5\n");
  2345. hpd5 |= DC_HPDx_INT_EN;
  2346. }
  2347. if (rdev->irq.hpd[5]) {
  2348. DRM_DEBUG("r600_irq_set: hpd 6\n");
  2349. hpd6 |= DC_HPDx_INT_EN;
  2350. }
  2351. WREG32(CP_INT_CNTL, cp_int_cntl);
  2352. WREG32(DxMODE_INT_MASK, mode_int);
  2353. if (ASIC_IS_DCE3(rdev)) {
  2354. WREG32(DC_HPD1_INT_CONTROL, hpd1);
  2355. WREG32(DC_HPD2_INT_CONTROL, hpd2);
  2356. WREG32(DC_HPD3_INT_CONTROL, hpd3);
  2357. WREG32(DC_HPD4_INT_CONTROL, hpd4);
  2358. if (ASIC_IS_DCE32(rdev)) {
  2359. WREG32(DC_HPD5_INT_CONTROL, hpd5);
  2360. WREG32(DC_HPD6_INT_CONTROL, hpd6);
  2361. }
  2362. } else {
  2363. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, hpd1);
  2364. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, hpd2);
  2365. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, hpd3);
  2366. }
  2367. return 0;
  2368. }
  2369. static inline void r600_irq_ack(struct radeon_device *rdev,
  2370. u32 *disp_int,
  2371. u32 *disp_int_cont,
  2372. u32 *disp_int_cont2)
  2373. {
  2374. u32 tmp;
  2375. if (ASIC_IS_DCE3(rdev)) {
  2376. *disp_int = RREG32(DCE3_DISP_INTERRUPT_STATUS);
  2377. *disp_int_cont = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE);
  2378. *disp_int_cont2 = RREG32(DCE3_DISP_INTERRUPT_STATUS_CONTINUE2);
  2379. } else {
  2380. *disp_int = RREG32(DISP_INTERRUPT_STATUS);
  2381. *disp_int_cont = RREG32(DISP_INTERRUPT_STATUS_CONTINUE);
  2382. *disp_int_cont2 = 0;
  2383. }
  2384. if (*disp_int & LB_D1_VBLANK_INTERRUPT)
  2385. WREG32(D1MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2386. if (*disp_int & LB_D1_VLINE_INTERRUPT)
  2387. WREG32(D1MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2388. if (*disp_int & LB_D2_VBLANK_INTERRUPT)
  2389. WREG32(D2MODE_VBLANK_STATUS, DxMODE_VBLANK_ACK);
  2390. if (*disp_int & LB_D2_VLINE_INTERRUPT)
  2391. WREG32(D2MODE_VLINE_STATUS, DxMODE_VLINE_ACK);
  2392. if (*disp_int & DC_HPD1_INTERRUPT) {
  2393. if (ASIC_IS_DCE3(rdev)) {
  2394. tmp = RREG32(DC_HPD1_INT_CONTROL);
  2395. tmp |= DC_HPDx_INT_ACK;
  2396. WREG32(DC_HPD1_INT_CONTROL, tmp);
  2397. } else {
  2398. tmp = RREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL);
  2399. tmp |= DC_HPDx_INT_ACK;
  2400. WREG32(DC_HOT_PLUG_DETECT1_INT_CONTROL, tmp);
  2401. }
  2402. }
  2403. if (*disp_int & DC_HPD2_INTERRUPT) {
  2404. if (ASIC_IS_DCE3(rdev)) {
  2405. tmp = RREG32(DC_HPD2_INT_CONTROL);
  2406. tmp |= DC_HPDx_INT_ACK;
  2407. WREG32(DC_HPD2_INT_CONTROL, tmp);
  2408. } else {
  2409. tmp = RREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL);
  2410. tmp |= DC_HPDx_INT_ACK;
  2411. WREG32(DC_HOT_PLUG_DETECT2_INT_CONTROL, tmp);
  2412. }
  2413. }
  2414. if (*disp_int_cont & DC_HPD3_INTERRUPT) {
  2415. if (ASIC_IS_DCE3(rdev)) {
  2416. tmp = RREG32(DC_HPD3_INT_CONTROL);
  2417. tmp |= DC_HPDx_INT_ACK;
  2418. WREG32(DC_HPD3_INT_CONTROL, tmp);
  2419. } else {
  2420. tmp = RREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL);
  2421. tmp |= DC_HPDx_INT_ACK;
  2422. WREG32(DC_HOT_PLUG_DETECT3_INT_CONTROL, tmp);
  2423. }
  2424. }
  2425. if (*disp_int_cont & DC_HPD4_INTERRUPT) {
  2426. tmp = RREG32(DC_HPD4_INT_CONTROL);
  2427. tmp |= DC_HPDx_INT_ACK;
  2428. WREG32(DC_HPD4_INT_CONTROL, tmp);
  2429. }
  2430. if (ASIC_IS_DCE32(rdev)) {
  2431. if (*disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2432. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2433. tmp |= DC_HPDx_INT_ACK;
  2434. WREG32(DC_HPD5_INT_CONTROL, tmp);
  2435. }
  2436. if (*disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2437. tmp = RREG32(DC_HPD5_INT_CONTROL);
  2438. tmp |= DC_HPDx_INT_ACK;
  2439. WREG32(DC_HPD6_INT_CONTROL, tmp);
  2440. }
  2441. }
  2442. }
  2443. void r600_irq_disable(struct radeon_device *rdev)
  2444. {
  2445. u32 disp_int, disp_int_cont, disp_int_cont2;
  2446. r600_disable_interrupts(rdev);
  2447. /* Wait and acknowledge irq */
  2448. mdelay(1);
  2449. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2450. r600_disable_interrupt_state(rdev);
  2451. }
  2452. static inline u32 r600_get_ih_wptr(struct radeon_device *rdev)
  2453. {
  2454. u32 wptr, tmp;
  2455. /* XXX use writeback */
  2456. wptr = RREG32(IH_RB_WPTR);
  2457. if (wptr & RB_OVERFLOW) {
  2458. /* When a ring buffer overflow happen start parsing interrupt
  2459. * from the last not overwritten vector (wptr + 16). Hopefully
  2460. * this should allow us to catchup.
  2461. */
  2462. dev_warn(rdev->dev, "IH ring buffer overflow (0x%08X, %d, %d)\n",
  2463. wptr, rdev->ih.rptr, (wptr + 16) + rdev->ih.ptr_mask);
  2464. rdev->ih.rptr = (wptr + 16) & rdev->ih.ptr_mask;
  2465. tmp = RREG32(IH_RB_CNTL);
  2466. tmp |= IH_WPTR_OVERFLOW_CLEAR;
  2467. WREG32(IH_RB_CNTL, tmp);
  2468. }
  2469. return (wptr & rdev->ih.ptr_mask);
  2470. }
  2471. /* r600 IV Ring
  2472. * Each IV ring entry is 128 bits:
  2473. * [7:0] - interrupt source id
  2474. * [31:8] - reserved
  2475. * [59:32] - interrupt source data
  2476. * [127:60] - reserved
  2477. *
  2478. * The basic interrupt vector entries
  2479. * are decoded as follows:
  2480. * src_id src_data description
  2481. * 1 0 D1 Vblank
  2482. * 1 1 D1 Vline
  2483. * 5 0 D2 Vblank
  2484. * 5 1 D2 Vline
  2485. * 19 0 FP Hot plug detection A
  2486. * 19 1 FP Hot plug detection B
  2487. * 19 2 DAC A auto-detection
  2488. * 19 3 DAC B auto-detection
  2489. * 176 - CP_INT RB
  2490. * 177 - CP_INT IB1
  2491. * 178 - CP_INT IB2
  2492. * 181 - EOP Interrupt
  2493. * 233 - GUI Idle
  2494. *
  2495. * Note, these are based on r600 and may need to be
  2496. * adjusted or added to on newer asics
  2497. */
  2498. int r600_irq_process(struct radeon_device *rdev)
  2499. {
  2500. u32 wptr = r600_get_ih_wptr(rdev);
  2501. u32 rptr = rdev->ih.rptr;
  2502. u32 src_id, src_data;
  2503. u32 ring_index, disp_int, disp_int_cont, disp_int_cont2;
  2504. unsigned long flags;
  2505. bool queue_hotplug = false;
  2506. DRM_DEBUG("r600_irq_process start: rptr %d, wptr %d\n", rptr, wptr);
  2507. if (!rdev->ih.enabled)
  2508. return IRQ_NONE;
  2509. spin_lock_irqsave(&rdev->ih.lock, flags);
  2510. if (rptr == wptr) {
  2511. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2512. return IRQ_NONE;
  2513. }
  2514. if (rdev->shutdown) {
  2515. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2516. return IRQ_NONE;
  2517. }
  2518. restart_ih:
  2519. /* display interrupts */
  2520. r600_irq_ack(rdev, &disp_int, &disp_int_cont, &disp_int_cont2);
  2521. rdev->ih.wptr = wptr;
  2522. while (rptr != wptr) {
  2523. /* wptr/rptr are in bytes! */
  2524. ring_index = rptr / 4;
  2525. src_id = rdev->ih.ring[ring_index] & 0xff;
  2526. src_data = rdev->ih.ring[ring_index + 1] & 0xfffffff;
  2527. switch (src_id) {
  2528. case 1: /* D1 vblank/vline */
  2529. switch (src_data) {
  2530. case 0: /* D1 vblank */
  2531. if (disp_int & LB_D1_VBLANK_INTERRUPT) {
  2532. drm_handle_vblank(rdev->ddev, 0);
  2533. rdev->pm.vblank_sync = true;
  2534. wake_up(&rdev->irq.vblank_queue);
  2535. disp_int &= ~LB_D1_VBLANK_INTERRUPT;
  2536. DRM_DEBUG("IH: D1 vblank\n");
  2537. }
  2538. break;
  2539. case 1: /* D1 vline */
  2540. if (disp_int & LB_D1_VLINE_INTERRUPT) {
  2541. disp_int &= ~LB_D1_VLINE_INTERRUPT;
  2542. DRM_DEBUG("IH: D1 vline\n");
  2543. }
  2544. break;
  2545. default:
  2546. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2547. break;
  2548. }
  2549. break;
  2550. case 5: /* D2 vblank/vline */
  2551. switch (src_data) {
  2552. case 0: /* D2 vblank */
  2553. if (disp_int & LB_D2_VBLANK_INTERRUPT) {
  2554. drm_handle_vblank(rdev->ddev, 1);
  2555. rdev->pm.vblank_sync = true;
  2556. wake_up(&rdev->irq.vblank_queue);
  2557. disp_int &= ~LB_D2_VBLANK_INTERRUPT;
  2558. DRM_DEBUG("IH: D2 vblank\n");
  2559. }
  2560. break;
  2561. case 1: /* D1 vline */
  2562. if (disp_int & LB_D2_VLINE_INTERRUPT) {
  2563. disp_int &= ~LB_D2_VLINE_INTERRUPT;
  2564. DRM_DEBUG("IH: D2 vline\n");
  2565. }
  2566. break;
  2567. default:
  2568. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2569. break;
  2570. }
  2571. break;
  2572. case 19: /* HPD/DAC hotplug */
  2573. switch (src_data) {
  2574. case 0:
  2575. if (disp_int & DC_HPD1_INTERRUPT) {
  2576. disp_int &= ~DC_HPD1_INTERRUPT;
  2577. queue_hotplug = true;
  2578. DRM_DEBUG("IH: HPD1\n");
  2579. }
  2580. break;
  2581. case 1:
  2582. if (disp_int & DC_HPD2_INTERRUPT) {
  2583. disp_int &= ~DC_HPD2_INTERRUPT;
  2584. queue_hotplug = true;
  2585. DRM_DEBUG("IH: HPD2\n");
  2586. }
  2587. break;
  2588. case 4:
  2589. if (disp_int_cont & DC_HPD3_INTERRUPT) {
  2590. disp_int_cont &= ~DC_HPD3_INTERRUPT;
  2591. queue_hotplug = true;
  2592. DRM_DEBUG("IH: HPD3\n");
  2593. }
  2594. break;
  2595. case 5:
  2596. if (disp_int_cont & DC_HPD4_INTERRUPT) {
  2597. disp_int_cont &= ~DC_HPD4_INTERRUPT;
  2598. queue_hotplug = true;
  2599. DRM_DEBUG("IH: HPD4\n");
  2600. }
  2601. break;
  2602. case 10:
  2603. if (disp_int_cont2 & DC_HPD5_INTERRUPT) {
  2604. disp_int_cont &= ~DC_HPD5_INTERRUPT;
  2605. queue_hotplug = true;
  2606. DRM_DEBUG("IH: HPD5\n");
  2607. }
  2608. break;
  2609. case 12:
  2610. if (disp_int_cont2 & DC_HPD6_INTERRUPT) {
  2611. disp_int_cont &= ~DC_HPD6_INTERRUPT;
  2612. queue_hotplug = true;
  2613. DRM_DEBUG("IH: HPD6\n");
  2614. }
  2615. break;
  2616. default:
  2617. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2618. break;
  2619. }
  2620. break;
  2621. case 176: /* CP_INT in ring buffer */
  2622. case 177: /* CP_INT in IB1 */
  2623. case 178: /* CP_INT in IB2 */
  2624. DRM_DEBUG("IH: CP int: 0x%08x\n", src_data);
  2625. radeon_fence_process(rdev);
  2626. break;
  2627. case 181: /* CP EOP event */
  2628. DRM_DEBUG("IH: CP EOP\n");
  2629. break;
  2630. default:
  2631. DRM_DEBUG("Unhandled interrupt: %d %d\n", src_id, src_data);
  2632. break;
  2633. }
  2634. /* wptr/rptr are in bytes! */
  2635. rptr += 16;
  2636. rptr &= rdev->ih.ptr_mask;
  2637. }
  2638. /* make sure wptr hasn't changed while processing */
  2639. wptr = r600_get_ih_wptr(rdev);
  2640. if (wptr != rdev->ih.wptr)
  2641. goto restart_ih;
  2642. if (queue_hotplug)
  2643. queue_work(rdev->wq, &rdev->hotplug_work);
  2644. rdev->ih.rptr = rptr;
  2645. WREG32(IH_RB_RPTR, rdev->ih.rptr);
  2646. spin_unlock_irqrestore(&rdev->ih.lock, flags);
  2647. return IRQ_HANDLED;
  2648. }
  2649. /*
  2650. * Debugfs info
  2651. */
  2652. #if defined(CONFIG_DEBUG_FS)
  2653. static int r600_debugfs_cp_ring_info(struct seq_file *m, void *data)
  2654. {
  2655. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2656. struct drm_device *dev = node->minor->dev;
  2657. struct radeon_device *rdev = dev->dev_private;
  2658. unsigned count, i, j;
  2659. radeon_ring_free_size(rdev);
  2660. count = (rdev->cp.ring_size / 4) - rdev->cp.ring_free_dw;
  2661. seq_printf(m, "CP_STAT 0x%08x\n", RREG32(CP_STAT));
  2662. seq_printf(m, "CP_RB_WPTR 0x%08x\n", RREG32(CP_RB_WPTR));
  2663. seq_printf(m, "CP_RB_RPTR 0x%08x\n", RREG32(CP_RB_RPTR));
  2664. seq_printf(m, "driver's copy of the CP_RB_WPTR 0x%08x\n", rdev->cp.wptr);
  2665. seq_printf(m, "driver's copy of the CP_RB_RPTR 0x%08x\n", rdev->cp.rptr);
  2666. seq_printf(m, "%u free dwords in ring\n", rdev->cp.ring_free_dw);
  2667. seq_printf(m, "%u dwords in ring\n", count);
  2668. i = rdev->cp.rptr;
  2669. for (j = 0; j <= count; j++) {
  2670. seq_printf(m, "r[%04d]=0x%08x\n", i, rdev->cp.ring[i]);
  2671. i = (i + 1) & rdev->cp.ptr_mask;
  2672. }
  2673. return 0;
  2674. }
  2675. static int r600_debugfs_mc_info(struct seq_file *m, void *data)
  2676. {
  2677. struct drm_info_node *node = (struct drm_info_node *) m->private;
  2678. struct drm_device *dev = node->minor->dev;
  2679. struct radeon_device *rdev = dev->dev_private;
  2680. DREG32_SYS(m, rdev, R_000E50_SRBM_STATUS);
  2681. DREG32_SYS(m, rdev, VM_L2_STATUS);
  2682. return 0;
  2683. }
  2684. static struct drm_info_list r600_mc_info_list[] = {
  2685. {"r600_mc_info", r600_debugfs_mc_info, 0, NULL},
  2686. {"r600_ring_info", r600_debugfs_cp_ring_info, 0, NULL},
  2687. };
  2688. #endif
  2689. int r600_debugfs_mc_info_init(struct radeon_device *rdev)
  2690. {
  2691. #if defined(CONFIG_DEBUG_FS)
  2692. return radeon_debugfs_add_files(rdev, r600_mc_info_list, ARRAY_SIZE(r600_mc_info_list));
  2693. #else
  2694. return 0;
  2695. #endif
  2696. }
  2697. /**
  2698. * r600_ioctl_wait_idle - flush host path cache on wait idle ioctl
  2699. * rdev: radeon device structure
  2700. * bo: buffer object struct which userspace is waiting for idle
  2701. *
  2702. * Some R6XX/R7XX doesn't seems to take into account HDP flush performed
  2703. * through ring buffer, this leads to corruption in rendering, see
  2704. * http://bugzilla.kernel.org/show_bug.cgi?id=15186 to avoid this we
  2705. * directly perform HDP flush by writing register through MMIO.
  2706. */
  2707. void r600_ioctl_wait_idle(struct radeon_device *rdev, struct radeon_bo *bo)
  2708. {
  2709. WREG32(R_005480_HDP_MEM_COHERENCY_FLUSH_CNTL, 0x1);
  2710. }