genx2apic_uv_x.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * SGI UV APIC functions (note: not an Intel compatible APIC)
  7. *
  8. * Copyright (C) 2007-2008 Silicon Graphics, Inc. All rights reserved.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/threads.h>
  12. #include <linux/cpumask.h>
  13. #include <linux/string.h>
  14. #include <linux/kernel.h>
  15. #include <linux/ctype.h>
  16. #include <linux/init.h>
  17. #include <linux/sched.h>
  18. #include <linux/bootmem.h>
  19. #include <linux/module.h>
  20. #include <linux/hardirq.h>
  21. #include <asm/smp.h>
  22. #include <asm/ipi.h>
  23. #include <asm/genapic.h>
  24. #include <asm/pgtable.h>
  25. #include <asm/uv/uv_mmrs.h>
  26. #include <asm/uv/uv_hub.h>
  27. DEFINE_PER_CPU(struct uv_hub_info_s, __uv_hub_info);
  28. EXPORT_PER_CPU_SYMBOL_GPL(__uv_hub_info);
  29. struct uv_blade_info *uv_blade_info;
  30. EXPORT_SYMBOL_GPL(uv_blade_info);
  31. short *uv_node_to_blade;
  32. EXPORT_SYMBOL_GPL(uv_node_to_blade);
  33. short *uv_cpu_to_blade;
  34. EXPORT_SYMBOL_GPL(uv_cpu_to_blade);
  35. short uv_possible_blades;
  36. EXPORT_SYMBOL_GPL(uv_possible_blades);
  37. /* Start with all IRQs pointing to boot CPU. IRQ balancing will shift them. */
  38. static cpumask_t uv_target_cpus(void)
  39. {
  40. return cpumask_of_cpu(0);
  41. }
  42. static cpumask_t uv_vector_allocation_domain(int cpu)
  43. {
  44. cpumask_t domain = CPU_MASK_NONE;
  45. cpu_set(cpu, domain);
  46. return domain;
  47. }
  48. int uv_wakeup_secondary(int phys_apicid, unsigned int start_rip)
  49. {
  50. unsigned long val;
  51. int pnode;
  52. pnode = uv_apicid_to_pnode(phys_apicid);
  53. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  54. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  55. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  56. APIC_DM_INIT;
  57. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  58. mdelay(10);
  59. val = (1UL << UVH_IPI_INT_SEND_SHFT) |
  60. (phys_apicid << UVH_IPI_INT_APIC_ID_SHFT) |
  61. (((long)start_rip << UVH_IPI_INT_VECTOR_SHFT) >> 12) |
  62. APIC_DM_STARTUP;
  63. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  64. return 0;
  65. }
  66. static void uv_send_IPI_one(int cpu, int vector)
  67. {
  68. unsigned long val, apicid, lapicid;
  69. int pnode;
  70. apicid = per_cpu(x86_cpu_to_apicid, cpu); /* ZZZ - cache node-local ? */
  71. lapicid = apicid & 0x3f; /* ZZZ macro needed */
  72. pnode = uv_apicid_to_pnode(apicid);
  73. val =
  74. (1UL << UVH_IPI_INT_SEND_SHFT) | (lapicid <<
  75. UVH_IPI_INT_APIC_ID_SHFT) |
  76. (vector << UVH_IPI_INT_VECTOR_SHFT);
  77. uv_write_global_mmr64(pnode, UVH_IPI_INT, val);
  78. }
  79. static void uv_send_IPI_mask(cpumask_t mask, int vector)
  80. {
  81. unsigned int cpu;
  82. for (cpu = 0; cpu < NR_CPUS; ++cpu)
  83. if (cpu_isset(cpu, mask))
  84. uv_send_IPI_one(cpu, vector);
  85. }
  86. static void uv_send_IPI_allbutself(int vector)
  87. {
  88. cpumask_t mask = cpu_online_map;
  89. cpu_clear(smp_processor_id(), mask);
  90. if (!cpus_empty(mask))
  91. uv_send_IPI_mask(mask, vector);
  92. }
  93. static void uv_send_IPI_all(int vector)
  94. {
  95. uv_send_IPI_mask(cpu_online_map, vector);
  96. }
  97. static int uv_apic_id_registered(void)
  98. {
  99. return 1;
  100. }
  101. static void uv_init_apic_ldr(void)
  102. {
  103. }
  104. static unsigned int uv_cpu_mask_to_apicid(cpumask_t cpumask)
  105. {
  106. int cpu;
  107. /*
  108. * We're using fixed IRQ delivery, can only return one phys APIC ID.
  109. * May as well be the first.
  110. */
  111. cpu = first_cpu(cpumask);
  112. if ((unsigned)cpu < NR_CPUS)
  113. return per_cpu(x86_cpu_to_apicid, cpu);
  114. else
  115. return BAD_APICID;
  116. }
  117. static unsigned int get_apic_id(unsigned long x)
  118. {
  119. unsigned int id;
  120. WARN_ON(preemptible() && num_online_cpus() > 1);
  121. id = x | __get_cpu_var(x2apic_extra_bits);
  122. return id;
  123. }
  124. static long set_apic_id(unsigned int id)
  125. {
  126. unsigned long x;
  127. /* maskout x2apic_extra_bits ? */
  128. x = id;
  129. return x;
  130. }
  131. static unsigned int uv_read_apic_id(void)
  132. {
  133. return get_apic_id(apic_read(APIC_ID));
  134. }
  135. static unsigned int phys_pkg_id(int index_msb)
  136. {
  137. return uv_read_apic_id() >> index_msb;
  138. }
  139. #ifdef ZZZ /* Needs x2apic patch */
  140. static void uv_send_IPI_self(int vector)
  141. {
  142. apic_write(APIC_SELF_IPI, vector);
  143. }
  144. #endif
  145. struct genapic apic_x2apic_uv_x = {
  146. .name = "UV large system",
  147. .int_delivery_mode = dest_Fixed,
  148. .int_dest_mode = (APIC_DEST_PHYSICAL != 0),
  149. .target_cpus = uv_target_cpus,
  150. .vector_allocation_domain = uv_vector_allocation_domain,/* Fixme ZZZ */
  151. .apic_id_registered = uv_apic_id_registered,
  152. .init_apic_ldr = uv_init_apic_ldr,
  153. .send_IPI_all = uv_send_IPI_all,
  154. .send_IPI_allbutself = uv_send_IPI_allbutself,
  155. .send_IPI_mask = uv_send_IPI_mask,
  156. /* ZZZ.send_IPI_self = uv_send_IPI_self, */
  157. .cpu_mask_to_apicid = uv_cpu_mask_to_apicid,
  158. .phys_pkg_id = phys_pkg_id, /* Fixme ZZZ */
  159. .get_apic_id = get_apic_id,
  160. .set_apic_id = set_apic_id,
  161. .apic_id_mask = (0xFFFFFFFFu),
  162. };
  163. static __cpuinit void set_x2apic_extra_bits(int pnode)
  164. {
  165. __get_cpu_var(x2apic_extra_bits) = (pnode << 6);
  166. }
  167. /*
  168. * Called on boot cpu.
  169. */
  170. static __init int boot_pnode_to_blade(int pnode)
  171. {
  172. int blade;
  173. for (blade = 0; blade < uv_num_possible_blades(); blade++)
  174. if (pnode == uv_blade_info[blade].pnode)
  175. return blade;
  176. BUG();
  177. }
  178. struct redir_addr {
  179. unsigned long redirect;
  180. unsigned long alias;
  181. };
  182. #define DEST_SHIFT UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR_DEST_BASE_SHFT
  183. static __initdata struct redir_addr redir_addrs[] = {
  184. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_0_MMR, UVH_SI_ALIAS0_OVERLAY_CONFIG},
  185. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_1_MMR, UVH_SI_ALIAS1_OVERLAY_CONFIG},
  186. {UVH_RH_GAM_ALIAS210_REDIRECT_CONFIG_2_MMR, UVH_SI_ALIAS2_OVERLAY_CONFIG},
  187. };
  188. static __init void get_lowmem_redirect(unsigned long *base, unsigned long *size)
  189. {
  190. union uvh_si_alias0_overlay_config_u alias;
  191. union uvh_rh_gam_alias210_redirect_config_2_mmr_u redirect;
  192. int i;
  193. for (i = 0; i < ARRAY_SIZE(redir_addrs); i++) {
  194. alias.v = uv_read_local_mmr(redir_addrs[i].alias);
  195. if (alias.s.base == 0) {
  196. *size = (1UL << alias.s.m_alias);
  197. redirect.v = uv_read_local_mmr(redir_addrs[i].redirect);
  198. *base = (unsigned long)redirect.s.dest_base << DEST_SHIFT;
  199. return;
  200. }
  201. }
  202. BUG();
  203. }
  204. static __init void map_low_mmrs(void)
  205. {
  206. init_extra_mapping_uc(UV_GLOBAL_MMR32_BASE, UV_GLOBAL_MMR32_SIZE);
  207. init_extra_mapping_uc(UV_LOCAL_MMR_BASE, UV_LOCAL_MMR_SIZE);
  208. }
  209. enum map_type {map_wb, map_uc};
  210. static void map_high(char *id, unsigned long base, int shift, enum map_type map_type)
  211. {
  212. unsigned long bytes, paddr;
  213. paddr = base << shift;
  214. bytes = (1UL << shift);
  215. printk(KERN_INFO "UV: Map %s_HI 0x%lx - 0x%lx\n", id, paddr,
  216. paddr + bytes);
  217. if (map_type == map_uc)
  218. init_extra_mapping_uc(paddr, bytes);
  219. else
  220. init_extra_mapping_wb(paddr, bytes);
  221. }
  222. static __init void map_gru_high(int max_pnode)
  223. {
  224. union uvh_rh_gam_gru_overlay_config_mmr_u gru;
  225. int shift = UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR_BASE_SHFT;
  226. gru.v = uv_read_local_mmr(UVH_RH_GAM_GRU_OVERLAY_CONFIG_MMR);
  227. if (gru.s.enable)
  228. map_high("GRU", gru.s.base, shift, map_wb);
  229. }
  230. static __init void map_config_high(int max_pnode)
  231. {
  232. union uvh_rh_gam_cfg_overlay_config_mmr_u cfg;
  233. int shift = UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR_BASE_SHFT;
  234. cfg.v = uv_read_local_mmr(UVH_RH_GAM_CFG_OVERLAY_CONFIG_MMR);
  235. if (cfg.s.enable)
  236. map_high("CONFIG", cfg.s.base, shift, map_uc);
  237. }
  238. static __init void map_mmr_high(int max_pnode)
  239. {
  240. union uvh_rh_gam_mmr_overlay_config_mmr_u mmr;
  241. int shift = UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR_BASE_SHFT;
  242. mmr.v = uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR);
  243. if (mmr.s.enable)
  244. map_high("MMR", mmr.s.base, shift, map_uc);
  245. }
  246. static __init void map_mmioh_high(int max_pnode)
  247. {
  248. union uvh_rh_gam_mmioh_overlay_config_mmr_u mmioh;
  249. int shift = UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR_BASE_SHFT;
  250. mmioh.v = uv_read_local_mmr(UVH_RH_GAM_MMIOH_OVERLAY_CONFIG_MMR);
  251. if (mmioh.s.enable)
  252. map_high("MMIOH", mmioh.s.base, shift, map_uc);
  253. }
  254. static __init void uv_system_init(void)
  255. {
  256. union uvh_si_addr_map_config_u m_n_config;
  257. union uvh_node_id_u node_id;
  258. unsigned long gnode_upper, lowmem_redir_base, lowmem_redir_size;
  259. int bytes, nid, cpu, lcpu, pnode, blade, i, j, m_val, n_val;
  260. int max_pnode = 0;
  261. unsigned long mmr_base, present;
  262. map_low_mmrs();
  263. m_n_config.v = uv_read_local_mmr(UVH_SI_ADDR_MAP_CONFIG);
  264. m_val = m_n_config.s.m_skt;
  265. n_val = m_n_config.s.n_skt;
  266. mmr_base =
  267. uv_read_local_mmr(UVH_RH_GAM_MMR_OVERLAY_CONFIG_MMR) &
  268. ~UV_MMR_ENABLE;
  269. printk(KERN_DEBUG "UV: global MMR base 0x%lx\n", mmr_base);
  270. for(i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++)
  271. uv_possible_blades +=
  272. hweight64(uv_read_local_mmr( UVH_NODE_PRESENT_TABLE + i * 8));
  273. printk(KERN_DEBUG "UV: Found %d blades\n", uv_num_possible_blades());
  274. bytes = sizeof(struct uv_blade_info) * uv_num_possible_blades();
  275. uv_blade_info = alloc_bootmem_pages(bytes);
  276. get_lowmem_redirect(&lowmem_redir_base, &lowmem_redir_size);
  277. bytes = sizeof(uv_node_to_blade[0]) * num_possible_nodes();
  278. uv_node_to_blade = alloc_bootmem_pages(bytes);
  279. memset(uv_node_to_blade, 255, bytes);
  280. bytes = sizeof(uv_cpu_to_blade[0]) * num_possible_cpus();
  281. uv_cpu_to_blade = alloc_bootmem_pages(bytes);
  282. memset(uv_cpu_to_blade, 255, bytes);
  283. blade = 0;
  284. for (i = 0; i < UVH_NODE_PRESENT_TABLE_DEPTH; i++) {
  285. present = uv_read_local_mmr(UVH_NODE_PRESENT_TABLE + i * 8);
  286. for (j = 0; j < 64; j++) {
  287. if (!test_bit(j, &present))
  288. continue;
  289. uv_blade_info[blade].pnode = (i * 64 + j);
  290. uv_blade_info[blade].nr_possible_cpus = 0;
  291. uv_blade_info[blade].nr_online_cpus = 0;
  292. blade++;
  293. }
  294. }
  295. node_id.v = uv_read_local_mmr(UVH_NODE_ID);
  296. gnode_upper = (((unsigned long)node_id.s.node_id) &
  297. ~((1 << n_val) - 1)) << m_val;
  298. for_each_present_cpu(cpu) {
  299. nid = cpu_to_node(cpu);
  300. pnode = uv_apicid_to_pnode(per_cpu(x86_cpu_to_apicid, cpu));
  301. blade = boot_pnode_to_blade(pnode);
  302. lcpu = uv_blade_info[blade].nr_possible_cpus;
  303. uv_blade_info[blade].nr_possible_cpus++;
  304. uv_cpu_hub_info(cpu)->lowmem_remap_base = lowmem_redir_base;
  305. uv_cpu_hub_info(cpu)->lowmem_remap_top =
  306. lowmem_redir_base + lowmem_redir_size;
  307. uv_cpu_hub_info(cpu)->m_val = m_val;
  308. uv_cpu_hub_info(cpu)->n_val = m_val;
  309. uv_cpu_hub_info(cpu)->numa_blade_id = blade;
  310. uv_cpu_hub_info(cpu)->blade_processor_id = lcpu;
  311. uv_cpu_hub_info(cpu)->pnode = pnode;
  312. uv_cpu_hub_info(cpu)->pnode_mask = (1 << n_val) - 1;
  313. uv_cpu_hub_info(cpu)->gpa_mask = (1 << (m_val + n_val)) - 1;
  314. uv_cpu_hub_info(cpu)->gnode_upper = gnode_upper;
  315. uv_cpu_hub_info(cpu)->global_mmr_base = mmr_base;
  316. uv_cpu_hub_info(cpu)->coherency_domain_number = 0;/* ZZZ */
  317. uv_node_to_blade[nid] = blade;
  318. uv_cpu_to_blade[cpu] = blade;
  319. max_pnode = max(pnode, max_pnode);
  320. printk(KERN_DEBUG "UV: cpu %d, apicid 0x%x, pnode %d, nid %d, "
  321. "lcpu %d, blade %d\n",
  322. cpu, per_cpu(x86_cpu_to_apicid, cpu), pnode, nid,
  323. lcpu, blade);
  324. }
  325. map_gru_high(max_pnode);
  326. map_mmr_high(max_pnode);
  327. map_config_high(max_pnode);
  328. map_mmioh_high(max_pnode);
  329. }
  330. /*
  331. * Called on each cpu to initialize the per_cpu UV data area.
  332. * ZZZ hotplug not supported yet
  333. */
  334. void __cpuinit uv_cpu_init(void)
  335. {
  336. if (!uv_node_to_blade)
  337. uv_system_init();
  338. uv_blade_info[uv_numa_blade_id()].nr_online_cpus++;
  339. if (get_uv_system_type() == UV_NON_UNIQUE_APIC)
  340. set_x2apic_extra_bits(uv_hub_info->pnode);
  341. }