clock.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286
  1. /* linux/arch/arm/mach-exynos4/clock.c
  2. *
  3. * Copyright (c) 2010-2011 Samsung Electronics Co., Ltd.
  4. * http://www.samsung.com
  5. *
  6. * EXYNOS4 - Clock support
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #include <linux/kernel.h>
  13. #include <linux/err.h>
  14. #include <linux/io.h>
  15. #include <linux/syscore_ops.h>
  16. #include <plat/cpu-freq.h>
  17. #include <plat/clock.h>
  18. #include <plat/cpu.h>
  19. #include <plat/pll.h>
  20. #include <plat/s5p-clock.h>
  21. #include <plat/clock-clksrc.h>
  22. #include <plat/exynos4.h>
  23. #include <plat/pm.h>
  24. #include <mach/map.h>
  25. #include <mach/regs-clock.h>
  26. #include <mach/sysmmu.h>
  27. #include <mach/exynos4-clock.h>
  28. static struct sleep_save exynos4_clock_save[] = {
  29. SAVE_ITEM(S5P_CLKDIV_LEFTBUS),
  30. SAVE_ITEM(S5P_CLKGATE_IP_LEFTBUS),
  31. SAVE_ITEM(S5P_CLKDIV_RIGHTBUS),
  32. SAVE_ITEM(S5P_CLKGATE_IP_RIGHTBUS),
  33. SAVE_ITEM(S5P_CLKSRC_TOP0),
  34. SAVE_ITEM(S5P_CLKSRC_TOP1),
  35. SAVE_ITEM(S5P_CLKSRC_CAM),
  36. SAVE_ITEM(S5P_CLKSRC_TV),
  37. SAVE_ITEM(S5P_CLKSRC_MFC),
  38. SAVE_ITEM(S5P_CLKSRC_G3D),
  39. SAVE_ITEM(S5P_CLKSRC_LCD0),
  40. SAVE_ITEM(S5P_CLKSRC_MAUDIO),
  41. SAVE_ITEM(S5P_CLKSRC_FSYS),
  42. SAVE_ITEM(S5P_CLKSRC_PERIL0),
  43. SAVE_ITEM(S5P_CLKSRC_PERIL1),
  44. SAVE_ITEM(S5P_CLKDIV_CAM),
  45. SAVE_ITEM(S5P_CLKDIV_TV),
  46. SAVE_ITEM(S5P_CLKDIV_MFC),
  47. SAVE_ITEM(S5P_CLKDIV_G3D),
  48. SAVE_ITEM(S5P_CLKDIV_LCD0),
  49. SAVE_ITEM(S5P_CLKDIV_MAUDIO),
  50. SAVE_ITEM(S5P_CLKDIV_FSYS0),
  51. SAVE_ITEM(S5P_CLKDIV_FSYS1),
  52. SAVE_ITEM(S5P_CLKDIV_FSYS2),
  53. SAVE_ITEM(S5P_CLKDIV_FSYS3),
  54. SAVE_ITEM(S5P_CLKDIV_PERIL0),
  55. SAVE_ITEM(S5P_CLKDIV_PERIL1),
  56. SAVE_ITEM(S5P_CLKDIV_PERIL2),
  57. SAVE_ITEM(S5P_CLKDIV_PERIL3),
  58. SAVE_ITEM(S5P_CLKDIV_PERIL4),
  59. SAVE_ITEM(S5P_CLKDIV_PERIL5),
  60. SAVE_ITEM(S5P_CLKDIV_TOP),
  61. SAVE_ITEM(S5P_CLKSRC_MASK_TOP),
  62. SAVE_ITEM(S5P_CLKSRC_MASK_CAM),
  63. SAVE_ITEM(S5P_CLKSRC_MASK_TV),
  64. SAVE_ITEM(S5P_CLKSRC_MASK_LCD0),
  65. SAVE_ITEM(S5P_CLKSRC_MASK_MAUDIO),
  66. SAVE_ITEM(S5P_CLKSRC_MASK_FSYS),
  67. SAVE_ITEM(S5P_CLKSRC_MASK_PERIL0),
  68. SAVE_ITEM(S5P_CLKSRC_MASK_PERIL1),
  69. SAVE_ITEM(S5P_CLKDIV2_RATIO),
  70. SAVE_ITEM(S5P_CLKGATE_SCLKCAM),
  71. SAVE_ITEM(S5P_CLKGATE_IP_CAM),
  72. SAVE_ITEM(S5P_CLKGATE_IP_TV),
  73. SAVE_ITEM(S5P_CLKGATE_IP_MFC),
  74. SAVE_ITEM(S5P_CLKGATE_IP_G3D),
  75. SAVE_ITEM(S5P_CLKGATE_IP_LCD0),
  76. SAVE_ITEM(S5P_CLKGATE_IP_FSYS),
  77. SAVE_ITEM(S5P_CLKGATE_IP_GPS),
  78. SAVE_ITEM(S5P_CLKGATE_IP_PERIL),
  79. SAVE_ITEM(S5P_CLKGATE_BLOCK),
  80. SAVE_ITEM(S5P_CLKSRC_MASK_DMC),
  81. SAVE_ITEM(S5P_CLKSRC_DMC),
  82. SAVE_ITEM(S5P_CLKDIV_DMC0),
  83. SAVE_ITEM(S5P_CLKDIV_DMC1),
  84. SAVE_ITEM(S5P_CLKGATE_IP_DMC),
  85. SAVE_ITEM(S5P_CLKSRC_CPU),
  86. SAVE_ITEM(S5P_CLKDIV_CPU),
  87. SAVE_ITEM(S5P_CLKDIV_CPU + 0x4),
  88. SAVE_ITEM(S5P_CLKGATE_SCLKCPU),
  89. SAVE_ITEM(S5P_CLKGATE_IP_CPU),
  90. };
  91. struct clk clk_sclk_hdmi27m = {
  92. .name = "sclk_hdmi27m",
  93. .rate = 27000000,
  94. };
  95. struct clk clk_sclk_hdmiphy = {
  96. .name = "sclk_hdmiphy",
  97. };
  98. struct clk clk_sclk_usbphy0 = {
  99. .name = "sclk_usbphy0",
  100. .rate = 27000000,
  101. };
  102. struct clk clk_sclk_usbphy1 = {
  103. .name = "sclk_usbphy1",
  104. };
  105. static int exynos4_clksrc_mask_top_ctrl(struct clk *clk, int enable)
  106. {
  107. return s5p_gatectrl(S5P_CLKSRC_MASK_TOP, clk, enable);
  108. }
  109. static int exynos4_clksrc_mask_cam_ctrl(struct clk *clk, int enable)
  110. {
  111. return s5p_gatectrl(S5P_CLKSRC_MASK_CAM, clk, enable);
  112. }
  113. static int exynos4_clksrc_mask_lcd0_ctrl(struct clk *clk, int enable)
  114. {
  115. return s5p_gatectrl(S5P_CLKSRC_MASK_LCD0, clk, enable);
  116. }
  117. int exynos4_clksrc_mask_fsys_ctrl(struct clk *clk, int enable)
  118. {
  119. return s5p_gatectrl(S5P_CLKSRC_MASK_FSYS, clk, enable);
  120. }
  121. static int exynos4_clksrc_mask_peril0_ctrl(struct clk *clk, int enable)
  122. {
  123. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL0, clk, enable);
  124. }
  125. static int exynos4_clksrc_mask_peril1_ctrl(struct clk *clk, int enable)
  126. {
  127. return s5p_gatectrl(S5P_CLKSRC_MASK_PERIL1, clk, enable);
  128. }
  129. static int exynos4_clk_ip_mfc_ctrl(struct clk *clk, int enable)
  130. {
  131. return s5p_gatectrl(S5P_CLKGATE_IP_MFC, clk, enable);
  132. }
  133. static int exynos4_clk_ip_cam_ctrl(struct clk *clk, int enable)
  134. {
  135. return s5p_gatectrl(S5P_CLKGATE_IP_CAM, clk, enable);
  136. }
  137. static int exynos4_clk_ip_tv_ctrl(struct clk *clk, int enable)
  138. {
  139. return s5p_gatectrl(S5P_CLKGATE_IP_TV, clk, enable);
  140. }
  141. static int exynos4_clk_ip_image_ctrl(struct clk *clk, int enable)
  142. {
  143. return s5p_gatectrl(S5P_CLKGATE_IP_IMAGE, clk, enable);
  144. }
  145. static int exynos4_clk_ip_lcd0_ctrl(struct clk *clk, int enable)
  146. {
  147. return s5p_gatectrl(S5P_CLKGATE_IP_LCD0, clk, enable);
  148. }
  149. int exynos4_clk_ip_lcd1_ctrl(struct clk *clk, int enable)
  150. {
  151. return s5p_gatectrl(S5P_CLKGATE_IP_LCD1, clk, enable);
  152. }
  153. int exynos4_clk_ip_fsys_ctrl(struct clk *clk, int enable)
  154. {
  155. return s5p_gatectrl(S5P_CLKGATE_IP_FSYS, clk, enable);
  156. }
  157. static int exynos4_clk_ip_peril_ctrl(struct clk *clk, int enable)
  158. {
  159. return s5p_gatectrl(S5P_CLKGATE_IP_PERIL, clk, enable);
  160. }
  161. static int exynos4_clk_ip_perir_ctrl(struct clk *clk, int enable)
  162. {
  163. return s5p_gatectrl(S5P_CLKGATE_IP_PERIR, clk, enable);
  164. }
  165. /* Core list of CMU_CPU side */
  166. static struct clksrc_clk clk_mout_apll = {
  167. .clk = {
  168. .name = "mout_apll",
  169. },
  170. .sources = &clk_src_apll,
  171. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 0, .size = 1 },
  172. };
  173. struct clksrc_clk clk_sclk_apll = {
  174. .clk = {
  175. .name = "sclk_apll",
  176. .parent = &clk_mout_apll.clk,
  177. },
  178. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 24, .size = 3 },
  179. };
  180. struct clksrc_clk clk_mout_epll = {
  181. .clk = {
  182. .name = "mout_epll",
  183. },
  184. .sources = &clk_src_epll,
  185. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 4, .size = 1 },
  186. };
  187. struct clksrc_clk clk_mout_mpll = {
  188. .clk = {
  189. .name = "mout_mpll",
  190. },
  191. .sources = &clk_src_mpll,
  192. /* reg_src will be added in each SoCs' clock */
  193. };
  194. static struct clk *clkset_moutcore_list[] = {
  195. [0] = &clk_mout_apll.clk,
  196. [1] = &clk_mout_mpll.clk,
  197. };
  198. static struct clksrc_sources clkset_moutcore = {
  199. .sources = clkset_moutcore_list,
  200. .nr_sources = ARRAY_SIZE(clkset_moutcore_list),
  201. };
  202. static struct clksrc_clk clk_moutcore = {
  203. .clk = {
  204. .name = "moutcore",
  205. },
  206. .sources = &clkset_moutcore,
  207. .reg_src = { .reg = S5P_CLKSRC_CPU, .shift = 16, .size = 1 },
  208. };
  209. static struct clksrc_clk clk_coreclk = {
  210. .clk = {
  211. .name = "core_clk",
  212. .parent = &clk_moutcore.clk,
  213. },
  214. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 0, .size = 3 },
  215. };
  216. static struct clksrc_clk clk_armclk = {
  217. .clk = {
  218. .name = "armclk",
  219. .parent = &clk_coreclk.clk,
  220. },
  221. };
  222. static struct clksrc_clk clk_aclk_corem0 = {
  223. .clk = {
  224. .name = "aclk_corem0",
  225. .parent = &clk_coreclk.clk,
  226. },
  227. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  228. };
  229. static struct clksrc_clk clk_aclk_cores = {
  230. .clk = {
  231. .name = "aclk_cores",
  232. .parent = &clk_coreclk.clk,
  233. },
  234. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 4, .size = 3 },
  235. };
  236. static struct clksrc_clk clk_aclk_corem1 = {
  237. .clk = {
  238. .name = "aclk_corem1",
  239. .parent = &clk_coreclk.clk,
  240. },
  241. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 8, .size = 3 },
  242. };
  243. static struct clksrc_clk clk_periphclk = {
  244. .clk = {
  245. .name = "periphclk",
  246. .parent = &clk_coreclk.clk,
  247. },
  248. .reg_div = { .reg = S5P_CLKDIV_CPU, .shift = 12, .size = 3 },
  249. };
  250. /* Core list of CMU_CORE side */
  251. struct clk *clkset_corebus_list[] = {
  252. [0] = &clk_mout_mpll.clk,
  253. [1] = &clk_sclk_apll.clk,
  254. };
  255. struct clksrc_sources clkset_mout_corebus = {
  256. .sources = clkset_corebus_list,
  257. .nr_sources = ARRAY_SIZE(clkset_corebus_list),
  258. };
  259. static struct clksrc_clk clk_mout_corebus = {
  260. .clk = {
  261. .name = "mout_corebus",
  262. },
  263. .sources = &clkset_mout_corebus,
  264. .reg_src = { .reg = S5P_CLKSRC_DMC, .shift = 4, .size = 1 },
  265. };
  266. static struct clksrc_clk clk_sclk_dmc = {
  267. .clk = {
  268. .name = "sclk_dmc",
  269. .parent = &clk_mout_corebus.clk,
  270. },
  271. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 12, .size = 3 },
  272. };
  273. static struct clksrc_clk clk_aclk_cored = {
  274. .clk = {
  275. .name = "aclk_cored",
  276. .parent = &clk_sclk_dmc.clk,
  277. },
  278. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 16, .size = 3 },
  279. };
  280. static struct clksrc_clk clk_aclk_corep = {
  281. .clk = {
  282. .name = "aclk_corep",
  283. .parent = &clk_aclk_cored.clk,
  284. },
  285. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 20, .size = 3 },
  286. };
  287. static struct clksrc_clk clk_aclk_acp = {
  288. .clk = {
  289. .name = "aclk_acp",
  290. .parent = &clk_mout_corebus.clk,
  291. },
  292. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 0, .size = 3 },
  293. };
  294. static struct clksrc_clk clk_pclk_acp = {
  295. .clk = {
  296. .name = "pclk_acp",
  297. .parent = &clk_aclk_acp.clk,
  298. },
  299. .reg_div = { .reg = S5P_CLKDIV_DMC0, .shift = 4, .size = 3 },
  300. };
  301. /* Core list of CMU_TOP side */
  302. struct clk *clkset_aclk_top_list[] = {
  303. [0] = &clk_mout_mpll.clk,
  304. [1] = &clk_sclk_apll.clk,
  305. };
  306. struct clksrc_sources clkset_aclk = {
  307. .sources = clkset_aclk_top_list,
  308. .nr_sources = ARRAY_SIZE(clkset_aclk_top_list),
  309. };
  310. static struct clksrc_clk clk_aclk_200 = {
  311. .clk = {
  312. .name = "aclk_200",
  313. },
  314. .sources = &clkset_aclk,
  315. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 12, .size = 1 },
  316. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 0, .size = 3 },
  317. };
  318. static struct clksrc_clk clk_aclk_100 = {
  319. .clk = {
  320. .name = "aclk_100",
  321. },
  322. .sources = &clkset_aclk,
  323. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 16, .size = 1 },
  324. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 4, .size = 4 },
  325. };
  326. static struct clksrc_clk clk_aclk_160 = {
  327. .clk = {
  328. .name = "aclk_160",
  329. },
  330. .sources = &clkset_aclk,
  331. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 20, .size = 1 },
  332. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 8, .size = 3 },
  333. };
  334. struct clksrc_clk clk_aclk_133 = {
  335. .clk = {
  336. .name = "aclk_133",
  337. },
  338. .sources = &clkset_aclk,
  339. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 24, .size = 1 },
  340. .reg_div = { .reg = S5P_CLKDIV_TOP, .shift = 12, .size = 3 },
  341. };
  342. static struct clk *clkset_vpllsrc_list[] = {
  343. [0] = &clk_fin_vpll,
  344. [1] = &clk_sclk_hdmi27m,
  345. };
  346. static struct clksrc_sources clkset_vpllsrc = {
  347. .sources = clkset_vpllsrc_list,
  348. .nr_sources = ARRAY_SIZE(clkset_vpllsrc_list),
  349. };
  350. static struct clksrc_clk clk_vpllsrc = {
  351. .clk = {
  352. .name = "vpll_src",
  353. .enable = exynos4_clksrc_mask_top_ctrl,
  354. .ctrlbit = (1 << 0),
  355. },
  356. .sources = &clkset_vpllsrc,
  357. .reg_src = { .reg = S5P_CLKSRC_TOP1, .shift = 0, .size = 1 },
  358. };
  359. static struct clk *clkset_sclk_vpll_list[] = {
  360. [0] = &clk_vpllsrc.clk,
  361. [1] = &clk_fout_vpll,
  362. };
  363. static struct clksrc_sources clkset_sclk_vpll = {
  364. .sources = clkset_sclk_vpll_list,
  365. .nr_sources = ARRAY_SIZE(clkset_sclk_vpll_list),
  366. };
  367. struct clksrc_clk clk_sclk_vpll = {
  368. .clk = {
  369. .name = "sclk_vpll",
  370. },
  371. .sources = &clkset_sclk_vpll,
  372. .reg_src = { .reg = S5P_CLKSRC_TOP0, .shift = 8, .size = 1 },
  373. };
  374. static struct clk init_clocks_off[] = {
  375. {
  376. .name = "timers",
  377. .parent = &clk_aclk_100.clk,
  378. .enable = exynos4_clk_ip_peril_ctrl,
  379. .ctrlbit = (1<<24),
  380. }, {
  381. .name = "csis",
  382. .devname = "s5p-mipi-csis.0",
  383. .enable = exynos4_clk_ip_cam_ctrl,
  384. .ctrlbit = (1 << 4),
  385. }, {
  386. .name = "csis",
  387. .devname = "s5p-mipi-csis.1",
  388. .enable = exynos4_clk_ip_cam_ctrl,
  389. .ctrlbit = (1 << 5),
  390. }, {
  391. .name = "fimc",
  392. .devname = "exynos4-fimc.0",
  393. .enable = exynos4_clk_ip_cam_ctrl,
  394. .ctrlbit = (1 << 0),
  395. }, {
  396. .name = "fimc",
  397. .devname = "exynos4-fimc.1",
  398. .enable = exynos4_clk_ip_cam_ctrl,
  399. .ctrlbit = (1 << 1),
  400. }, {
  401. .name = "fimc",
  402. .devname = "exynos4-fimc.2",
  403. .enable = exynos4_clk_ip_cam_ctrl,
  404. .ctrlbit = (1 << 2),
  405. }, {
  406. .name = "fimc",
  407. .devname = "exynos4-fimc.3",
  408. .enable = exynos4_clk_ip_cam_ctrl,
  409. .ctrlbit = (1 << 3),
  410. }, {
  411. .name = "fimd",
  412. .devname = "exynos4-fb.0",
  413. .enable = exynos4_clk_ip_lcd0_ctrl,
  414. .ctrlbit = (1 << 0),
  415. }, {
  416. .name = "hsmmc",
  417. .devname = "s3c-sdhci.0",
  418. .parent = &clk_aclk_133.clk,
  419. .enable = exynos4_clk_ip_fsys_ctrl,
  420. .ctrlbit = (1 << 5),
  421. }, {
  422. .name = "hsmmc",
  423. .devname = "s3c-sdhci.1",
  424. .parent = &clk_aclk_133.clk,
  425. .enable = exynos4_clk_ip_fsys_ctrl,
  426. .ctrlbit = (1 << 6),
  427. }, {
  428. .name = "hsmmc",
  429. .devname = "s3c-sdhci.2",
  430. .parent = &clk_aclk_133.clk,
  431. .enable = exynos4_clk_ip_fsys_ctrl,
  432. .ctrlbit = (1 << 7),
  433. }, {
  434. .name = "hsmmc",
  435. .devname = "s3c-sdhci.3",
  436. .parent = &clk_aclk_133.clk,
  437. .enable = exynos4_clk_ip_fsys_ctrl,
  438. .ctrlbit = (1 << 8),
  439. }, {
  440. .name = "dwmmc",
  441. .parent = &clk_aclk_133.clk,
  442. .enable = exynos4_clk_ip_fsys_ctrl,
  443. .ctrlbit = (1 << 9),
  444. }, {
  445. .name = "pdma",
  446. .devname = "s3c-pl330.0",
  447. .enable = exynos4_clk_ip_fsys_ctrl,
  448. .ctrlbit = (1 << 0),
  449. }, {
  450. .name = "pdma",
  451. .devname = "s3c-pl330.1",
  452. .enable = exynos4_clk_ip_fsys_ctrl,
  453. .ctrlbit = (1 << 1),
  454. }, {
  455. .name = "adc",
  456. .enable = exynos4_clk_ip_peril_ctrl,
  457. .ctrlbit = (1 << 15),
  458. }, {
  459. .name = "keypad",
  460. .enable = exynos4_clk_ip_perir_ctrl,
  461. .ctrlbit = (1 << 16),
  462. }, {
  463. .name = "rtc",
  464. .enable = exynos4_clk_ip_perir_ctrl,
  465. .ctrlbit = (1 << 15),
  466. }, {
  467. .name = "watchdog",
  468. .parent = &clk_aclk_100.clk,
  469. .enable = exynos4_clk_ip_perir_ctrl,
  470. .ctrlbit = (1 << 14),
  471. }, {
  472. .name = "usbhost",
  473. .enable = exynos4_clk_ip_fsys_ctrl ,
  474. .ctrlbit = (1 << 12),
  475. }, {
  476. .name = "otg",
  477. .enable = exynos4_clk_ip_fsys_ctrl,
  478. .ctrlbit = (1 << 13),
  479. }, {
  480. .name = "spi",
  481. .devname = "s3c64xx-spi.0",
  482. .enable = exynos4_clk_ip_peril_ctrl,
  483. .ctrlbit = (1 << 16),
  484. }, {
  485. .name = "spi",
  486. .devname = "s3c64xx-spi.1",
  487. .enable = exynos4_clk_ip_peril_ctrl,
  488. .ctrlbit = (1 << 17),
  489. }, {
  490. .name = "spi",
  491. .devname = "s3c64xx-spi.2",
  492. .enable = exynos4_clk_ip_peril_ctrl,
  493. .ctrlbit = (1 << 18),
  494. }, {
  495. .name = "iis",
  496. .devname = "samsung-i2s.0",
  497. .enable = exynos4_clk_ip_peril_ctrl,
  498. .ctrlbit = (1 << 19),
  499. }, {
  500. .name = "iis",
  501. .devname = "samsung-i2s.1",
  502. .enable = exynos4_clk_ip_peril_ctrl,
  503. .ctrlbit = (1 << 20),
  504. }, {
  505. .name = "iis",
  506. .devname = "samsung-i2s.2",
  507. .enable = exynos4_clk_ip_peril_ctrl,
  508. .ctrlbit = (1 << 21),
  509. }, {
  510. .name = "ac97",
  511. .devname = "samsung-ac97",
  512. .enable = exynos4_clk_ip_peril_ctrl,
  513. .ctrlbit = (1 << 27),
  514. }, {
  515. .name = "fimg2d",
  516. .enable = exynos4_clk_ip_image_ctrl,
  517. .ctrlbit = (1 << 0),
  518. }, {
  519. .name = "mfc",
  520. .devname = "s5p-mfc",
  521. .enable = exynos4_clk_ip_mfc_ctrl,
  522. .ctrlbit = (1 << 0),
  523. }, {
  524. .name = "i2c",
  525. .devname = "s3c2440-i2c.0",
  526. .parent = &clk_aclk_100.clk,
  527. .enable = exynos4_clk_ip_peril_ctrl,
  528. .ctrlbit = (1 << 6),
  529. }, {
  530. .name = "i2c",
  531. .devname = "s3c2440-i2c.1",
  532. .parent = &clk_aclk_100.clk,
  533. .enable = exynos4_clk_ip_peril_ctrl,
  534. .ctrlbit = (1 << 7),
  535. }, {
  536. .name = "i2c",
  537. .devname = "s3c2440-i2c.2",
  538. .parent = &clk_aclk_100.clk,
  539. .enable = exynos4_clk_ip_peril_ctrl,
  540. .ctrlbit = (1 << 8),
  541. }, {
  542. .name = "i2c",
  543. .devname = "s3c2440-i2c.3",
  544. .parent = &clk_aclk_100.clk,
  545. .enable = exynos4_clk_ip_peril_ctrl,
  546. .ctrlbit = (1 << 9),
  547. }, {
  548. .name = "i2c",
  549. .devname = "s3c2440-i2c.4",
  550. .parent = &clk_aclk_100.clk,
  551. .enable = exynos4_clk_ip_peril_ctrl,
  552. .ctrlbit = (1 << 10),
  553. }, {
  554. .name = "i2c",
  555. .devname = "s3c2440-i2c.5",
  556. .parent = &clk_aclk_100.clk,
  557. .enable = exynos4_clk_ip_peril_ctrl,
  558. .ctrlbit = (1 << 11),
  559. }, {
  560. .name = "i2c",
  561. .devname = "s3c2440-i2c.6",
  562. .parent = &clk_aclk_100.clk,
  563. .enable = exynos4_clk_ip_peril_ctrl,
  564. .ctrlbit = (1 << 12),
  565. }, {
  566. .name = "i2c",
  567. .devname = "s3c2440-i2c.7",
  568. .parent = &clk_aclk_100.clk,
  569. .enable = exynos4_clk_ip_peril_ctrl,
  570. .ctrlbit = (1 << 13),
  571. }, {
  572. .name = "SYSMMU_MDMA",
  573. .enable = exynos4_clk_ip_image_ctrl,
  574. .ctrlbit = (1 << 5),
  575. }, {
  576. .name = "SYSMMU_FIMC0",
  577. .enable = exynos4_clk_ip_cam_ctrl,
  578. .ctrlbit = (1 << 7),
  579. }, {
  580. .name = "SYSMMU_FIMC1",
  581. .enable = exynos4_clk_ip_cam_ctrl,
  582. .ctrlbit = (1 << 8),
  583. }, {
  584. .name = "SYSMMU_FIMC2",
  585. .enable = exynos4_clk_ip_cam_ctrl,
  586. .ctrlbit = (1 << 9),
  587. }, {
  588. .name = "SYSMMU_FIMC3",
  589. .enable = exynos4_clk_ip_cam_ctrl,
  590. .ctrlbit = (1 << 10),
  591. }, {
  592. .name = "SYSMMU_JPEG",
  593. .enable = exynos4_clk_ip_cam_ctrl,
  594. .ctrlbit = (1 << 11),
  595. }, {
  596. .name = "SYSMMU_FIMD0",
  597. .enable = exynos4_clk_ip_lcd0_ctrl,
  598. .ctrlbit = (1 << 4),
  599. }, {
  600. .name = "SYSMMU_FIMD1",
  601. .enable = exynos4_clk_ip_lcd1_ctrl,
  602. .ctrlbit = (1 << 4),
  603. }, {
  604. .name = "SYSMMU_PCIe",
  605. .enable = exynos4_clk_ip_fsys_ctrl,
  606. .ctrlbit = (1 << 18),
  607. }, {
  608. .name = "SYSMMU_G2D",
  609. .enable = exynos4_clk_ip_image_ctrl,
  610. .ctrlbit = (1 << 3),
  611. }, {
  612. .name = "SYSMMU_ROTATOR",
  613. .enable = exynos4_clk_ip_image_ctrl,
  614. .ctrlbit = (1 << 4),
  615. }, {
  616. .name = "SYSMMU_TV",
  617. .enable = exynos4_clk_ip_tv_ctrl,
  618. .ctrlbit = (1 << 4),
  619. }, {
  620. .name = "SYSMMU_MFC_L",
  621. .enable = exynos4_clk_ip_mfc_ctrl,
  622. .ctrlbit = (1 << 1),
  623. }, {
  624. .name = "SYSMMU_MFC_R",
  625. .enable = exynos4_clk_ip_mfc_ctrl,
  626. .ctrlbit = (1 << 2),
  627. }
  628. };
  629. static struct clk init_clocks[] = {
  630. {
  631. .name = "uart",
  632. .devname = "s5pv210-uart.0",
  633. .enable = exynos4_clk_ip_peril_ctrl,
  634. .ctrlbit = (1 << 0),
  635. }, {
  636. .name = "uart",
  637. .devname = "s5pv210-uart.1",
  638. .enable = exynos4_clk_ip_peril_ctrl,
  639. .ctrlbit = (1 << 1),
  640. }, {
  641. .name = "uart",
  642. .devname = "s5pv210-uart.2",
  643. .enable = exynos4_clk_ip_peril_ctrl,
  644. .ctrlbit = (1 << 2),
  645. }, {
  646. .name = "uart",
  647. .devname = "s5pv210-uart.3",
  648. .enable = exynos4_clk_ip_peril_ctrl,
  649. .ctrlbit = (1 << 3),
  650. }, {
  651. .name = "uart",
  652. .devname = "s5pv210-uart.4",
  653. .enable = exynos4_clk_ip_peril_ctrl,
  654. .ctrlbit = (1 << 4),
  655. }, {
  656. .name = "uart",
  657. .devname = "s5pv210-uart.5",
  658. .enable = exynos4_clk_ip_peril_ctrl,
  659. .ctrlbit = (1 << 5),
  660. }
  661. };
  662. struct clk *clkset_group_list[] = {
  663. [0] = &clk_ext_xtal_mux,
  664. [1] = &clk_xusbxti,
  665. [2] = &clk_sclk_hdmi27m,
  666. [3] = &clk_sclk_usbphy0,
  667. [4] = &clk_sclk_usbphy1,
  668. [5] = &clk_sclk_hdmiphy,
  669. [6] = &clk_mout_mpll.clk,
  670. [7] = &clk_mout_epll.clk,
  671. [8] = &clk_sclk_vpll.clk,
  672. };
  673. struct clksrc_sources clkset_group = {
  674. .sources = clkset_group_list,
  675. .nr_sources = ARRAY_SIZE(clkset_group_list),
  676. };
  677. static struct clk *clkset_mout_g2d0_list[] = {
  678. [0] = &clk_mout_mpll.clk,
  679. [1] = &clk_sclk_apll.clk,
  680. };
  681. static struct clksrc_sources clkset_mout_g2d0 = {
  682. .sources = clkset_mout_g2d0_list,
  683. .nr_sources = ARRAY_SIZE(clkset_mout_g2d0_list),
  684. };
  685. static struct clksrc_clk clk_mout_g2d0 = {
  686. .clk = {
  687. .name = "mout_g2d0",
  688. },
  689. .sources = &clkset_mout_g2d0,
  690. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 0, .size = 1 },
  691. };
  692. static struct clk *clkset_mout_g2d1_list[] = {
  693. [0] = &clk_mout_epll.clk,
  694. [1] = &clk_sclk_vpll.clk,
  695. };
  696. static struct clksrc_sources clkset_mout_g2d1 = {
  697. .sources = clkset_mout_g2d1_list,
  698. .nr_sources = ARRAY_SIZE(clkset_mout_g2d1_list),
  699. };
  700. static struct clksrc_clk clk_mout_g2d1 = {
  701. .clk = {
  702. .name = "mout_g2d1",
  703. },
  704. .sources = &clkset_mout_g2d1,
  705. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 4, .size = 1 },
  706. };
  707. static struct clk *clkset_mout_g2d_list[] = {
  708. [0] = &clk_mout_g2d0.clk,
  709. [1] = &clk_mout_g2d1.clk,
  710. };
  711. static struct clksrc_sources clkset_mout_g2d = {
  712. .sources = clkset_mout_g2d_list,
  713. .nr_sources = ARRAY_SIZE(clkset_mout_g2d_list),
  714. };
  715. static struct clk *clkset_mout_mfc0_list[] = {
  716. [0] = &clk_mout_mpll.clk,
  717. [1] = &clk_sclk_apll.clk,
  718. };
  719. static struct clksrc_sources clkset_mout_mfc0 = {
  720. .sources = clkset_mout_mfc0_list,
  721. .nr_sources = ARRAY_SIZE(clkset_mout_mfc0_list),
  722. };
  723. static struct clksrc_clk clk_mout_mfc0 = {
  724. .clk = {
  725. .name = "mout_mfc0",
  726. },
  727. .sources = &clkset_mout_mfc0,
  728. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 0, .size = 1 },
  729. };
  730. static struct clk *clkset_mout_mfc1_list[] = {
  731. [0] = &clk_mout_epll.clk,
  732. [1] = &clk_sclk_vpll.clk,
  733. };
  734. static struct clksrc_sources clkset_mout_mfc1 = {
  735. .sources = clkset_mout_mfc1_list,
  736. .nr_sources = ARRAY_SIZE(clkset_mout_mfc1_list),
  737. };
  738. static struct clksrc_clk clk_mout_mfc1 = {
  739. .clk = {
  740. .name = "mout_mfc1",
  741. },
  742. .sources = &clkset_mout_mfc1,
  743. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 4, .size = 1 },
  744. };
  745. static struct clk *clkset_mout_mfc_list[] = {
  746. [0] = &clk_mout_mfc0.clk,
  747. [1] = &clk_mout_mfc1.clk,
  748. };
  749. static struct clksrc_sources clkset_mout_mfc = {
  750. .sources = clkset_mout_mfc_list,
  751. .nr_sources = ARRAY_SIZE(clkset_mout_mfc_list),
  752. };
  753. static struct clksrc_clk clk_dout_mmc0 = {
  754. .clk = {
  755. .name = "dout_mmc0",
  756. },
  757. .sources = &clkset_group,
  758. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 0, .size = 4 },
  759. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 0, .size = 4 },
  760. };
  761. static struct clksrc_clk clk_dout_mmc1 = {
  762. .clk = {
  763. .name = "dout_mmc1",
  764. },
  765. .sources = &clkset_group,
  766. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 4, .size = 4 },
  767. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 16, .size = 4 },
  768. };
  769. static struct clksrc_clk clk_dout_mmc2 = {
  770. .clk = {
  771. .name = "dout_mmc2",
  772. },
  773. .sources = &clkset_group,
  774. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 8, .size = 4 },
  775. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 0, .size = 4 },
  776. };
  777. static struct clksrc_clk clk_dout_mmc3 = {
  778. .clk = {
  779. .name = "dout_mmc3",
  780. },
  781. .sources = &clkset_group,
  782. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 12, .size = 4 },
  783. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 16, .size = 4 },
  784. };
  785. static struct clksrc_clk clk_dout_mmc4 = {
  786. .clk = {
  787. .name = "dout_mmc4",
  788. },
  789. .sources = &clkset_group,
  790. .reg_src = { .reg = S5P_CLKSRC_FSYS, .shift = 16, .size = 4 },
  791. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 0, .size = 4 },
  792. };
  793. static struct clksrc_clk clksrcs[] = {
  794. {
  795. .clk = {
  796. .name = "uclk1",
  797. .devname = "s5pv210-uart.0",
  798. .enable = exynos4_clksrc_mask_peril0_ctrl,
  799. .ctrlbit = (1 << 0),
  800. },
  801. .sources = &clkset_group,
  802. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 0, .size = 4 },
  803. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 0, .size = 4 },
  804. }, {
  805. .clk = {
  806. .name = "uclk1",
  807. .devname = "s5pv210-uart.1",
  808. .enable = exynos4_clksrc_mask_peril0_ctrl,
  809. .ctrlbit = (1 << 4),
  810. },
  811. .sources = &clkset_group,
  812. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 4, .size = 4 },
  813. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 4, .size = 4 },
  814. }, {
  815. .clk = {
  816. .name = "uclk1",
  817. .devname = "s5pv210-uart.2",
  818. .enable = exynos4_clksrc_mask_peril0_ctrl,
  819. .ctrlbit = (1 << 8),
  820. },
  821. .sources = &clkset_group,
  822. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 8, .size = 4 },
  823. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 8, .size = 4 },
  824. }, {
  825. .clk = {
  826. .name = "uclk1",
  827. .devname = "s5pv210-uart.3",
  828. .enable = exynos4_clksrc_mask_peril0_ctrl,
  829. .ctrlbit = (1 << 12),
  830. },
  831. .sources = &clkset_group,
  832. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 12, .size = 4 },
  833. .reg_div = { .reg = S5P_CLKDIV_PERIL0, .shift = 12, .size = 4 },
  834. }, {
  835. .clk = {
  836. .name = "sclk_pwm",
  837. .enable = exynos4_clksrc_mask_peril0_ctrl,
  838. .ctrlbit = (1 << 24),
  839. },
  840. .sources = &clkset_group,
  841. .reg_src = { .reg = S5P_CLKSRC_PERIL0, .shift = 24, .size = 4 },
  842. .reg_div = { .reg = S5P_CLKDIV_PERIL3, .shift = 0, .size = 4 },
  843. }, {
  844. .clk = {
  845. .name = "sclk_csis",
  846. .devname = "s5p-mipi-csis.0",
  847. .enable = exynos4_clksrc_mask_cam_ctrl,
  848. .ctrlbit = (1 << 24),
  849. },
  850. .sources = &clkset_group,
  851. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 24, .size = 4 },
  852. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 24, .size = 4 },
  853. }, {
  854. .clk = {
  855. .name = "sclk_csis",
  856. .devname = "s5p-mipi-csis.1",
  857. .enable = exynos4_clksrc_mask_cam_ctrl,
  858. .ctrlbit = (1 << 28),
  859. },
  860. .sources = &clkset_group,
  861. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 28, .size = 4 },
  862. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 28, .size = 4 },
  863. }, {
  864. .clk = {
  865. .name = "sclk_cam0",
  866. .enable = exynos4_clksrc_mask_cam_ctrl,
  867. .ctrlbit = (1 << 16),
  868. },
  869. .sources = &clkset_group,
  870. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 16, .size = 4 },
  871. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 16, .size = 4 },
  872. }, {
  873. .clk = {
  874. .name = "sclk_cam1",
  875. .enable = exynos4_clksrc_mask_cam_ctrl,
  876. .ctrlbit = (1 << 20),
  877. },
  878. .sources = &clkset_group,
  879. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 20, .size = 4 },
  880. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 20, .size = 4 },
  881. }, {
  882. .clk = {
  883. .name = "sclk_fimc",
  884. .devname = "exynos4-fimc.0",
  885. .enable = exynos4_clksrc_mask_cam_ctrl,
  886. .ctrlbit = (1 << 0),
  887. },
  888. .sources = &clkset_group,
  889. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 0, .size = 4 },
  890. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 0, .size = 4 },
  891. }, {
  892. .clk = {
  893. .name = "sclk_fimc",
  894. .devname = "exynos4-fimc.1",
  895. .enable = exynos4_clksrc_mask_cam_ctrl,
  896. .ctrlbit = (1 << 4),
  897. },
  898. .sources = &clkset_group,
  899. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 4, .size = 4 },
  900. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 4, .size = 4 },
  901. }, {
  902. .clk = {
  903. .name = "sclk_fimc",
  904. .devname = "exynos4-fimc.2",
  905. .enable = exynos4_clksrc_mask_cam_ctrl,
  906. .ctrlbit = (1 << 8),
  907. },
  908. .sources = &clkset_group,
  909. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 8, .size = 4 },
  910. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 8, .size = 4 },
  911. }, {
  912. .clk = {
  913. .name = "sclk_fimc",
  914. .devname = "exynos4-fimc.3",
  915. .enable = exynos4_clksrc_mask_cam_ctrl,
  916. .ctrlbit = (1 << 12),
  917. },
  918. .sources = &clkset_group,
  919. .reg_src = { .reg = S5P_CLKSRC_CAM, .shift = 12, .size = 4 },
  920. .reg_div = { .reg = S5P_CLKDIV_CAM, .shift = 12, .size = 4 },
  921. }, {
  922. .clk = {
  923. .name = "sclk_fimd",
  924. .devname = "exynos4-fb.0",
  925. .enable = exynos4_clksrc_mask_lcd0_ctrl,
  926. .ctrlbit = (1 << 0),
  927. },
  928. .sources = &clkset_group,
  929. .reg_src = { .reg = S5P_CLKSRC_LCD0, .shift = 0, .size = 4 },
  930. .reg_div = { .reg = S5P_CLKDIV_LCD0, .shift = 0, .size = 4 },
  931. }, {
  932. .clk = {
  933. .name = "sclk_spi",
  934. .devname = "s3c64xx-spi.0",
  935. .enable = exynos4_clksrc_mask_peril1_ctrl,
  936. .ctrlbit = (1 << 16),
  937. },
  938. .sources = &clkset_group,
  939. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 16, .size = 4 },
  940. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 0, .size = 4 },
  941. }, {
  942. .clk = {
  943. .name = "sclk_spi",
  944. .devname = "s3c64xx-spi.1",
  945. .enable = exynos4_clksrc_mask_peril1_ctrl,
  946. .ctrlbit = (1 << 20),
  947. },
  948. .sources = &clkset_group,
  949. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 20, .size = 4 },
  950. .reg_div = { .reg = S5P_CLKDIV_PERIL1, .shift = 16, .size = 4 },
  951. }, {
  952. .clk = {
  953. .name = "sclk_spi",
  954. .devname = "s3c64xx-spi.2",
  955. .enable = exynos4_clksrc_mask_peril1_ctrl,
  956. .ctrlbit = (1 << 24),
  957. },
  958. .sources = &clkset_group,
  959. .reg_src = { .reg = S5P_CLKSRC_PERIL1, .shift = 24, .size = 4 },
  960. .reg_div = { .reg = S5P_CLKDIV_PERIL2, .shift = 0, .size = 4 },
  961. }, {
  962. .clk = {
  963. .name = "sclk_fimg2d",
  964. },
  965. .sources = &clkset_mout_g2d,
  966. .reg_src = { .reg = S5P_CLKSRC_IMAGE, .shift = 8, .size = 1 },
  967. .reg_div = { .reg = S5P_CLKDIV_IMAGE, .shift = 0, .size = 4 },
  968. }, {
  969. .clk = {
  970. .name = "sclk_mfc",
  971. .devname = "s5p-mfc",
  972. },
  973. .sources = &clkset_mout_mfc,
  974. .reg_src = { .reg = S5P_CLKSRC_MFC, .shift = 8, .size = 1 },
  975. .reg_div = { .reg = S5P_CLKDIV_MFC, .shift = 0, .size = 4 },
  976. }, {
  977. .clk = {
  978. .name = "sclk_mmc",
  979. .devname = "s3c-sdhci.0",
  980. .parent = &clk_dout_mmc0.clk,
  981. .enable = exynos4_clksrc_mask_fsys_ctrl,
  982. .ctrlbit = (1 << 0),
  983. },
  984. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 8, .size = 8 },
  985. }, {
  986. .clk = {
  987. .name = "sclk_mmc",
  988. .devname = "s3c-sdhci.1",
  989. .parent = &clk_dout_mmc1.clk,
  990. .enable = exynos4_clksrc_mask_fsys_ctrl,
  991. .ctrlbit = (1 << 4),
  992. },
  993. .reg_div = { .reg = S5P_CLKDIV_FSYS1, .shift = 24, .size = 8 },
  994. }, {
  995. .clk = {
  996. .name = "sclk_mmc",
  997. .devname = "s3c-sdhci.2",
  998. .parent = &clk_dout_mmc2.clk,
  999. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1000. .ctrlbit = (1 << 8),
  1001. },
  1002. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 8, .size = 8 },
  1003. }, {
  1004. .clk = {
  1005. .name = "sclk_mmc",
  1006. .devname = "s3c-sdhci.3",
  1007. .parent = &clk_dout_mmc3.clk,
  1008. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1009. .ctrlbit = (1 << 12),
  1010. },
  1011. .reg_div = { .reg = S5P_CLKDIV_FSYS2, .shift = 24, .size = 8 },
  1012. }, {
  1013. .clk = {
  1014. .name = "sclk_dwmmc",
  1015. .parent = &clk_dout_mmc4.clk,
  1016. .enable = exynos4_clksrc_mask_fsys_ctrl,
  1017. .ctrlbit = (1 << 16),
  1018. },
  1019. .reg_div = { .reg = S5P_CLKDIV_FSYS3, .shift = 8, .size = 8 },
  1020. }
  1021. };
  1022. /* Clock initialization code */
  1023. static struct clksrc_clk *sysclks[] = {
  1024. &clk_mout_apll,
  1025. &clk_sclk_apll,
  1026. &clk_mout_epll,
  1027. &clk_mout_mpll,
  1028. &clk_moutcore,
  1029. &clk_coreclk,
  1030. &clk_armclk,
  1031. &clk_aclk_corem0,
  1032. &clk_aclk_cores,
  1033. &clk_aclk_corem1,
  1034. &clk_periphclk,
  1035. &clk_mout_corebus,
  1036. &clk_sclk_dmc,
  1037. &clk_aclk_cored,
  1038. &clk_aclk_corep,
  1039. &clk_aclk_acp,
  1040. &clk_pclk_acp,
  1041. &clk_vpllsrc,
  1042. &clk_sclk_vpll,
  1043. &clk_aclk_200,
  1044. &clk_aclk_100,
  1045. &clk_aclk_160,
  1046. &clk_aclk_133,
  1047. &clk_dout_mmc0,
  1048. &clk_dout_mmc1,
  1049. &clk_dout_mmc2,
  1050. &clk_dout_mmc3,
  1051. &clk_dout_mmc4,
  1052. &clk_mout_mfc0,
  1053. &clk_mout_mfc1,
  1054. };
  1055. static int xtal_rate;
  1056. static unsigned long exynos4_fout_apll_get_rate(struct clk *clk)
  1057. {
  1058. if (soc_is_exynos4210())
  1059. return s5p_get_pll45xx(xtal_rate, __raw_readl(S5P_APLL_CON0),
  1060. pll_4508);
  1061. else if (soc_is_exynos4212() || soc_is_exynos4412())
  1062. return s5p_get_pll35xx(xtal_rate, __raw_readl(S5P_APLL_CON0));
  1063. else
  1064. return 0;
  1065. }
  1066. static struct clk_ops exynos4_fout_apll_ops = {
  1067. .get_rate = exynos4_fout_apll_get_rate,
  1068. };
  1069. void __init_or_cpufreq exynos4_setup_clocks(void)
  1070. {
  1071. struct clk *xtal_clk;
  1072. unsigned long apll = 0;
  1073. unsigned long mpll = 0;
  1074. unsigned long epll = 0;
  1075. unsigned long vpll = 0;
  1076. unsigned long vpllsrc;
  1077. unsigned long xtal;
  1078. unsigned long armclk;
  1079. unsigned long sclk_dmc;
  1080. unsigned long aclk_200;
  1081. unsigned long aclk_100;
  1082. unsigned long aclk_160;
  1083. unsigned long aclk_133;
  1084. unsigned int ptr;
  1085. printk(KERN_DEBUG "%s: registering clocks\n", __func__);
  1086. xtal_clk = clk_get(NULL, "xtal");
  1087. BUG_ON(IS_ERR(xtal_clk));
  1088. xtal = clk_get_rate(xtal_clk);
  1089. xtal_rate = xtal;
  1090. clk_put(xtal_clk);
  1091. printk(KERN_DEBUG "%s: xtal is %ld\n", __func__, xtal);
  1092. if (soc_is_exynos4210()) {
  1093. apll = s5p_get_pll45xx(xtal, __raw_readl(S5P_APLL_CON0),
  1094. pll_4508);
  1095. mpll = s5p_get_pll45xx(xtal, __raw_readl(S5P_MPLL_CON0),
  1096. pll_4508);
  1097. epll = s5p_get_pll46xx(xtal, __raw_readl(S5P_EPLL_CON0),
  1098. __raw_readl(S5P_EPLL_CON1), pll_4600);
  1099. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1100. vpll = s5p_get_pll46xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  1101. __raw_readl(S5P_VPLL_CON1), pll_4650c);
  1102. } else if (soc_is_exynos4212() || soc_is_exynos4412()) {
  1103. apll = s5p_get_pll35xx(xtal, __raw_readl(S5P_APLL_CON0));
  1104. mpll = s5p_get_pll35xx(xtal, __raw_readl(S5P_MPLL_CON0));
  1105. epll = s5p_get_pll36xx(xtal, __raw_readl(S5P_EPLL_CON0),
  1106. __raw_readl(S5P_EPLL_CON1));
  1107. vpllsrc = clk_get_rate(&clk_vpllsrc.clk);
  1108. vpll = s5p_get_pll36xx(vpllsrc, __raw_readl(S5P_VPLL_CON0),
  1109. __raw_readl(S5P_VPLL_CON1));
  1110. } else {
  1111. /* nothing */
  1112. }
  1113. clk_fout_apll.ops = &exynos4_fout_apll_ops;
  1114. clk_fout_mpll.rate = mpll;
  1115. clk_fout_epll.rate = epll;
  1116. clk_fout_vpll.rate = vpll;
  1117. printk(KERN_INFO "EXYNOS4: PLL settings, A=%ld, M=%ld, E=%ld V=%ld",
  1118. apll, mpll, epll, vpll);
  1119. armclk = clk_get_rate(&clk_armclk.clk);
  1120. sclk_dmc = clk_get_rate(&clk_sclk_dmc.clk);
  1121. aclk_200 = clk_get_rate(&clk_aclk_200.clk);
  1122. aclk_100 = clk_get_rate(&clk_aclk_100.clk);
  1123. aclk_160 = clk_get_rate(&clk_aclk_160.clk);
  1124. aclk_133 = clk_get_rate(&clk_aclk_133.clk);
  1125. printk(KERN_INFO "EXYNOS4: ARMCLK=%ld, DMC=%ld, ACLK200=%ld\n"
  1126. "ACLK100=%ld, ACLK160=%ld, ACLK133=%ld\n",
  1127. armclk, sclk_dmc, aclk_200,
  1128. aclk_100, aclk_160, aclk_133);
  1129. clk_f.rate = armclk;
  1130. clk_h.rate = sclk_dmc;
  1131. clk_p.rate = aclk_100;
  1132. for (ptr = 0; ptr < ARRAY_SIZE(clksrcs); ptr++)
  1133. s3c_set_clksrc(&clksrcs[ptr], true);
  1134. }
  1135. static struct clk *clks[] __initdata = {
  1136. /* Nothing here yet */
  1137. };
  1138. #ifdef CONFIG_PM_SLEEP
  1139. static int exynos4_clock_suspend(void)
  1140. {
  1141. s3c_pm_do_save(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1142. return 0;
  1143. }
  1144. static void exynos4_clock_resume(void)
  1145. {
  1146. s3c_pm_do_restore_core(exynos4_clock_save, ARRAY_SIZE(exynos4_clock_save));
  1147. }
  1148. #else
  1149. #define exynos4_clock_suspend NULL
  1150. #define exynos4_clock_resume NULL
  1151. #endif
  1152. struct syscore_ops exynos4_clock_syscore_ops = {
  1153. .suspend = exynos4_clock_suspend,
  1154. .resume = exynos4_clock_resume,
  1155. };
  1156. void __init exynos4_register_clocks(void)
  1157. {
  1158. int ptr;
  1159. s3c24xx_register_clocks(clks, ARRAY_SIZE(clks));
  1160. for (ptr = 0; ptr < ARRAY_SIZE(sysclks); ptr++)
  1161. s3c_register_clksrc(sysclks[ptr], 1);
  1162. s3c_register_clksrc(clksrcs, ARRAY_SIZE(clksrcs));
  1163. s3c_register_clocks(init_clocks, ARRAY_SIZE(init_clocks));
  1164. s3c_register_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1165. s3c_disable_clocks(init_clocks_off, ARRAY_SIZE(init_clocks_off));
  1166. register_syscore_ops(&exynos4_clock_syscore_ops);
  1167. s3c_pwmclk_init();
  1168. }