pdaudiocf_core.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291
  1. /*
  2. * Driver for Sound Core PDAudioCF soundcard
  3. *
  4. * Copyright (c) 2003 by Jaroslav Kysela <perex@suse.cz>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  19. */
  20. #include <sound/driver.h>
  21. #include <linux/delay.h>
  22. #include <sound/core.h>
  23. #include <sound/info.h>
  24. #include "pdaudiocf.h"
  25. #include <sound/initval.h>
  26. /*
  27. *
  28. */
  29. static unsigned char pdacf_ak4117_read(void *private_data, unsigned char reg)
  30. {
  31. struct snd_pdacf *chip = private_data;
  32. unsigned long timeout;
  33. unsigned long flags;
  34. unsigned char res;
  35. spin_lock_irqsave(&chip->ak4117_lock, flags);
  36. timeout = 1000;
  37. while (pdacf_reg_read(chip, PDAUDIOCF_REG_SCR) & PDAUDIOCF_AK_SBP) {
  38. udelay(5);
  39. if (--timeout == 0) {
  40. spin_unlock_irqrestore(&chip->ak4117_lock, flags);
  41. snd_printk(KERN_ERR "AK4117 ready timeout (read)\n");
  42. return 0;
  43. }
  44. }
  45. pdacf_reg_write(chip, PDAUDIOCF_REG_AK_IFR, (u16)reg << 8);
  46. timeout = 1000;
  47. while (pdacf_reg_read(chip, PDAUDIOCF_REG_SCR) & PDAUDIOCF_AK_SBP) {
  48. udelay(5);
  49. if (--timeout == 0) {
  50. spin_unlock_irqrestore(&chip->ak4117_lock, flags);
  51. snd_printk(KERN_ERR "AK4117 read timeout (read2)\n");
  52. return 0;
  53. }
  54. }
  55. res = (unsigned char)pdacf_reg_read(chip, PDAUDIOCF_REG_AK_IFR);
  56. spin_unlock_irqrestore(&chip->ak4117_lock, flags);
  57. return res;
  58. }
  59. static void pdacf_ak4117_write(void *private_data, unsigned char reg, unsigned char val)
  60. {
  61. struct snd_pdacf *chip = private_data;
  62. unsigned long timeout;
  63. unsigned long flags;
  64. spin_lock_irqsave(&chip->ak4117_lock, flags);
  65. timeout = 1000;
  66. while (inw(chip->port + PDAUDIOCF_REG_SCR) & PDAUDIOCF_AK_SBP) {
  67. udelay(5);
  68. if (--timeout == 0) {
  69. spin_unlock_irqrestore(&chip->ak4117_lock, flags);
  70. snd_printk(KERN_ERR "AK4117 ready timeout (write)\n");
  71. return;
  72. }
  73. }
  74. outw((u16)reg << 8 | val | (1<<13), chip->port + PDAUDIOCF_REG_AK_IFR);
  75. spin_unlock_irqrestore(&chip->ak4117_lock, flags);
  76. }
  77. #if 0
  78. void pdacf_dump(struct snd_pdacf *chip)
  79. {
  80. printk("PDAUDIOCF DUMP (0x%lx):\n", chip->port);
  81. printk("WPD : 0x%x\n", inw(chip->port + PDAUDIOCF_REG_WDP));
  82. printk("RDP : 0x%x\n", inw(chip->port + PDAUDIOCF_REG_RDP));
  83. printk("TCR : 0x%x\n", inw(chip->port + PDAUDIOCF_REG_TCR));
  84. printk("SCR : 0x%x\n", inw(chip->port + PDAUDIOCF_REG_SCR));
  85. printk("ISR : 0x%x\n", inw(chip->port + PDAUDIOCF_REG_ISR));
  86. printk("IER : 0x%x\n", inw(chip->port + PDAUDIOCF_REG_IER));
  87. printk("AK_IFR : 0x%x\n", inw(chip->port + PDAUDIOCF_REG_AK_IFR));
  88. }
  89. #endif
  90. static int pdacf_reset(struct snd_pdacf *chip, int powerdown)
  91. {
  92. u16 val;
  93. val = pdacf_reg_read(chip, PDAUDIOCF_REG_SCR);
  94. val |= PDAUDIOCF_PDN;
  95. val &= ~PDAUDIOCF_RECORD; /* for sure */
  96. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  97. udelay(5);
  98. val |= PDAUDIOCF_RST;
  99. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  100. udelay(200);
  101. val &= ~PDAUDIOCF_RST;
  102. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  103. udelay(5);
  104. if (!powerdown) {
  105. val &= ~PDAUDIOCF_PDN;
  106. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  107. udelay(200);
  108. }
  109. return 0;
  110. }
  111. void pdacf_reinit(struct snd_pdacf *chip, int resume)
  112. {
  113. pdacf_reset(chip, 0);
  114. if (resume)
  115. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, chip->suspend_reg_scr);
  116. snd_ak4117_reinit(chip->ak4117);
  117. pdacf_reg_write(chip, PDAUDIOCF_REG_TCR, chip->regmap[PDAUDIOCF_REG_TCR>>1]);
  118. pdacf_reg_write(chip, PDAUDIOCF_REG_IER, chip->regmap[PDAUDIOCF_REG_IER>>1]);
  119. }
  120. static void pdacf_proc_read(struct snd_info_entry * entry,
  121. struct snd_info_buffer *buffer)
  122. {
  123. struct snd_pdacf *chip = entry->private_data;
  124. u16 tmp;
  125. snd_iprintf(buffer, "PDAudioCF\n\n");
  126. tmp = pdacf_reg_read(chip, PDAUDIOCF_REG_SCR);
  127. snd_iprintf(buffer, "FPGA revision : 0x%x\n", PDAUDIOCF_FPGAREV(tmp));
  128. }
  129. static void pdacf_proc_init(struct snd_pdacf *chip)
  130. {
  131. struct snd_info_entry *entry;
  132. if (! snd_card_proc_new(chip->card, "pdaudiocf", &entry))
  133. snd_info_set_text_ops(entry, chip, pdacf_proc_read);
  134. }
  135. struct snd_pdacf *snd_pdacf_create(struct snd_card *card)
  136. {
  137. struct snd_pdacf *chip;
  138. chip = kzalloc(sizeof(*chip), GFP_KERNEL);
  139. if (chip == NULL)
  140. return NULL;
  141. chip->card = card;
  142. spin_lock_init(&chip->reg_lock);
  143. spin_lock_init(&chip->ak4117_lock);
  144. tasklet_init(&chip->tq, pdacf_tasklet, (unsigned long)chip);
  145. card->private_data = chip;
  146. pdacf_proc_init(chip);
  147. return chip;
  148. }
  149. static void snd_pdacf_ak4117_change(struct ak4117 *ak4117, unsigned char c0, unsigned char c1)
  150. {
  151. struct snd_pdacf *chip = ak4117->change_callback_private;
  152. unsigned long flags;
  153. u16 val;
  154. if (!(c0 & AK4117_UNLCK))
  155. return;
  156. spin_lock_irqsave(&chip->reg_lock, flags);
  157. val = chip->regmap[PDAUDIOCF_REG_SCR>>1];
  158. if (ak4117->rcs0 & AK4117_UNLCK)
  159. val |= PDAUDIOCF_BLUE_LED_OFF;
  160. else
  161. val &= ~PDAUDIOCF_BLUE_LED_OFF;
  162. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  163. spin_unlock_irqrestore(&chip->reg_lock, flags);
  164. }
  165. int snd_pdacf_ak4117_create(struct snd_pdacf *chip)
  166. {
  167. int err;
  168. u16 val;
  169. /* design note: if we unmask PLL unlock, parity, valid, audio or auto bit interrupts */
  170. /* from AK4117 then INT1 pin from AK4117 will be high all time, because PCMCIA interrupts are */
  171. /* egde based and FPGA does logical OR for all interrupt sources, we cannot use these */
  172. /* high-rate sources */
  173. static unsigned char pgm[5] = {
  174. AK4117_XTL_24_576M | AK4117_EXCT, /* AK4117_REG_PWRDN */
  175. AK4117_CM_PLL_XTAL | AK4117_PKCS_128fs | AK4117_XCKS_128fs, /* AK4117_REQ_CLOCK */
  176. AK4117_EFH_1024LRCLK | AK4117_DIF_24R | AK4117_IPS, /* AK4117_REG_IO */
  177. 0xff, /* AK4117_REG_INT0_MASK */
  178. AK4117_MAUTO | AK4117_MAUD | AK4117_MULK | AK4117_MPAR | AK4117_MV, /* AK4117_REG_INT1_MASK */
  179. };
  180. err = pdacf_reset(chip, 0);
  181. if (err < 0)
  182. return err;
  183. err = snd_ak4117_create(chip->card, pdacf_ak4117_read, pdacf_ak4117_write, pgm, chip, &chip->ak4117);
  184. if (err < 0)
  185. return err;
  186. val = pdacf_reg_read(chip, PDAUDIOCF_REG_TCR);
  187. #if 1 /* normal operation */
  188. val &= ~(PDAUDIOCF_ELIMAKMBIT|PDAUDIOCF_TESTDATASEL);
  189. #else /* debug */
  190. val |= PDAUDIOCF_ELIMAKMBIT;
  191. val &= ~PDAUDIOCF_TESTDATASEL;
  192. #endif
  193. pdacf_reg_write(chip, PDAUDIOCF_REG_TCR, val);
  194. /* setup the FPGA to match AK4117 setup */
  195. val = pdacf_reg_read(chip, PDAUDIOCF_REG_SCR);
  196. val &= ~(PDAUDIOCF_CLKDIV0 | PDAUDIOCF_CLKDIV1); /* use 24.576Mhz clock */
  197. val &= ~(PDAUDIOCF_RED_LED_OFF|PDAUDIOCF_BLUE_LED_OFF);
  198. val |= PDAUDIOCF_DATAFMT0 | PDAUDIOCF_DATAFMT1; /* 24-bit data */
  199. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  200. /* setup LEDs and IRQ */
  201. val = pdacf_reg_read(chip, PDAUDIOCF_REG_IER);
  202. val &= ~(PDAUDIOCF_IRQLVLEN0 | PDAUDIOCF_IRQLVLEN1);
  203. val &= ~(PDAUDIOCF_BLUEDUTY0 | PDAUDIOCF_REDDUTY0 | PDAUDIOCF_REDDUTY1);
  204. val |= PDAUDIOCF_BLUEDUTY1 | PDAUDIOCF_HALFRATE;
  205. val |= PDAUDIOCF_IRQOVREN | PDAUDIOCF_IRQAKMEN;
  206. pdacf_reg_write(chip, PDAUDIOCF_REG_IER, val);
  207. chip->ak4117->change_callback_private = chip;
  208. chip->ak4117->change_callback = snd_pdacf_ak4117_change;
  209. /* update LED status */
  210. snd_pdacf_ak4117_change(chip->ak4117, AK4117_UNLCK, 0);
  211. return 0;
  212. }
  213. void snd_pdacf_powerdown(struct snd_pdacf *chip)
  214. {
  215. u16 val;
  216. val = pdacf_reg_read(chip, PDAUDIOCF_REG_SCR);
  217. chip->suspend_reg_scr = val;
  218. val |= PDAUDIOCF_RED_LED_OFF | PDAUDIOCF_BLUE_LED_OFF;
  219. pdacf_reg_write(chip, PDAUDIOCF_REG_SCR, val);
  220. /* disable interrupts, but use direct write to preserve old register value in chip->regmap */
  221. val = inw(chip->port + PDAUDIOCF_REG_IER);
  222. val &= ~(PDAUDIOCF_IRQOVREN|PDAUDIOCF_IRQAKMEN|PDAUDIOCF_IRQLVLEN0|PDAUDIOCF_IRQLVLEN1);
  223. outw(val, chip->port + PDAUDIOCF_REG_IER);
  224. pdacf_reset(chip, 1);
  225. }
  226. #ifdef CONFIG_PM
  227. int snd_pdacf_suspend(struct snd_pdacf *chip, pm_message_t state)
  228. {
  229. u16 val;
  230. snd_power_change_state(chip->card, SNDRV_CTL_POWER_D3hot);
  231. snd_pcm_suspend_all(chip->pcm);
  232. /* disable interrupts, but use direct write to preserve old register value in chip->regmap */
  233. val = inw(chip->port + PDAUDIOCF_REG_IER);
  234. val &= ~(PDAUDIOCF_IRQOVREN|PDAUDIOCF_IRQAKMEN|PDAUDIOCF_IRQLVLEN0|PDAUDIOCF_IRQLVLEN1);
  235. outw(val, chip->port + PDAUDIOCF_REG_IER);
  236. chip->chip_status |= PDAUDIOCF_STAT_IS_SUSPENDED; /* ignore interrupts from now */
  237. snd_pdacf_powerdown(chip);
  238. return 0;
  239. }
  240. static inline int check_signal(struct snd_pdacf *chip)
  241. {
  242. return (chip->ak4117->rcs0 & AK4117_UNLCK) == 0;
  243. }
  244. int snd_pdacf_resume(struct snd_pdacf *chip)
  245. {
  246. int timeout = 40;
  247. pdacf_reinit(chip, 1);
  248. /* wait for AK4117's PLL */
  249. while (timeout-- > 0 &&
  250. (snd_ak4117_external_rate(chip->ak4117) <= 0 || !check_signal(chip)))
  251. mdelay(1);
  252. chip->chip_status &= ~PDAUDIOCF_STAT_IS_SUSPENDED;
  253. snd_power_change_state(chip->card, SNDRV_CTL_POWER_D0);
  254. return 0;
  255. }
  256. #endif