vx222_ops.c 34 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015
  1. /*
  2. * Driver for Digigram VX222 V2/Mic soundcards
  3. *
  4. * VX222-specific low-level routines
  5. *
  6. * Copyright (c) 2002 by Takashi Iwai <tiwai@suse.de>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program; if not, write to the Free Software
  20. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  21. */
  22. #include <sound/driver.h>
  23. #include <linux/delay.h>
  24. #include <linux/device.h>
  25. #include <linux/firmware.h>
  26. #include <linux/mutex.h>
  27. #include <sound/core.h>
  28. #include <sound/control.h>
  29. #include <sound/tlv.h>
  30. #include <asm/io.h>
  31. #include "vx222.h"
  32. static int vx2_reg_offset[VX_REG_MAX] = {
  33. [VX_ICR] = 0x00,
  34. [VX_CVR] = 0x04,
  35. [VX_ISR] = 0x08,
  36. [VX_IVR] = 0x0c,
  37. [VX_RXH] = 0x14,
  38. [VX_RXM] = 0x18,
  39. [VX_RXL] = 0x1c,
  40. [VX_DMA] = 0x10,
  41. [VX_CDSP] = 0x20,
  42. [VX_CFG] = 0x24,
  43. [VX_RUER] = 0x28,
  44. [VX_DATA] = 0x2c,
  45. [VX_STATUS] = 0x30,
  46. [VX_LOFREQ] = 0x34,
  47. [VX_HIFREQ] = 0x38,
  48. [VX_CSUER] = 0x3c,
  49. [VX_SELMIC] = 0x40,
  50. [VX_COMPOT] = 0x44, // Write: POTENTIOMETER ; Read: COMPRESSION LEVEL activate
  51. [VX_SCOMPR] = 0x48, // Read: COMPRESSION THRESHOLD activate
  52. [VX_GLIMIT] = 0x4c, // Read: LEVEL LIMITATION activate
  53. [VX_INTCSR] = 0x4c, // VX_INTCSR_REGISTER_OFFSET
  54. [VX_CNTRL] = 0x50, // VX_CNTRL_REGISTER_OFFSET
  55. [VX_GPIOC] = 0x54, // VX_GPIOC (new with PLX9030)
  56. };
  57. static int vx2_reg_index[VX_REG_MAX] = {
  58. [VX_ICR] = 1,
  59. [VX_CVR] = 1,
  60. [VX_ISR] = 1,
  61. [VX_IVR] = 1,
  62. [VX_RXH] = 1,
  63. [VX_RXM] = 1,
  64. [VX_RXL] = 1,
  65. [VX_DMA] = 1,
  66. [VX_CDSP] = 1,
  67. [VX_CFG] = 1,
  68. [VX_RUER] = 1,
  69. [VX_DATA] = 1,
  70. [VX_STATUS] = 1,
  71. [VX_LOFREQ] = 1,
  72. [VX_HIFREQ] = 1,
  73. [VX_CSUER] = 1,
  74. [VX_SELMIC] = 1,
  75. [VX_COMPOT] = 1,
  76. [VX_SCOMPR] = 1,
  77. [VX_GLIMIT] = 1,
  78. [VX_INTCSR] = 0, /* on the PLX */
  79. [VX_CNTRL] = 0, /* on the PLX */
  80. [VX_GPIOC] = 0, /* on the PLX */
  81. };
  82. static inline unsigned long vx2_reg_addr(struct vx_core *_chip, int reg)
  83. {
  84. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  85. return chip->port[vx2_reg_index[reg]] + vx2_reg_offset[reg];
  86. }
  87. /**
  88. * snd_vx_inb - read a byte from the register
  89. * @offset: register enum
  90. */
  91. static unsigned char vx2_inb(struct vx_core *chip, int offset)
  92. {
  93. return inb(vx2_reg_addr(chip, offset));
  94. }
  95. /**
  96. * snd_vx_outb - write a byte on the register
  97. * @offset: the register offset
  98. * @val: the value to write
  99. */
  100. static void vx2_outb(struct vx_core *chip, int offset, unsigned char val)
  101. {
  102. outb(val, vx2_reg_addr(chip, offset));
  103. //printk("outb: %x -> %x\n", val, vx2_reg_addr(chip, offset));
  104. }
  105. /**
  106. * snd_vx_inl - read a 32bit word from the register
  107. * @offset: register enum
  108. */
  109. static unsigned int vx2_inl(struct vx_core *chip, int offset)
  110. {
  111. return inl(vx2_reg_addr(chip, offset));
  112. }
  113. /**
  114. * snd_vx_outl - write a 32bit word on the register
  115. * @offset: the register enum
  116. * @val: the value to write
  117. */
  118. static void vx2_outl(struct vx_core *chip, int offset, unsigned int val)
  119. {
  120. // printk("outl: %x -> %x\n", val, vx2_reg_addr(chip, offset));
  121. outl(val, vx2_reg_addr(chip, offset));
  122. }
  123. /*
  124. * redefine macros to call directly
  125. */
  126. #undef vx_inb
  127. #define vx_inb(chip,reg) vx2_inb((struct vx_core*)(chip), VX_##reg)
  128. #undef vx_outb
  129. #define vx_outb(chip,reg,val) vx2_outb((struct vx_core*)(chip), VX_##reg, val)
  130. #undef vx_inl
  131. #define vx_inl(chip,reg) vx2_inl((struct vx_core*)(chip), VX_##reg)
  132. #undef vx_outl
  133. #define vx_outl(chip,reg,val) vx2_outl((struct vx_core*)(chip), VX_##reg, val)
  134. /*
  135. * vx_reset_dsp - reset the DSP
  136. */
  137. #define XX_DSP_RESET_WAIT_TIME 2 /* ms */
  138. static void vx2_reset_dsp(struct vx_core *_chip)
  139. {
  140. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  141. /* set the reset dsp bit to 0 */
  142. vx_outl(chip, CDSP, chip->regCDSP & ~VX_CDSP_DSP_RESET_MASK);
  143. mdelay(XX_DSP_RESET_WAIT_TIME);
  144. chip->regCDSP |= VX_CDSP_DSP_RESET_MASK;
  145. /* set the reset dsp bit to 1 */
  146. vx_outl(chip, CDSP, chip->regCDSP);
  147. }
  148. static int vx2_test_xilinx(struct vx_core *_chip)
  149. {
  150. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  151. unsigned int data;
  152. snd_printdd("testing xilinx...\n");
  153. /* This test uses several write/read sequences on TEST0 and TEST1 bits
  154. * to figure out whever or not the xilinx was correctly loaded
  155. */
  156. /* We write 1 on CDSP.TEST0. We should get 0 on STATUS.TEST0. */
  157. vx_outl(chip, CDSP, chip->regCDSP | VX_CDSP_TEST0_MASK);
  158. vx_inl(chip, ISR);
  159. data = vx_inl(chip, STATUS);
  160. if ((data & VX_STATUS_VAL_TEST0_MASK) == VX_STATUS_VAL_TEST0_MASK) {
  161. snd_printdd("bad!\n");
  162. return -ENODEV;
  163. }
  164. /* We write 0 on CDSP.TEST0. We should get 1 on STATUS.TEST0. */
  165. vx_outl(chip, CDSP, chip->regCDSP & ~VX_CDSP_TEST0_MASK);
  166. vx_inl(chip, ISR);
  167. data = vx_inl(chip, STATUS);
  168. if (! (data & VX_STATUS_VAL_TEST0_MASK)) {
  169. snd_printdd("bad! #2\n");
  170. return -ENODEV;
  171. }
  172. if (_chip->type == VX_TYPE_BOARD) {
  173. /* not implemented on VX_2_BOARDS */
  174. /* We write 1 on CDSP.TEST1. We should get 0 on STATUS.TEST1. */
  175. vx_outl(chip, CDSP, chip->regCDSP | VX_CDSP_TEST1_MASK);
  176. vx_inl(chip, ISR);
  177. data = vx_inl(chip, STATUS);
  178. if ((data & VX_STATUS_VAL_TEST1_MASK) == VX_STATUS_VAL_TEST1_MASK) {
  179. snd_printdd("bad! #3\n");
  180. return -ENODEV;
  181. }
  182. /* We write 0 on CDSP.TEST1. We should get 1 on STATUS.TEST1. */
  183. vx_outl(chip, CDSP, chip->regCDSP & ~VX_CDSP_TEST1_MASK);
  184. vx_inl(chip, ISR);
  185. data = vx_inl(chip, STATUS);
  186. if (! (data & VX_STATUS_VAL_TEST1_MASK)) {
  187. snd_printdd("bad! #4\n");
  188. return -ENODEV;
  189. }
  190. }
  191. snd_printdd("ok, xilinx fine.\n");
  192. return 0;
  193. }
  194. /**
  195. * vx_setup_pseudo_dma - set up the pseudo dma read/write mode.
  196. * @do_write: 0 = read, 1 = set up for DMA write
  197. */
  198. static void vx2_setup_pseudo_dma(struct vx_core *chip, int do_write)
  199. {
  200. /* Interrupt mode and HREQ pin enabled for host transmit data transfers
  201. * (in case of the use of the pseudo-dma facility).
  202. */
  203. vx_outl(chip, ICR, do_write ? ICR_TREQ : ICR_RREQ);
  204. /* Reset the pseudo-dma register (in case of the use of the
  205. * pseudo-dma facility).
  206. */
  207. vx_outl(chip, RESET_DMA, 0);
  208. }
  209. /*
  210. * vx_release_pseudo_dma - disable the pseudo-DMA mode
  211. */
  212. static inline void vx2_release_pseudo_dma(struct vx_core *chip)
  213. {
  214. /* HREQ pin disabled. */
  215. vx_outl(chip, ICR, 0);
  216. }
  217. /* pseudo-dma write */
  218. static void vx2_dma_write(struct vx_core *chip, struct snd_pcm_runtime *runtime,
  219. struct vx_pipe *pipe, int count)
  220. {
  221. unsigned long port = vx2_reg_addr(chip, VX_DMA);
  222. int offset = pipe->hw_ptr;
  223. u32 *addr = (u32 *)(runtime->dma_area + offset);
  224. snd_assert(count % 4 == 0, return);
  225. vx2_setup_pseudo_dma(chip, 1);
  226. /* Transfer using pseudo-dma.
  227. */
  228. if (offset + count > pipe->buffer_bytes) {
  229. int length = pipe->buffer_bytes - offset;
  230. count -= length;
  231. length >>= 2; /* in 32bit words */
  232. /* Transfer using pseudo-dma. */
  233. while (length-- > 0) {
  234. outl(cpu_to_le32(*addr), port);
  235. addr++;
  236. }
  237. addr = (u32 *)runtime->dma_area;
  238. pipe->hw_ptr = 0;
  239. }
  240. pipe->hw_ptr += count;
  241. count >>= 2; /* in 32bit words */
  242. /* Transfer using pseudo-dma. */
  243. while (count-- > 0) {
  244. outl(cpu_to_le32(*addr), port);
  245. addr++;
  246. }
  247. vx2_release_pseudo_dma(chip);
  248. }
  249. /* pseudo dma read */
  250. static void vx2_dma_read(struct vx_core *chip, struct snd_pcm_runtime *runtime,
  251. struct vx_pipe *pipe, int count)
  252. {
  253. int offset = pipe->hw_ptr;
  254. u32 *addr = (u32 *)(runtime->dma_area + offset);
  255. unsigned long port = vx2_reg_addr(chip, VX_DMA);
  256. snd_assert(count % 4 == 0, return);
  257. vx2_setup_pseudo_dma(chip, 0);
  258. /* Transfer using pseudo-dma.
  259. */
  260. if (offset + count > pipe->buffer_bytes) {
  261. int length = pipe->buffer_bytes - offset;
  262. count -= length;
  263. length >>= 2; /* in 32bit words */
  264. /* Transfer using pseudo-dma. */
  265. while (length-- > 0)
  266. *addr++ = le32_to_cpu(inl(port));
  267. addr = (u32 *)runtime->dma_area;
  268. pipe->hw_ptr = 0;
  269. }
  270. pipe->hw_ptr += count;
  271. count >>= 2; /* in 32bit words */
  272. /* Transfer using pseudo-dma. */
  273. while (count-- > 0)
  274. *addr++ = le32_to_cpu(inl(port));
  275. vx2_release_pseudo_dma(chip);
  276. }
  277. #define VX_XILINX_RESET_MASK 0x40000000
  278. #define VX_USERBIT0_MASK 0x00000004
  279. #define VX_USERBIT1_MASK 0x00000020
  280. #define VX_CNTRL_REGISTER_VALUE 0x00172012
  281. /*
  282. * transfer counts bits to PLX
  283. */
  284. static int put_xilinx_data(struct vx_core *chip, unsigned int port, unsigned int counts, unsigned char data)
  285. {
  286. unsigned int i;
  287. for (i = 0; i < counts; i++) {
  288. unsigned int val;
  289. /* set the clock bit to 0. */
  290. val = VX_CNTRL_REGISTER_VALUE & ~VX_USERBIT0_MASK;
  291. vx2_outl(chip, port, val);
  292. vx2_inl(chip, port);
  293. udelay(1);
  294. if (data & (1 << i))
  295. val |= VX_USERBIT1_MASK;
  296. else
  297. val &= ~VX_USERBIT1_MASK;
  298. vx2_outl(chip, port, val);
  299. vx2_inl(chip, port);
  300. /* set the clock bit to 1. */
  301. val |= VX_USERBIT0_MASK;
  302. vx2_outl(chip, port, val);
  303. vx2_inl(chip, port);
  304. udelay(1);
  305. }
  306. return 0;
  307. }
  308. /*
  309. * load the xilinx image
  310. */
  311. static int vx2_load_xilinx_binary(struct vx_core *chip, const struct firmware *xilinx)
  312. {
  313. unsigned int i;
  314. unsigned int port;
  315. unsigned char *image;
  316. /* XILINX reset (wait at least 1 milisecond between reset on and off). */
  317. vx_outl(chip, CNTRL, VX_CNTRL_REGISTER_VALUE | VX_XILINX_RESET_MASK);
  318. vx_inl(chip, CNTRL);
  319. msleep(10);
  320. vx_outl(chip, CNTRL, VX_CNTRL_REGISTER_VALUE);
  321. vx_inl(chip, CNTRL);
  322. msleep(10);
  323. if (chip->type == VX_TYPE_BOARD)
  324. port = VX_CNTRL;
  325. else
  326. port = VX_GPIOC; /* VX222 V2 and VX222_MIC_BOARD with new PLX9030 use this register */
  327. image = xilinx->data;
  328. for (i = 0; i < xilinx->size; i++, image++) {
  329. if (put_xilinx_data(chip, port, 8, *image) < 0)
  330. return -EINVAL;
  331. /* don't take too much time in this loop... */
  332. cond_resched();
  333. }
  334. put_xilinx_data(chip, port, 4, 0xff); /* end signature */
  335. msleep(200);
  336. /* test after loading (is buggy with VX222) */
  337. if (chip->type != VX_TYPE_BOARD) {
  338. /* Test if load successful: test bit 8 of register GPIOC (VX222: use CNTRL) ! */
  339. i = vx_inl(chip, GPIOC);
  340. if (i & 0x0100)
  341. return 0;
  342. snd_printk(KERN_ERR "vx222: xilinx test failed after load, GPIOC=0x%x\n", i);
  343. return -EINVAL;
  344. }
  345. return 0;
  346. }
  347. /*
  348. * load the boot/dsp images
  349. */
  350. static int vx2_load_dsp(struct vx_core *vx, int index, const struct firmware *dsp)
  351. {
  352. int err;
  353. switch (index) {
  354. case 1:
  355. /* xilinx image */
  356. if ((err = vx2_load_xilinx_binary(vx, dsp)) < 0)
  357. return err;
  358. if ((err = vx2_test_xilinx(vx)) < 0)
  359. return err;
  360. return 0;
  361. case 2:
  362. /* DSP boot */
  363. return snd_vx_dsp_boot(vx, dsp);
  364. case 3:
  365. /* DSP image */
  366. return snd_vx_dsp_load(vx, dsp);
  367. default:
  368. snd_BUG();
  369. return -EINVAL;
  370. }
  371. }
  372. /*
  373. * vx_test_and_ack - test and acknowledge interrupt
  374. *
  375. * called from irq hander, too
  376. *
  377. * spinlock held!
  378. */
  379. static int vx2_test_and_ack(struct vx_core *chip)
  380. {
  381. /* not booted yet? */
  382. if (! (chip->chip_status & VX_STAT_XILINX_LOADED))
  383. return -ENXIO;
  384. if (! (vx_inl(chip, STATUS) & VX_STATUS_MEMIRQ_MASK))
  385. return -EIO;
  386. /* ok, interrupts generated, now ack it */
  387. /* set ACQUIT bit up and down */
  388. vx_outl(chip, STATUS, 0);
  389. /* useless read just to spend some time and maintain
  390. * the ACQUIT signal up for a while ( a bus cycle )
  391. */
  392. vx_inl(chip, STATUS);
  393. /* ack */
  394. vx_outl(chip, STATUS, VX_STATUS_MEMIRQ_MASK);
  395. /* useless read just to spend some time and maintain
  396. * the ACQUIT signal up for a while ( a bus cycle ) */
  397. vx_inl(chip, STATUS);
  398. /* clear */
  399. vx_outl(chip, STATUS, 0);
  400. return 0;
  401. }
  402. /*
  403. * vx_validate_irq - enable/disable IRQ
  404. */
  405. static void vx2_validate_irq(struct vx_core *_chip, int enable)
  406. {
  407. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  408. /* Set the interrupt enable bit to 1 in CDSP register */
  409. if (enable) {
  410. /* Set the PCI interrupt enable bit to 1.*/
  411. vx_outl(chip, INTCSR, VX_INTCSR_VALUE|VX_PCI_INTERRUPT_MASK);
  412. chip->regCDSP |= VX_CDSP_VALID_IRQ_MASK;
  413. } else {
  414. /* Set the PCI interrupt enable bit to 0. */
  415. vx_outl(chip, INTCSR, VX_INTCSR_VALUE&~VX_PCI_INTERRUPT_MASK);
  416. chip->regCDSP &= ~VX_CDSP_VALID_IRQ_MASK;
  417. }
  418. vx_outl(chip, CDSP, chip->regCDSP);
  419. }
  420. /*
  421. * write an AKM codec data (24bit)
  422. */
  423. static void vx2_write_codec_reg(struct vx_core *chip, unsigned int data)
  424. {
  425. unsigned int i;
  426. vx_inl(chip, HIFREQ);
  427. /* We have to send 24 bits (3 x 8 bits). Start with most signif. Bit */
  428. for (i = 0; i < 24; i++, data <<= 1)
  429. vx_outl(chip, DATA, ((data & 0x800000) ? VX_DATA_CODEC_MASK : 0));
  430. /* Terminate access to codec registers */
  431. vx_inl(chip, RUER);
  432. }
  433. #define AKM_CODEC_POWER_CONTROL_CMD 0xA007
  434. #define AKM_CODEC_RESET_ON_CMD 0xA100
  435. #define AKM_CODEC_RESET_OFF_CMD 0xA103
  436. #define AKM_CODEC_CLOCK_FORMAT_CMD 0xA240
  437. #define AKM_CODEC_MUTE_CMD 0xA38D
  438. #define AKM_CODEC_UNMUTE_CMD 0xA30D
  439. #define AKM_CODEC_LEFT_LEVEL_CMD 0xA400
  440. #define AKM_CODEC_RIGHT_LEVEL_CMD 0xA500
  441. static const u8 vx2_akm_gains_lut[VX2_AKM_LEVEL_MAX+1] = {
  442. 0x7f, // [000] = +0.000 dB -> AKM(0x7f) = +0.000 dB error(+0.000 dB)
  443. 0x7d, // [001] = -0.500 dB -> AKM(0x7d) = -0.572 dB error(-0.072 dB)
  444. 0x7c, // [002] = -1.000 dB -> AKM(0x7c) = -0.873 dB error(+0.127 dB)
  445. 0x7a, // [003] = -1.500 dB -> AKM(0x7a) = -1.508 dB error(-0.008 dB)
  446. 0x79, // [004] = -2.000 dB -> AKM(0x79) = -1.844 dB error(+0.156 dB)
  447. 0x77, // [005] = -2.500 dB -> AKM(0x77) = -2.557 dB error(-0.057 dB)
  448. 0x76, // [006] = -3.000 dB -> AKM(0x76) = -2.937 dB error(+0.063 dB)
  449. 0x75, // [007] = -3.500 dB -> AKM(0x75) = -3.334 dB error(+0.166 dB)
  450. 0x73, // [008] = -4.000 dB -> AKM(0x73) = -4.188 dB error(-0.188 dB)
  451. 0x72, // [009] = -4.500 dB -> AKM(0x72) = -4.648 dB error(-0.148 dB)
  452. 0x71, // [010] = -5.000 dB -> AKM(0x71) = -5.134 dB error(-0.134 dB)
  453. 0x70, // [011] = -5.500 dB -> AKM(0x70) = -5.649 dB error(-0.149 dB)
  454. 0x6f, // [012] = -6.000 dB -> AKM(0x6f) = -6.056 dB error(-0.056 dB)
  455. 0x6d, // [013] = -6.500 dB -> AKM(0x6d) = -6.631 dB error(-0.131 dB)
  456. 0x6c, // [014] = -7.000 dB -> AKM(0x6c) = -6.933 dB error(+0.067 dB)
  457. 0x6a, // [015] = -7.500 dB -> AKM(0x6a) = -7.571 dB error(-0.071 dB)
  458. 0x69, // [016] = -8.000 dB -> AKM(0x69) = -7.909 dB error(+0.091 dB)
  459. 0x67, // [017] = -8.500 dB -> AKM(0x67) = -8.626 dB error(-0.126 dB)
  460. 0x66, // [018] = -9.000 dB -> AKM(0x66) = -9.008 dB error(-0.008 dB)
  461. 0x65, // [019] = -9.500 dB -> AKM(0x65) = -9.407 dB error(+0.093 dB)
  462. 0x64, // [020] = -10.000 dB -> AKM(0x64) = -9.826 dB error(+0.174 dB)
  463. 0x62, // [021] = -10.500 dB -> AKM(0x62) = -10.730 dB error(-0.230 dB)
  464. 0x61, // [022] = -11.000 dB -> AKM(0x61) = -11.219 dB error(-0.219 dB)
  465. 0x60, // [023] = -11.500 dB -> AKM(0x60) = -11.738 dB error(-0.238 dB)
  466. 0x5f, // [024] = -12.000 dB -> AKM(0x5f) = -12.149 dB error(-0.149 dB)
  467. 0x5e, // [025] = -12.500 dB -> AKM(0x5e) = -12.434 dB error(+0.066 dB)
  468. 0x5c, // [026] = -13.000 dB -> AKM(0x5c) = -13.033 dB error(-0.033 dB)
  469. 0x5b, // [027] = -13.500 dB -> AKM(0x5b) = -13.350 dB error(+0.150 dB)
  470. 0x59, // [028] = -14.000 dB -> AKM(0x59) = -14.018 dB error(-0.018 dB)
  471. 0x58, // [029] = -14.500 dB -> AKM(0x58) = -14.373 dB error(+0.127 dB)
  472. 0x56, // [030] = -15.000 dB -> AKM(0x56) = -15.130 dB error(-0.130 dB)
  473. 0x55, // [031] = -15.500 dB -> AKM(0x55) = -15.534 dB error(-0.034 dB)
  474. 0x54, // [032] = -16.000 dB -> AKM(0x54) = -15.958 dB error(+0.042 dB)
  475. 0x53, // [033] = -16.500 dB -> AKM(0x53) = -16.404 dB error(+0.096 dB)
  476. 0x52, // [034] = -17.000 dB -> AKM(0x52) = -16.874 dB error(+0.126 dB)
  477. 0x51, // [035] = -17.500 dB -> AKM(0x51) = -17.371 dB error(+0.129 dB)
  478. 0x50, // [036] = -18.000 dB -> AKM(0x50) = -17.898 dB error(+0.102 dB)
  479. 0x4e, // [037] = -18.500 dB -> AKM(0x4e) = -18.605 dB error(-0.105 dB)
  480. 0x4d, // [038] = -19.000 dB -> AKM(0x4d) = -18.905 dB error(+0.095 dB)
  481. 0x4b, // [039] = -19.500 dB -> AKM(0x4b) = -19.538 dB error(-0.038 dB)
  482. 0x4a, // [040] = -20.000 dB -> AKM(0x4a) = -19.872 dB error(+0.128 dB)
  483. 0x48, // [041] = -20.500 dB -> AKM(0x48) = -20.583 dB error(-0.083 dB)
  484. 0x47, // [042] = -21.000 dB -> AKM(0x47) = -20.961 dB error(+0.039 dB)
  485. 0x46, // [043] = -21.500 dB -> AKM(0x46) = -21.356 dB error(+0.144 dB)
  486. 0x44, // [044] = -22.000 dB -> AKM(0x44) = -22.206 dB error(-0.206 dB)
  487. 0x43, // [045] = -22.500 dB -> AKM(0x43) = -22.664 dB error(-0.164 dB)
  488. 0x42, // [046] = -23.000 dB -> AKM(0x42) = -23.147 dB error(-0.147 dB)
  489. 0x41, // [047] = -23.500 dB -> AKM(0x41) = -23.659 dB error(-0.159 dB)
  490. 0x40, // [048] = -24.000 dB -> AKM(0x40) = -24.203 dB error(-0.203 dB)
  491. 0x3f, // [049] = -24.500 dB -> AKM(0x3f) = -24.635 dB error(-0.135 dB)
  492. 0x3e, // [050] = -25.000 dB -> AKM(0x3e) = -24.935 dB error(+0.065 dB)
  493. 0x3c, // [051] = -25.500 dB -> AKM(0x3c) = -25.569 dB error(-0.069 dB)
  494. 0x3b, // [052] = -26.000 dB -> AKM(0x3b) = -25.904 dB error(+0.096 dB)
  495. 0x39, // [053] = -26.500 dB -> AKM(0x39) = -26.615 dB error(-0.115 dB)
  496. 0x38, // [054] = -27.000 dB -> AKM(0x38) = -26.994 dB error(+0.006 dB)
  497. 0x37, // [055] = -27.500 dB -> AKM(0x37) = -27.390 dB error(+0.110 dB)
  498. 0x36, // [056] = -28.000 dB -> AKM(0x36) = -27.804 dB error(+0.196 dB)
  499. 0x34, // [057] = -28.500 dB -> AKM(0x34) = -28.699 dB error(-0.199 dB)
  500. 0x33, // [058] = -29.000 dB -> AKM(0x33) = -29.183 dB error(-0.183 dB)
  501. 0x32, // [059] = -29.500 dB -> AKM(0x32) = -29.696 dB error(-0.196 dB)
  502. 0x31, // [060] = -30.000 dB -> AKM(0x31) = -30.241 dB error(-0.241 dB)
  503. 0x31, // [061] = -30.500 dB -> AKM(0x31) = -30.241 dB error(+0.259 dB)
  504. 0x30, // [062] = -31.000 dB -> AKM(0x30) = -30.823 dB error(+0.177 dB)
  505. 0x2e, // [063] = -31.500 dB -> AKM(0x2e) = -31.610 dB error(-0.110 dB)
  506. 0x2d, // [064] = -32.000 dB -> AKM(0x2d) = -31.945 dB error(+0.055 dB)
  507. 0x2b, // [065] = -32.500 dB -> AKM(0x2b) = -32.659 dB error(-0.159 dB)
  508. 0x2a, // [066] = -33.000 dB -> AKM(0x2a) = -33.038 dB error(-0.038 dB)
  509. 0x29, // [067] = -33.500 dB -> AKM(0x29) = -33.435 dB error(+0.065 dB)
  510. 0x28, // [068] = -34.000 dB -> AKM(0x28) = -33.852 dB error(+0.148 dB)
  511. 0x27, // [069] = -34.500 dB -> AKM(0x27) = -34.289 dB error(+0.211 dB)
  512. 0x25, // [070] = -35.000 dB -> AKM(0x25) = -35.235 dB error(-0.235 dB)
  513. 0x24, // [071] = -35.500 dB -> AKM(0x24) = -35.750 dB error(-0.250 dB)
  514. 0x24, // [072] = -36.000 dB -> AKM(0x24) = -35.750 dB error(+0.250 dB)
  515. 0x23, // [073] = -36.500 dB -> AKM(0x23) = -36.297 dB error(+0.203 dB)
  516. 0x22, // [074] = -37.000 dB -> AKM(0x22) = -36.881 dB error(+0.119 dB)
  517. 0x21, // [075] = -37.500 dB -> AKM(0x21) = -37.508 dB error(-0.008 dB)
  518. 0x20, // [076] = -38.000 dB -> AKM(0x20) = -38.183 dB error(-0.183 dB)
  519. 0x1f, // [077] = -38.500 dB -> AKM(0x1f) = -38.726 dB error(-0.226 dB)
  520. 0x1e, // [078] = -39.000 dB -> AKM(0x1e) = -39.108 dB error(-0.108 dB)
  521. 0x1d, // [079] = -39.500 dB -> AKM(0x1d) = -39.507 dB error(-0.007 dB)
  522. 0x1c, // [080] = -40.000 dB -> AKM(0x1c) = -39.926 dB error(+0.074 dB)
  523. 0x1b, // [081] = -40.500 dB -> AKM(0x1b) = -40.366 dB error(+0.134 dB)
  524. 0x1a, // [082] = -41.000 dB -> AKM(0x1a) = -40.829 dB error(+0.171 dB)
  525. 0x19, // [083] = -41.500 dB -> AKM(0x19) = -41.318 dB error(+0.182 dB)
  526. 0x18, // [084] = -42.000 dB -> AKM(0x18) = -41.837 dB error(+0.163 dB)
  527. 0x17, // [085] = -42.500 dB -> AKM(0x17) = -42.389 dB error(+0.111 dB)
  528. 0x16, // [086] = -43.000 dB -> AKM(0x16) = -42.978 dB error(+0.022 dB)
  529. 0x15, // [087] = -43.500 dB -> AKM(0x15) = -43.610 dB error(-0.110 dB)
  530. 0x14, // [088] = -44.000 dB -> AKM(0x14) = -44.291 dB error(-0.291 dB)
  531. 0x14, // [089] = -44.500 dB -> AKM(0x14) = -44.291 dB error(+0.209 dB)
  532. 0x13, // [090] = -45.000 dB -> AKM(0x13) = -45.031 dB error(-0.031 dB)
  533. 0x12, // [091] = -45.500 dB -> AKM(0x12) = -45.840 dB error(-0.340 dB)
  534. 0x12, // [092] = -46.000 dB -> AKM(0x12) = -45.840 dB error(+0.160 dB)
  535. 0x11, // [093] = -46.500 dB -> AKM(0x11) = -46.731 dB error(-0.231 dB)
  536. 0x11, // [094] = -47.000 dB -> AKM(0x11) = -46.731 dB error(+0.269 dB)
  537. 0x10, // [095] = -47.500 dB -> AKM(0x10) = -47.725 dB error(-0.225 dB)
  538. 0x10, // [096] = -48.000 dB -> AKM(0x10) = -47.725 dB error(+0.275 dB)
  539. 0x0f, // [097] = -48.500 dB -> AKM(0x0f) = -48.553 dB error(-0.053 dB)
  540. 0x0e, // [098] = -49.000 dB -> AKM(0x0e) = -49.152 dB error(-0.152 dB)
  541. 0x0d, // [099] = -49.500 dB -> AKM(0x0d) = -49.796 dB error(-0.296 dB)
  542. 0x0d, // [100] = -50.000 dB -> AKM(0x0d) = -49.796 dB error(+0.204 dB)
  543. 0x0c, // [101] = -50.500 dB -> AKM(0x0c) = -50.491 dB error(+0.009 dB)
  544. 0x0b, // [102] = -51.000 dB -> AKM(0x0b) = -51.247 dB error(-0.247 dB)
  545. 0x0b, // [103] = -51.500 dB -> AKM(0x0b) = -51.247 dB error(+0.253 dB)
  546. 0x0a, // [104] = -52.000 dB -> AKM(0x0a) = -52.075 dB error(-0.075 dB)
  547. 0x0a, // [105] = -52.500 dB -> AKM(0x0a) = -52.075 dB error(+0.425 dB)
  548. 0x09, // [106] = -53.000 dB -> AKM(0x09) = -52.990 dB error(+0.010 dB)
  549. 0x09, // [107] = -53.500 dB -> AKM(0x09) = -52.990 dB error(+0.510 dB)
  550. 0x08, // [108] = -54.000 dB -> AKM(0x08) = -54.013 dB error(-0.013 dB)
  551. 0x08, // [109] = -54.500 dB -> AKM(0x08) = -54.013 dB error(+0.487 dB)
  552. 0x07, // [110] = -55.000 dB -> AKM(0x07) = -55.173 dB error(-0.173 dB)
  553. 0x07, // [111] = -55.500 dB -> AKM(0x07) = -55.173 dB error(+0.327 dB)
  554. 0x06, // [112] = -56.000 dB -> AKM(0x06) = -56.512 dB error(-0.512 dB)
  555. 0x06, // [113] = -56.500 dB -> AKM(0x06) = -56.512 dB error(-0.012 dB)
  556. 0x06, // [114] = -57.000 dB -> AKM(0x06) = -56.512 dB error(+0.488 dB)
  557. 0x05, // [115] = -57.500 dB -> AKM(0x05) = -58.095 dB error(-0.595 dB)
  558. 0x05, // [116] = -58.000 dB -> AKM(0x05) = -58.095 dB error(-0.095 dB)
  559. 0x05, // [117] = -58.500 dB -> AKM(0x05) = -58.095 dB error(+0.405 dB)
  560. 0x05, // [118] = -59.000 dB -> AKM(0x05) = -58.095 dB error(+0.905 dB)
  561. 0x04, // [119] = -59.500 dB -> AKM(0x04) = -60.034 dB error(-0.534 dB)
  562. 0x04, // [120] = -60.000 dB -> AKM(0x04) = -60.034 dB error(-0.034 dB)
  563. 0x04, // [121] = -60.500 dB -> AKM(0x04) = -60.034 dB error(+0.466 dB)
  564. 0x04, // [122] = -61.000 dB -> AKM(0x04) = -60.034 dB error(+0.966 dB)
  565. 0x03, // [123] = -61.500 dB -> AKM(0x03) = -62.532 dB error(-1.032 dB)
  566. 0x03, // [124] = -62.000 dB -> AKM(0x03) = -62.532 dB error(-0.532 dB)
  567. 0x03, // [125] = -62.500 dB -> AKM(0x03) = -62.532 dB error(-0.032 dB)
  568. 0x03, // [126] = -63.000 dB -> AKM(0x03) = -62.532 dB error(+0.468 dB)
  569. 0x03, // [127] = -63.500 dB -> AKM(0x03) = -62.532 dB error(+0.968 dB)
  570. 0x03, // [128] = -64.000 dB -> AKM(0x03) = -62.532 dB error(+1.468 dB)
  571. 0x02, // [129] = -64.500 dB -> AKM(0x02) = -66.054 dB error(-1.554 dB)
  572. 0x02, // [130] = -65.000 dB -> AKM(0x02) = -66.054 dB error(-1.054 dB)
  573. 0x02, // [131] = -65.500 dB -> AKM(0x02) = -66.054 dB error(-0.554 dB)
  574. 0x02, // [132] = -66.000 dB -> AKM(0x02) = -66.054 dB error(-0.054 dB)
  575. 0x02, // [133] = -66.500 dB -> AKM(0x02) = -66.054 dB error(+0.446 dB)
  576. 0x02, // [134] = -67.000 dB -> AKM(0x02) = -66.054 dB error(+0.946 dB)
  577. 0x02, // [135] = -67.500 dB -> AKM(0x02) = -66.054 dB error(+1.446 dB)
  578. 0x02, // [136] = -68.000 dB -> AKM(0x02) = -66.054 dB error(+1.946 dB)
  579. 0x02, // [137] = -68.500 dB -> AKM(0x02) = -66.054 dB error(+2.446 dB)
  580. 0x02, // [138] = -69.000 dB -> AKM(0x02) = -66.054 dB error(+2.946 dB)
  581. 0x01, // [139] = -69.500 dB -> AKM(0x01) = -72.075 dB error(-2.575 dB)
  582. 0x01, // [140] = -70.000 dB -> AKM(0x01) = -72.075 dB error(-2.075 dB)
  583. 0x01, // [141] = -70.500 dB -> AKM(0x01) = -72.075 dB error(-1.575 dB)
  584. 0x01, // [142] = -71.000 dB -> AKM(0x01) = -72.075 dB error(-1.075 dB)
  585. 0x01, // [143] = -71.500 dB -> AKM(0x01) = -72.075 dB error(-0.575 dB)
  586. 0x01, // [144] = -72.000 dB -> AKM(0x01) = -72.075 dB error(-0.075 dB)
  587. 0x01, // [145] = -72.500 dB -> AKM(0x01) = -72.075 dB error(+0.425 dB)
  588. 0x01, // [146] = -73.000 dB -> AKM(0x01) = -72.075 dB error(+0.925 dB)
  589. 0x00}; // [147] = -73.500 dB -> AKM(0x00) = mute error(+infini)
  590. /*
  591. * pseudo-codec write entry
  592. */
  593. static void vx2_write_akm(struct vx_core *chip, int reg, unsigned int data)
  594. {
  595. unsigned int val;
  596. if (reg == XX_CODEC_DAC_CONTROL_REGISTER) {
  597. vx2_write_codec_reg(chip, data ? AKM_CODEC_MUTE_CMD : AKM_CODEC_UNMUTE_CMD);
  598. return;
  599. }
  600. /* `data' is a value between 0x0 and VX2_AKM_LEVEL_MAX = 0x093, in the case of the AKM codecs, we need
  601. a look up table, as there is no linear matching between the driver codec values
  602. and the real dBu value
  603. */
  604. snd_assert(data < sizeof(vx2_akm_gains_lut), return);
  605. switch (reg) {
  606. case XX_CODEC_LEVEL_LEFT_REGISTER:
  607. val = AKM_CODEC_LEFT_LEVEL_CMD;
  608. break;
  609. case XX_CODEC_LEVEL_RIGHT_REGISTER:
  610. val = AKM_CODEC_RIGHT_LEVEL_CMD;
  611. break;
  612. default:
  613. snd_BUG();
  614. return;
  615. }
  616. val |= vx2_akm_gains_lut[data];
  617. vx2_write_codec_reg(chip, val);
  618. }
  619. /*
  620. * write codec bit for old VX222 board
  621. */
  622. static void vx2_old_write_codec_bit(struct vx_core *chip, int codec, unsigned int data)
  623. {
  624. int i;
  625. /* activate access to codec registers */
  626. vx_inl(chip, HIFREQ);
  627. for (i = 0; i < 24; i++, data <<= 1)
  628. vx_outl(chip, DATA, ((data & 0x800000) ? VX_DATA_CODEC_MASK : 0));
  629. /* Terminate access to codec registers */
  630. vx_inl(chip, RUER);
  631. }
  632. /*
  633. * reset codec bit
  634. */
  635. static void vx2_reset_codec(struct vx_core *_chip)
  636. {
  637. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  638. /* Set the reset CODEC bit to 0. */
  639. vx_outl(chip, CDSP, chip->regCDSP &~ VX_CDSP_CODEC_RESET_MASK);
  640. vx_inl(chip, CDSP);
  641. msleep(10);
  642. /* Set the reset CODEC bit to 1. */
  643. chip->regCDSP |= VX_CDSP_CODEC_RESET_MASK;
  644. vx_outl(chip, CDSP, chip->regCDSP);
  645. vx_inl(chip, CDSP);
  646. if (_chip->type == VX_TYPE_BOARD) {
  647. msleep(1);
  648. return;
  649. }
  650. msleep(5); /* additionnel wait time for AKM's */
  651. vx2_write_codec_reg(_chip, AKM_CODEC_POWER_CONTROL_CMD); /* DAC power up, ADC power up, Vref power down */
  652. vx2_write_codec_reg(_chip, AKM_CODEC_CLOCK_FORMAT_CMD); /* default */
  653. vx2_write_codec_reg(_chip, AKM_CODEC_MUTE_CMD); /* Mute = ON ,Deemphasis = OFF */
  654. vx2_write_codec_reg(_chip, AKM_CODEC_RESET_OFF_CMD); /* DAC and ADC normal operation */
  655. if (_chip->type == VX_TYPE_MIC) {
  656. /* set up the micro input selector */
  657. chip->regSELMIC = MICRO_SELECT_INPUT_NORM |
  658. MICRO_SELECT_PREAMPLI_G_0 |
  659. MICRO_SELECT_NOISE_T_52DB;
  660. /* reset phantom power supply */
  661. chip->regSELMIC &= ~MICRO_SELECT_PHANTOM_ALIM;
  662. vx_outl(_chip, SELMIC, chip->regSELMIC);
  663. }
  664. }
  665. /*
  666. * change the audio source
  667. */
  668. static void vx2_change_audio_source(struct vx_core *_chip, int src)
  669. {
  670. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  671. switch (src) {
  672. case VX_AUDIO_SRC_DIGITAL:
  673. chip->regCFG |= VX_CFG_DATAIN_SEL_MASK;
  674. break;
  675. default:
  676. chip->regCFG &= ~VX_CFG_DATAIN_SEL_MASK;
  677. break;
  678. }
  679. vx_outl(chip, CFG, chip->regCFG);
  680. }
  681. /*
  682. * set the clock source
  683. */
  684. static void vx2_set_clock_source(struct vx_core *_chip, int source)
  685. {
  686. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  687. if (source == INTERNAL_QUARTZ)
  688. chip->regCFG &= ~VX_CFG_CLOCKIN_SEL_MASK;
  689. else
  690. chip->regCFG |= VX_CFG_CLOCKIN_SEL_MASK;
  691. vx_outl(chip, CFG, chip->regCFG);
  692. }
  693. /*
  694. * reset the board
  695. */
  696. static void vx2_reset_board(struct vx_core *_chip, int cold_reset)
  697. {
  698. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  699. /* initialize the register values */
  700. chip->regCDSP = VX_CDSP_CODEC_RESET_MASK | VX_CDSP_DSP_RESET_MASK ;
  701. chip->regCFG = 0;
  702. }
  703. /*
  704. * input level controls for VX222 Mic
  705. */
  706. /* Micro level is specified to be adjustable from -96dB to 63 dB (board coded 0x00 ... 318),
  707. * 318 = 210 + 36 + 36 + 36 (210 = +9dB variable) (3 * 36 = 3 steps of 18dB pre ampli)
  708. * as we will mute if less than -110dB, so let's simply use line input coded levels and add constant offset !
  709. */
  710. #define V2_MICRO_LEVEL_RANGE (318 - 255)
  711. static void vx2_set_input_level(struct snd_vx222 *chip)
  712. {
  713. int i, miclevel, preamp;
  714. unsigned int data;
  715. miclevel = chip->mic_level;
  716. miclevel += V2_MICRO_LEVEL_RANGE; /* add 318 - 0xff */
  717. preamp = 0;
  718. while (miclevel > 210) { /* limitation to +9dB of 3310 real gain */
  719. preamp++; /* raise pre ampli + 18dB */
  720. miclevel -= (18 * 2); /* lower level 18 dB (*2 because of 0.5 dB steps !) */
  721. }
  722. snd_assert(preamp < 4, return);
  723. /* set pre-amp level */
  724. chip->regSELMIC &= ~MICRO_SELECT_PREAMPLI_MASK;
  725. chip->regSELMIC |= (preamp << MICRO_SELECT_PREAMPLI_OFFSET) & MICRO_SELECT_PREAMPLI_MASK;
  726. vx_outl(chip, SELMIC, chip->regSELMIC);
  727. data = (unsigned int)miclevel << 16 |
  728. (unsigned int)chip->input_level[1] << 8 |
  729. (unsigned int)chip->input_level[0];
  730. vx_inl(chip, DATA); /* Activate input level programming */
  731. /* We have to send 32 bits (4 x 8 bits) */
  732. for (i = 0; i < 32; i++, data <<= 1)
  733. vx_outl(chip, DATA, ((data & 0x80000000) ? VX_DATA_CODEC_MASK : 0));
  734. vx_inl(chip, RUER); /* Terminate input level programming */
  735. }
  736. #define MIC_LEVEL_MAX 0xff
  737. static DECLARE_TLV_DB_SCALE(db_scale_mic, -6450, 50, 0);
  738. /*
  739. * controls API for input levels
  740. */
  741. /* input levels */
  742. static int vx_input_level_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  743. {
  744. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  745. uinfo->count = 2;
  746. uinfo->value.integer.min = 0;
  747. uinfo->value.integer.max = MIC_LEVEL_MAX;
  748. return 0;
  749. }
  750. static int vx_input_level_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  751. {
  752. struct vx_core *_chip = snd_kcontrol_chip(kcontrol);
  753. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  754. mutex_lock(&_chip->mixer_mutex);
  755. ucontrol->value.integer.value[0] = chip->input_level[0];
  756. ucontrol->value.integer.value[1] = chip->input_level[1];
  757. mutex_unlock(&_chip->mixer_mutex);
  758. return 0;
  759. }
  760. static int vx_input_level_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  761. {
  762. struct vx_core *_chip = snd_kcontrol_chip(kcontrol);
  763. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  764. mutex_lock(&_chip->mixer_mutex);
  765. if (chip->input_level[0] != ucontrol->value.integer.value[0] ||
  766. chip->input_level[1] != ucontrol->value.integer.value[1]) {
  767. chip->input_level[0] = ucontrol->value.integer.value[0];
  768. chip->input_level[1] = ucontrol->value.integer.value[1];
  769. vx2_set_input_level(chip);
  770. mutex_unlock(&_chip->mixer_mutex);
  771. return 1;
  772. }
  773. mutex_unlock(&_chip->mixer_mutex);
  774. return 0;
  775. }
  776. /* mic level */
  777. static int vx_mic_level_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  778. {
  779. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  780. uinfo->count = 1;
  781. uinfo->value.integer.min = 0;
  782. uinfo->value.integer.max = MIC_LEVEL_MAX;
  783. return 0;
  784. }
  785. static int vx_mic_level_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  786. {
  787. struct vx_core *_chip = snd_kcontrol_chip(kcontrol);
  788. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  789. ucontrol->value.integer.value[0] = chip->mic_level;
  790. return 0;
  791. }
  792. static int vx_mic_level_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  793. {
  794. struct vx_core *_chip = snd_kcontrol_chip(kcontrol);
  795. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  796. mutex_lock(&_chip->mixer_mutex);
  797. if (chip->mic_level != ucontrol->value.integer.value[0]) {
  798. chip->mic_level = ucontrol->value.integer.value[0];
  799. vx2_set_input_level(chip);
  800. mutex_unlock(&_chip->mixer_mutex);
  801. return 1;
  802. }
  803. mutex_unlock(&_chip->mixer_mutex);
  804. return 0;
  805. }
  806. static struct snd_kcontrol_new vx_control_input_level = {
  807. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  808. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  809. SNDRV_CTL_ELEM_ACCESS_TLV_READ),
  810. .name = "Capture Volume",
  811. .info = vx_input_level_info,
  812. .get = vx_input_level_get,
  813. .put = vx_input_level_put,
  814. .tlv = { .p = db_scale_mic },
  815. };
  816. static struct snd_kcontrol_new vx_control_mic_level = {
  817. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  818. .access = (SNDRV_CTL_ELEM_ACCESS_READWRITE |
  819. SNDRV_CTL_ELEM_ACCESS_TLV_READ),
  820. .name = "Mic Capture Volume",
  821. .info = vx_mic_level_info,
  822. .get = vx_mic_level_get,
  823. .put = vx_mic_level_put,
  824. .tlv = { .p = db_scale_mic },
  825. };
  826. /*
  827. * FIXME: compressor/limiter implementation is missing yet...
  828. */
  829. static int vx2_add_mic_controls(struct vx_core *_chip)
  830. {
  831. struct snd_vx222 *chip = (struct snd_vx222 *)_chip;
  832. int err;
  833. if (_chip->type != VX_TYPE_MIC)
  834. return 0;
  835. /* mute input levels */
  836. chip->input_level[0] = chip->input_level[1] = 0;
  837. chip->mic_level = 0;
  838. vx2_set_input_level(chip);
  839. /* controls */
  840. if ((err = snd_ctl_add(_chip->card, snd_ctl_new1(&vx_control_input_level, chip))) < 0)
  841. return err;
  842. if ((err = snd_ctl_add(_chip->card, snd_ctl_new1(&vx_control_mic_level, chip))) < 0)
  843. return err;
  844. return 0;
  845. }
  846. /*
  847. * callbacks
  848. */
  849. struct snd_vx_ops vx222_ops = {
  850. .in8 = vx2_inb,
  851. .in32 = vx2_inl,
  852. .out8 = vx2_outb,
  853. .out32 = vx2_outl,
  854. .test_and_ack = vx2_test_and_ack,
  855. .validate_irq = vx2_validate_irq,
  856. .akm_write = vx2_write_akm,
  857. .reset_codec = vx2_reset_codec,
  858. .change_audio_source = vx2_change_audio_source,
  859. .set_clock_source = vx2_set_clock_source,
  860. .load_dsp = vx2_load_dsp,
  861. .reset_dsp = vx2_reset_dsp,
  862. .reset_board = vx2_reset_board,
  863. .dma_write = vx2_dma_write,
  864. .dma_read = vx2_dma_read,
  865. .add_controls = vx2_add_mic_controls,
  866. };
  867. /* for old VX222 board */
  868. struct snd_vx_ops vx222_old_ops = {
  869. .in8 = vx2_inb,
  870. .in32 = vx2_inl,
  871. .out8 = vx2_outb,
  872. .out32 = vx2_outl,
  873. .test_and_ack = vx2_test_and_ack,
  874. .validate_irq = vx2_validate_irq,
  875. .write_codec = vx2_old_write_codec_bit,
  876. .reset_codec = vx2_reset_codec,
  877. .change_audio_source = vx2_change_audio_source,
  878. .set_clock_source = vx2_set_clock_source,
  879. .load_dsp = vx2_load_dsp,
  880. .reset_dsp = vx2_reset_dsp,
  881. .reset_board = vx2_reset_board,
  882. .dma_write = vx2_dma_write,
  883. .dma_read = vx2_dma_read,
  884. };