system.h 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. /*
  2. * include/asm-s390/system.h
  3. *
  4. * S390 version
  5. * Copyright (C) 1999 IBM Deutschland Entwicklung GmbH, IBM Corporation
  6. * Author(s): Martin Schwidefsky (schwidefsky@de.ibm.com),
  7. *
  8. * Derived from "include/asm-i386/system.h"
  9. */
  10. #ifndef __ASM_SYSTEM_H
  11. #define __ASM_SYSTEM_H
  12. #include <linux/kernel.h>
  13. #include <asm/types.h>
  14. #include <asm/ptrace.h>
  15. #include <asm/setup.h>
  16. #include <asm/processor.h>
  17. #ifdef __KERNEL__
  18. struct task_struct;
  19. extern struct task_struct *__switch_to(void *, void *);
  20. static inline void save_fp_regs(s390_fp_regs *fpregs)
  21. {
  22. asm volatile(
  23. " std 0,8(%1)\n"
  24. " std 2,24(%1)\n"
  25. " std 4,40(%1)\n"
  26. " std 6,56(%1)"
  27. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory");
  28. if (!MACHINE_HAS_IEEE)
  29. return;
  30. asm volatile(
  31. " stfpc 0(%1)\n"
  32. " std 1,16(%1)\n"
  33. " std 3,32(%1)\n"
  34. " std 5,48(%1)\n"
  35. " std 7,64(%1)\n"
  36. " std 8,72(%1)\n"
  37. " std 9,80(%1)\n"
  38. " std 10,88(%1)\n"
  39. " std 11,96(%1)\n"
  40. " std 12,104(%1)\n"
  41. " std 13,112(%1)\n"
  42. " std 14,120(%1)\n"
  43. " std 15,128(%1)\n"
  44. : "=m" (*fpregs) : "a" (fpregs), "m" (*fpregs) : "memory");
  45. }
  46. static inline void restore_fp_regs(s390_fp_regs *fpregs)
  47. {
  48. asm volatile(
  49. " ld 0,8(%0)\n"
  50. " ld 2,24(%0)\n"
  51. " ld 4,40(%0)\n"
  52. " ld 6,56(%0)"
  53. : : "a" (fpregs), "m" (*fpregs));
  54. if (!MACHINE_HAS_IEEE)
  55. return;
  56. asm volatile(
  57. " lfpc 0(%0)\n"
  58. " ld 1,16(%0)\n"
  59. " ld 3,32(%0)\n"
  60. " ld 5,48(%0)\n"
  61. " ld 7,64(%0)\n"
  62. " ld 8,72(%0)\n"
  63. " ld 9,80(%0)\n"
  64. " ld 10,88(%0)\n"
  65. " ld 11,96(%0)\n"
  66. " ld 12,104(%0)\n"
  67. " ld 13,112(%0)\n"
  68. " ld 14,120(%0)\n"
  69. " ld 15,128(%0)\n"
  70. : : "a" (fpregs), "m" (*fpregs));
  71. }
  72. static inline void save_access_regs(unsigned int *acrs)
  73. {
  74. asm volatile("stam 0,15,0(%0)" : : "a" (acrs) : "memory");
  75. }
  76. static inline void restore_access_regs(unsigned int *acrs)
  77. {
  78. asm volatile("lam 0,15,0(%0)" : : "a" (acrs));
  79. }
  80. #define switch_to(prev,next,last) do { \
  81. if (prev == next) \
  82. break; \
  83. save_fp_regs(&prev->thread.fp_regs); \
  84. restore_fp_regs(&next->thread.fp_regs); \
  85. save_access_regs(&prev->thread.acrs[0]); \
  86. restore_access_regs(&next->thread.acrs[0]); \
  87. prev = __switch_to(prev,next); \
  88. } while (0)
  89. /*
  90. * On SMP systems, when the scheduler does migration-cost autodetection,
  91. * it needs a way to flush as much of the CPU's caches as possible.
  92. *
  93. * TODO: fill this in!
  94. */
  95. static inline void sched_cacheflush(void)
  96. {
  97. }
  98. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  99. extern void account_vtime(struct task_struct *);
  100. extern void account_tick_vtime(struct task_struct *);
  101. extern void account_system_vtime(struct task_struct *);
  102. #else
  103. #define account_vtime(x) do { /* empty */ } while (0)
  104. #endif
  105. #define finish_arch_switch(prev) do { \
  106. set_fs(current->thread.mm_segment); \
  107. account_vtime(prev); \
  108. } while (0)
  109. #define nop() asm volatile("nop")
  110. #define xchg(ptr,x) \
  111. ({ \
  112. __typeof__(*(ptr)) __ret; \
  113. __ret = (__typeof__(*(ptr))) \
  114. __xchg((unsigned long)(x), (void *)(ptr),sizeof(*(ptr))); \
  115. __ret; \
  116. })
  117. static inline unsigned long __xchg(unsigned long x, void * ptr, int size)
  118. {
  119. unsigned long addr, old;
  120. int shift;
  121. switch (size) {
  122. case 1:
  123. addr = (unsigned long) ptr;
  124. shift = (3 ^ (addr & 3)) << 3;
  125. addr ^= addr & 3;
  126. asm volatile(
  127. " l %0,0(%4)\n"
  128. "0: lr 0,%0\n"
  129. " nr 0,%3\n"
  130. " or 0,%2\n"
  131. " cs %0,0,0(%4)\n"
  132. " jl 0b\n"
  133. : "=&d" (old), "=m" (*(int *) addr)
  134. : "d" (x << shift), "d" (~(255 << shift)), "a" (addr),
  135. "m" (*(int *) addr) : "memory", "cc", "0");
  136. x = old >> shift;
  137. break;
  138. case 2:
  139. addr = (unsigned long) ptr;
  140. shift = (2 ^ (addr & 2)) << 3;
  141. addr ^= addr & 2;
  142. asm volatile(
  143. " l %0,0(%4)\n"
  144. "0: lr 0,%0\n"
  145. " nr 0,%3\n"
  146. " or 0,%2\n"
  147. " cs %0,0,0(%4)\n"
  148. " jl 0b\n"
  149. : "=&d" (old), "=m" (*(int *) addr)
  150. : "d" (x << shift), "d" (~(65535 << shift)), "a" (addr),
  151. "m" (*(int *) addr) : "memory", "cc", "0");
  152. x = old >> shift;
  153. break;
  154. case 4:
  155. asm volatile(
  156. " l %0,0(%3)\n"
  157. "0: cs %0,%2,0(%3)\n"
  158. " jl 0b\n"
  159. : "=&d" (old), "=m" (*(int *) ptr)
  160. : "d" (x), "a" (ptr), "m" (*(int *) ptr)
  161. : "memory", "cc");
  162. x = old;
  163. break;
  164. #ifdef __s390x__
  165. case 8:
  166. asm volatile(
  167. " lg %0,0(%3)\n"
  168. "0: csg %0,%2,0(%3)\n"
  169. " jl 0b\n"
  170. : "=&d" (old), "=m" (*(long *) ptr)
  171. : "d" (x), "a" (ptr), "m" (*(long *) ptr)
  172. : "memory", "cc");
  173. x = old;
  174. break;
  175. #endif /* __s390x__ */
  176. }
  177. return x;
  178. }
  179. /*
  180. * Atomic compare and exchange. Compare OLD with MEM, if identical,
  181. * store NEW in MEM. Return the initial value in MEM. Success is
  182. * indicated by comparing RETURN with OLD.
  183. */
  184. #define __HAVE_ARCH_CMPXCHG 1
  185. #define cmpxchg(ptr,o,n)\
  186. ((__typeof__(*(ptr)))__cmpxchg((ptr),(unsigned long)(o),\
  187. (unsigned long)(n),sizeof(*(ptr))))
  188. static inline unsigned long
  189. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new, int size)
  190. {
  191. unsigned long addr, prev, tmp;
  192. int shift;
  193. switch (size) {
  194. case 1:
  195. addr = (unsigned long) ptr;
  196. shift = (3 ^ (addr & 3)) << 3;
  197. addr ^= addr & 3;
  198. asm volatile(
  199. " l %0,0(%4)\n"
  200. "0: nr %0,%5\n"
  201. " lr %1,%0\n"
  202. " or %0,%2\n"
  203. " or %1,%3\n"
  204. " cs %0,%1,0(%4)\n"
  205. " jnl 1f\n"
  206. " xr %1,%0\n"
  207. " nr %1,%5\n"
  208. " jnz 0b\n"
  209. "1:"
  210. : "=&d" (prev), "=&d" (tmp)
  211. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  212. "d" (~(255 << shift))
  213. : "memory", "cc");
  214. return prev >> shift;
  215. case 2:
  216. addr = (unsigned long) ptr;
  217. shift = (2 ^ (addr & 2)) << 3;
  218. addr ^= addr & 2;
  219. asm volatile(
  220. " l %0,0(%4)\n"
  221. "0: nr %0,%5\n"
  222. " lr %1,%0\n"
  223. " or %0,%2\n"
  224. " or %1,%3\n"
  225. " cs %0,%1,0(%4)\n"
  226. " jnl 1f\n"
  227. " xr %1,%0\n"
  228. " nr %1,%5\n"
  229. " jnz 0b\n"
  230. "1:"
  231. : "=&d" (prev), "=&d" (tmp)
  232. : "d" (old << shift), "d" (new << shift), "a" (ptr),
  233. "d" (~(65535 << shift))
  234. : "memory", "cc");
  235. return prev >> shift;
  236. case 4:
  237. asm volatile(
  238. " cs %0,%2,0(%3)\n"
  239. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  240. : "memory", "cc");
  241. return prev;
  242. #ifdef __s390x__
  243. case 8:
  244. asm volatile(
  245. " csg %0,%2,0(%3)\n"
  246. : "=&d" (prev) : "0" (old), "d" (new), "a" (ptr)
  247. : "memory", "cc");
  248. return prev;
  249. #endif /* __s390x__ */
  250. }
  251. return old;
  252. }
  253. /*
  254. * Force strict CPU ordering.
  255. * And yes, this is required on UP too when we're talking
  256. * to devices.
  257. *
  258. * This is very similar to the ppc eieio/sync instruction in that is
  259. * does a checkpoint syncronisation & makes sure that
  260. * all memory ops have completed wrt other CPU's ( see 7-15 POP DJB ).
  261. */
  262. #define eieio() asm volatile("bcr 15,0" : : : "memory")
  263. #define SYNC_OTHER_CORES(x) eieio()
  264. #define mb() eieio()
  265. #define rmb() eieio()
  266. #define wmb() eieio()
  267. #define read_barrier_depends() do { } while(0)
  268. #define smp_mb() mb()
  269. #define smp_rmb() rmb()
  270. #define smp_wmb() wmb()
  271. #define smp_read_barrier_depends() read_barrier_depends()
  272. #define smp_mb__before_clear_bit() smp_mb()
  273. #define smp_mb__after_clear_bit() smp_mb()
  274. #define set_mb(var, value) do { var = value; mb(); } while (0)
  275. #ifdef __s390x__
  276. #define __ctl_load(array, low, high) ({ \
  277. typedef struct { char _[sizeof(array)]; } addrtype; \
  278. asm volatile( \
  279. " lctlg %1,%2,0(%0)\n" \
  280. : : "a" (&array), "i" (low), "i" (high), \
  281. "m" (*(addrtype *)(array))); \
  282. })
  283. #define __ctl_store(array, low, high) ({ \
  284. typedef struct { char _[sizeof(array)]; } addrtype; \
  285. asm volatile( \
  286. " stctg %2,%3,0(%1)\n" \
  287. : "=m" (*(addrtype *)(array)) \
  288. : "a" (&array), "i" (low), "i" (high)); \
  289. })
  290. #else /* __s390x__ */
  291. #define __ctl_load(array, low, high) ({ \
  292. typedef struct { char _[sizeof(array)]; } addrtype; \
  293. asm volatile( \
  294. " lctl %1,%2,0(%0)\n" \
  295. : : "a" (&array), "i" (low), "i" (high), \
  296. "m" (*(addrtype *)(array))); \
  297. })
  298. #define __ctl_store(array, low, high) ({ \
  299. typedef struct { char _[sizeof(array)]; } addrtype; \
  300. asm volatile( \
  301. " stctl %2,%3,0(%1)\n" \
  302. : "=m" (*(addrtype *)(array)) \
  303. : "a" (&array), "i" (low), "i" (high)); \
  304. })
  305. #endif /* __s390x__ */
  306. #define __ctl_set_bit(cr, bit) ({ \
  307. unsigned long __dummy; \
  308. __ctl_store(__dummy, cr, cr); \
  309. __dummy |= 1UL << (bit); \
  310. __ctl_load(__dummy, cr, cr); \
  311. })
  312. #define __ctl_clear_bit(cr, bit) ({ \
  313. unsigned long __dummy; \
  314. __ctl_store(__dummy, cr, cr); \
  315. __dummy &= ~(1UL << (bit)); \
  316. __ctl_load(__dummy, cr, cr); \
  317. })
  318. #include <linux/irqflags.h>
  319. /*
  320. * Use to set psw mask except for the first byte which
  321. * won't be changed by this function.
  322. */
  323. static inline void
  324. __set_psw_mask(unsigned long mask)
  325. {
  326. __load_psw_mask(mask | (__raw_local_irq_stosm(0x00) & ~(-1UL >> 8)));
  327. }
  328. #define local_mcck_enable() __set_psw_mask(PSW_KERNEL_BITS)
  329. #define local_mcck_disable() __set_psw_mask(PSW_KERNEL_BITS & ~PSW_MASK_MCHECK)
  330. #ifdef CONFIG_SMP
  331. extern void smp_ctl_set_bit(int cr, int bit);
  332. extern void smp_ctl_clear_bit(int cr, int bit);
  333. #define ctl_set_bit(cr, bit) smp_ctl_set_bit(cr, bit)
  334. #define ctl_clear_bit(cr, bit) smp_ctl_clear_bit(cr, bit)
  335. #else
  336. #define ctl_set_bit(cr, bit) __ctl_set_bit(cr, bit)
  337. #define ctl_clear_bit(cr, bit) __ctl_clear_bit(cr, bit)
  338. #endif /* CONFIG_SMP */
  339. extern void (*_machine_restart)(char *command);
  340. extern void (*_machine_halt)(void);
  341. extern void (*_machine_power_off)(void);
  342. #define arch_align_stack(x) (x)
  343. #endif /* __KERNEL__ */
  344. #endif