system.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436
  1. /*
  2. * Copyright (C) 1999 Cort Dougan <cort@cs.nmt.edu>
  3. */
  4. #ifndef _ASM_POWERPC_SYSTEM_H
  5. #define _ASM_POWERPC_SYSTEM_H
  6. #include <linux/kernel.h>
  7. #include <asm/hw_irq.h>
  8. #include <asm/atomic.h>
  9. /*
  10. * Memory barrier.
  11. * The sync instruction guarantees that all memory accesses initiated
  12. * by this processor have been performed (with respect to all other
  13. * mechanisms that access memory). The eieio instruction is a barrier
  14. * providing an ordering (separately) for (a) cacheable stores and (b)
  15. * loads and stores to non-cacheable memory (e.g. I/O devices).
  16. *
  17. * mb() prevents loads and stores being reordered across this point.
  18. * rmb() prevents loads being reordered across this point.
  19. * wmb() prevents stores being reordered across this point.
  20. * read_barrier_depends() prevents data-dependent loads being reordered
  21. * across this point (nop on PPC).
  22. *
  23. * We have to use the sync instructions for mb(), since lwsync doesn't
  24. * order loads with respect to previous stores. Lwsync is fine for
  25. * rmb(), though. Note that lwsync is interpreted as sync by
  26. * 32-bit and older 64-bit CPUs.
  27. *
  28. * For wmb(), we use sync since wmb is used in drivers to order
  29. * stores to system memory with respect to writes to the device.
  30. * However, smp_wmb() can be a lighter-weight eieio barrier on
  31. * SMP since it is only used to order updates to system memory.
  32. */
  33. #define mb() __asm__ __volatile__ ("sync" : : : "memory")
  34. #define rmb() __asm__ __volatile__ ("lwsync" : : : "memory")
  35. #define wmb() __asm__ __volatile__ ("sync" : : : "memory")
  36. #define read_barrier_depends() do { } while(0)
  37. #define set_mb(var, value) do { var = value; mb(); } while (0)
  38. #ifdef __KERNEL__
  39. #ifdef CONFIG_SMP
  40. #define smp_mb() mb()
  41. #define smp_rmb() rmb()
  42. #define smp_wmb() __asm__ __volatile__ ("eieio" : : : "memory")
  43. #define smp_read_barrier_depends() read_barrier_depends()
  44. #else
  45. #define smp_mb() barrier()
  46. #define smp_rmb() barrier()
  47. #define smp_wmb() barrier()
  48. #define smp_read_barrier_depends() do { } while(0)
  49. #endif /* CONFIG_SMP */
  50. /*
  51. * This is a barrier which prevents following instructions from being
  52. * started until the value of the argument x is known. For example, if
  53. * x is a variable loaded from memory, this prevents following
  54. * instructions from being executed until the load has been performed.
  55. */
  56. #define data_barrier(x) \
  57. asm volatile("twi 0,%0,0; isync" : : "r" (x) : "memory");
  58. struct task_struct;
  59. struct pt_regs;
  60. #ifdef CONFIG_DEBUGGER
  61. extern int (*__debugger)(struct pt_regs *regs);
  62. extern int (*__debugger_ipi)(struct pt_regs *regs);
  63. extern int (*__debugger_bpt)(struct pt_regs *regs);
  64. extern int (*__debugger_sstep)(struct pt_regs *regs);
  65. extern int (*__debugger_iabr_match)(struct pt_regs *regs);
  66. extern int (*__debugger_dabr_match)(struct pt_regs *regs);
  67. extern int (*__debugger_fault_handler)(struct pt_regs *regs);
  68. #define DEBUGGER_BOILERPLATE(__NAME) \
  69. static inline int __NAME(struct pt_regs *regs) \
  70. { \
  71. if (unlikely(__ ## __NAME)) \
  72. return __ ## __NAME(regs); \
  73. return 0; \
  74. }
  75. DEBUGGER_BOILERPLATE(debugger)
  76. DEBUGGER_BOILERPLATE(debugger_ipi)
  77. DEBUGGER_BOILERPLATE(debugger_bpt)
  78. DEBUGGER_BOILERPLATE(debugger_sstep)
  79. DEBUGGER_BOILERPLATE(debugger_iabr_match)
  80. DEBUGGER_BOILERPLATE(debugger_dabr_match)
  81. DEBUGGER_BOILERPLATE(debugger_fault_handler)
  82. #else
  83. static inline int debugger(struct pt_regs *regs) { return 0; }
  84. static inline int debugger_ipi(struct pt_regs *regs) { return 0; }
  85. static inline int debugger_bpt(struct pt_regs *regs) { return 0; }
  86. static inline int debugger_sstep(struct pt_regs *regs) { return 0; }
  87. static inline int debugger_iabr_match(struct pt_regs *regs) { return 0; }
  88. static inline int debugger_dabr_match(struct pt_regs *regs) { return 0; }
  89. static inline int debugger_fault_handler(struct pt_regs *regs) { return 0; }
  90. #endif
  91. extern int set_dabr(unsigned long dabr);
  92. extern void print_backtrace(unsigned long *);
  93. extern void show_regs(struct pt_regs * regs);
  94. extern void flush_instruction_cache(void);
  95. extern void hard_reset_now(void);
  96. extern void poweroff_now(void);
  97. #ifdef CONFIG_6xx
  98. extern long _get_L2CR(void);
  99. extern long _get_L3CR(void);
  100. extern void _set_L2CR(unsigned long);
  101. extern void _set_L3CR(unsigned long);
  102. #else
  103. #define _get_L2CR() 0L
  104. #define _get_L3CR() 0L
  105. #define _set_L2CR(val) do { } while(0)
  106. #define _set_L3CR(val) do { } while(0)
  107. #endif
  108. extern void via_cuda_init(void);
  109. extern void read_rtc_time(void);
  110. extern void pmac_find_display(void);
  111. extern void giveup_fpu(struct task_struct *);
  112. extern void disable_kernel_fp(void);
  113. extern void enable_kernel_fp(void);
  114. extern void flush_fp_to_thread(struct task_struct *);
  115. extern void enable_kernel_altivec(void);
  116. extern void giveup_altivec(struct task_struct *);
  117. extern void load_up_altivec(struct task_struct *);
  118. extern int emulate_altivec(struct pt_regs *);
  119. extern void giveup_spe(struct task_struct *);
  120. extern void load_up_spe(struct task_struct *);
  121. extern int fix_alignment(struct pt_regs *);
  122. extern void cvt_fd(float *from, double *to, struct thread_struct *thread);
  123. extern void cvt_df(double *from, float *to, struct thread_struct *thread);
  124. #ifndef CONFIG_SMP
  125. extern void discard_lazy_cpu_state(void);
  126. #else
  127. static inline void discard_lazy_cpu_state(void)
  128. {
  129. }
  130. #endif
  131. #ifdef CONFIG_ALTIVEC
  132. extern void flush_altivec_to_thread(struct task_struct *);
  133. #else
  134. static inline void flush_altivec_to_thread(struct task_struct *t)
  135. {
  136. }
  137. #endif
  138. #ifdef CONFIG_SPE
  139. extern void flush_spe_to_thread(struct task_struct *);
  140. #else
  141. static inline void flush_spe_to_thread(struct task_struct *t)
  142. {
  143. }
  144. #endif
  145. extern int call_rtas(const char *, int, int, unsigned long *, ...);
  146. extern void cacheable_memzero(void *p, unsigned int nb);
  147. extern void *cacheable_memcpy(void *, const void *, unsigned int);
  148. extern int do_page_fault(struct pt_regs *, unsigned long, unsigned long);
  149. extern void bad_page_fault(struct pt_regs *, unsigned long, int);
  150. extern int die(const char *, struct pt_regs *, long);
  151. extern void _exception(int, struct pt_regs *, int, unsigned long);
  152. #ifdef CONFIG_BOOKE_WDT
  153. extern u32 booke_wdt_enabled;
  154. extern u32 booke_wdt_period;
  155. #endif /* CONFIG_BOOKE_WDT */
  156. struct device_node;
  157. extern void note_scsi_host(struct device_node *, void *);
  158. extern struct task_struct *__switch_to(struct task_struct *,
  159. struct task_struct *);
  160. #define switch_to(prev, next, last) ((last) = __switch_to((prev), (next)))
  161. struct thread_struct;
  162. extern struct task_struct *_switch(struct thread_struct *prev,
  163. struct thread_struct *next);
  164. /*
  165. * On SMP systems, when the scheduler does migration-cost autodetection,
  166. * it needs a way to flush as much of the CPU's caches as possible.
  167. *
  168. * TODO: fill this in!
  169. */
  170. static inline void sched_cacheflush(void)
  171. {
  172. }
  173. extern unsigned int rtas_data;
  174. extern int mem_init_done; /* set on boot once kmalloc can be called */
  175. extern unsigned long memory_limit;
  176. extern unsigned long klimit;
  177. extern int powersave_nap; /* set if nap mode can be used in idle loop */
  178. /*
  179. * Atomic exchange
  180. *
  181. * Changes the memory location '*ptr' to be val and returns
  182. * the previous value stored there.
  183. */
  184. static __inline__ unsigned long
  185. __xchg_u32(volatile void *p, unsigned long val)
  186. {
  187. unsigned long prev;
  188. __asm__ __volatile__(
  189. LWSYNC_ON_SMP
  190. "1: lwarx %0,0,%2 \n"
  191. PPC405_ERR77(0,%2)
  192. " stwcx. %3,0,%2 \n\
  193. bne- 1b"
  194. ISYNC_ON_SMP
  195. : "=&r" (prev), "+m" (*(volatile unsigned int *)p)
  196. : "r" (p), "r" (val)
  197. : "cc", "memory");
  198. return prev;
  199. }
  200. #ifdef CONFIG_PPC64
  201. static __inline__ unsigned long
  202. __xchg_u64(volatile void *p, unsigned long val)
  203. {
  204. unsigned long prev;
  205. __asm__ __volatile__(
  206. LWSYNC_ON_SMP
  207. "1: ldarx %0,0,%2 \n"
  208. PPC405_ERR77(0,%2)
  209. " stdcx. %3,0,%2 \n\
  210. bne- 1b"
  211. ISYNC_ON_SMP
  212. : "=&r" (prev), "+m" (*(volatile unsigned long *)p)
  213. : "r" (p), "r" (val)
  214. : "cc", "memory");
  215. return prev;
  216. }
  217. #endif
  218. /*
  219. * This function doesn't exist, so you'll get a linker error
  220. * if something tries to do an invalid xchg().
  221. */
  222. extern void __xchg_called_with_bad_pointer(void);
  223. static __inline__ unsigned long
  224. __xchg(volatile void *ptr, unsigned long x, unsigned int size)
  225. {
  226. switch (size) {
  227. case 4:
  228. return __xchg_u32(ptr, x);
  229. #ifdef CONFIG_PPC64
  230. case 8:
  231. return __xchg_u64(ptr, x);
  232. #endif
  233. }
  234. __xchg_called_with_bad_pointer();
  235. return x;
  236. }
  237. #define xchg(ptr,x) \
  238. ({ \
  239. __typeof__(*(ptr)) _x_ = (x); \
  240. (__typeof__(*(ptr))) __xchg((ptr), (unsigned long)_x_, sizeof(*(ptr))); \
  241. })
  242. #define tas(ptr) (xchg((ptr),1))
  243. /*
  244. * Compare and exchange - if *p == old, set it to new,
  245. * and return the old value of *p.
  246. */
  247. #define __HAVE_ARCH_CMPXCHG 1
  248. static __inline__ unsigned long
  249. __cmpxchg_u32(volatile unsigned int *p, unsigned long old, unsigned long new)
  250. {
  251. unsigned int prev;
  252. __asm__ __volatile__ (
  253. LWSYNC_ON_SMP
  254. "1: lwarx %0,0,%2 # __cmpxchg_u32\n\
  255. cmpw 0,%0,%3\n\
  256. bne- 2f\n"
  257. PPC405_ERR77(0,%2)
  258. " stwcx. %4,0,%2\n\
  259. bne- 1b"
  260. ISYNC_ON_SMP
  261. "\n\
  262. 2:"
  263. : "=&r" (prev), "+m" (*p)
  264. : "r" (p), "r" (old), "r" (new)
  265. : "cc", "memory");
  266. return prev;
  267. }
  268. #ifdef CONFIG_PPC64
  269. static __inline__ unsigned long
  270. __cmpxchg_u64(volatile unsigned long *p, unsigned long old, unsigned long new)
  271. {
  272. unsigned long prev;
  273. __asm__ __volatile__ (
  274. LWSYNC_ON_SMP
  275. "1: ldarx %0,0,%2 # __cmpxchg_u64\n\
  276. cmpd 0,%0,%3\n\
  277. bne- 2f\n\
  278. stdcx. %4,0,%2\n\
  279. bne- 1b"
  280. ISYNC_ON_SMP
  281. "\n\
  282. 2:"
  283. : "=&r" (prev), "+m" (*p)
  284. : "r" (p), "r" (old), "r" (new)
  285. : "cc", "memory");
  286. return prev;
  287. }
  288. #endif
  289. /* This function doesn't exist, so you'll get a linker error
  290. if something tries to do an invalid cmpxchg(). */
  291. extern void __cmpxchg_called_with_bad_pointer(void);
  292. static __inline__ unsigned long
  293. __cmpxchg(volatile void *ptr, unsigned long old, unsigned long new,
  294. unsigned int size)
  295. {
  296. switch (size) {
  297. case 4:
  298. return __cmpxchg_u32(ptr, old, new);
  299. #ifdef CONFIG_PPC64
  300. case 8:
  301. return __cmpxchg_u64(ptr, old, new);
  302. #endif
  303. }
  304. __cmpxchg_called_with_bad_pointer();
  305. return old;
  306. }
  307. #define cmpxchg(ptr,o,n) \
  308. ({ \
  309. __typeof__(*(ptr)) _o_ = (o); \
  310. __typeof__(*(ptr)) _n_ = (n); \
  311. (__typeof__(*(ptr))) __cmpxchg((ptr), (unsigned long)_o_, \
  312. (unsigned long)_n_, sizeof(*(ptr))); \
  313. })
  314. #ifdef CONFIG_PPC64
  315. /*
  316. * We handle most unaligned accesses in hardware. On the other hand
  317. * unaligned DMA can be very expensive on some ppc64 IO chips (it does
  318. * powers of 2 writes until it reaches sufficient alignment).
  319. *
  320. * Based on this we disable the IP header alignment in network drivers.
  321. * We also modify NET_SKB_PAD to be a cacheline in size, thus maintaining
  322. * cacheline alignment of buffers.
  323. */
  324. #define NET_IP_ALIGN 0
  325. #define NET_SKB_PAD L1_CACHE_BYTES
  326. #endif
  327. #define arch_align_stack(x) (x)
  328. /* Used in very early kernel initialization. */
  329. extern unsigned long reloc_offset(void);
  330. extern unsigned long add_reloc_offset(unsigned long);
  331. extern void reloc_got2(unsigned long);
  332. #define PTRRELOC(x) ((typeof(x)) add_reloc_offset((unsigned long)(x)))
  333. static inline void create_instruction(unsigned long addr, unsigned int instr)
  334. {
  335. unsigned int *p;
  336. p = (unsigned int *)addr;
  337. *p = instr;
  338. asm ("dcbst 0, %0; sync; icbi 0,%0; sync; isync" : : "r" (p));
  339. }
  340. /* Flags for create_branch:
  341. * "b" == create_branch(addr, target, 0);
  342. * "ba" == create_branch(addr, target, BRANCH_ABSOLUTE);
  343. * "bl" == create_branch(addr, target, BRANCH_SET_LINK);
  344. * "bla" == create_branch(addr, target, BRANCH_ABSOLUTE | BRANCH_SET_LINK);
  345. */
  346. #define BRANCH_SET_LINK 0x1
  347. #define BRANCH_ABSOLUTE 0x2
  348. static inline void create_branch(unsigned long addr,
  349. unsigned long target, int flags)
  350. {
  351. unsigned int instruction;
  352. if (! (flags & BRANCH_ABSOLUTE))
  353. target = target - addr;
  354. /* Mask out the flags and target, so they don't step on each other. */
  355. instruction = 0x48000000 | (flags & 0x3) | (target & 0x03FFFFFC);
  356. create_instruction(addr, instruction);
  357. }
  358. static inline void create_function_call(unsigned long addr, void * func)
  359. {
  360. unsigned long func_addr;
  361. #ifdef CONFIG_PPC64
  362. /*
  363. * On PPC64 the function pointer actually points to the function's
  364. * descriptor. The first entry in the descriptor is the address
  365. * of the function text.
  366. */
  367. func_addr = *(unsigned long *)func;
  368. #else
  369. func_addr = (unsigned long)func;
  370. #endif
  371. create_branch(addr, func_addr, BRANCH_SET_LINK);
  372. }
  373. #ifdef CONFIG_VIRT_CPU_ACCOUNTING
  374. extern void account_system_vtime(struct task_struct *);
  375. #endif
  376. #endif /* __KERNEL__ */
  377. #endif /* _ASM_POWERPC_SYSTEM_H */