qe.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457
  1. /*
  2. * Copyright (C) 2006 Freescale Semicondutor, Inc. All rights reserved.
  3. *
  4. * Authors: Shlomi Gridish <gridish@freescale.com>
  5. * Li Yang <leoli@freescale.com>
  6. *
  7. * Description:
  8. * QUICC Engine (QE) external definitions and structure.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #ifndef _ASM_POWERPC_QE_H
  16. #define _ASM_POWERPC_QE_H
  17. #ifdef __KERNEL__
  18. #include <asm/immap_qe.h>
  19. #define QE_NUM_OF_SNUM 28
  20. #define QE_NUM_OF_BRGS 16
  21. #define QE_NUM_OF_PORTS 1024
  22. /* Memory partitions
  23. */
  24. #define MEM_PART_SYSTEM 0
  25. #define MEM_PART_SECONDARY 1
  26. #define MEM_PART_MURAM 2
  27. /* Export QE common operations */
  28. extern void qe_reset(void);
  29. extern int par_io_init(struct device_node *np);
  30. extern int par_io_of_config(struct device_node *np);
  31. /* QE internal API */
  32. int qe_issue_cmd(u32 cmd, u32 device, u8 mcn_protocol, u32 cmd_input);
  33. void qe_setbrg(u32 brg, u32 rate);
  34. int qe_get_snum(void);
  35. void qe_put_snum(u8 snum);
  36. u32 qe_muram_alloc(u32 size, u32 align);
  37. int qe_muram_free(u32 offset);
  38. u32 qe_muram_alloc_fixed(u32 offset, u32 size);
  39. void qe_muram_dump(void);
  40. void *qe_muram_addr(u32 offset);
  41. /* Buffer descriptors */
  42. struct qe_bd {
  43. u16 status;
  44. u16 length;
  45. u32 buf;
  46. } __attribute__ ((packed));
  47. #define BD_STATUS_MASK 0xffff0000
  48. #define BD_LENGTH_MASK 0x0000ffff
  49. /* Alignment */
  50. #define QE_INTR_TABLE_ALIGN 16 /* ??? */
  51. #define QE_ALIGNMENT_OF_BD 8
  52. #define QE_ALIGNMENT_OF_PRAM 64
  53. /* RISC allocation */
  54. enum qe_risc_allocation {
  55. QE_RISC_ALLOCATION_RISC1 = 1, /* RISC 1 */
  56. QE_RISC_ALLOCATION_RISC2 = 2, /* RISC 2 */
  57. QE_RISC_ALLOCATION_RISC1_AND_RISC2 = 3 /* Dynamically choose
  58. RISC 1 or RISC 2 */
  59. };
  60. /* QE extended filtering Table Lookup Key Size */
  61. enum qe_fltr_tbl_lookup_key_size {
  62. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES
  63. = 0x3f, /* LookupKey parsed by the Generate LookupKey
  64. CMD is truncated to 8 bytes */
  65. QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES
  66. = 0x5f, /* LookupKey parsed by the Generate LookupKey
  67. CMD is truncated to 16 bytes */
  68. };
  69. /* QE FLTR extended filtering Largest External Table Lookup Key Size */
  70. enum qe_fltr_largest_external_tbl_lookup_key_size {
  71. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_NONE
  72. = 0x0,/* not used */
  73. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_8_BYTES
  74. = QE_FLTR_TABLE_LOOKUP_KEY_SIZE_8_BYTES, /* 8 bytes */
  75. QE_FLTR_LARGEST_EXTERNAL_TABLE_LOOKUP_KEY_SIZE_16_BYTES
  76. = QE_FLTR_TABLE_LOOKUP_KEY_SIZE_16_BYTES, /* 16 bytes */
  77. };
  78. /* structure representing QE parameter RAM */
  79. struct qe_timer_tables {
  80. u16 tm_base; /* QE timer table base adr */
  81. u16 tm_ptr; /* QE timer table pointer */
  82. u16 r_tmr; /* QE timer mode register */
  83. u16 r_tmv; /* QE timer valid register */
  84. u32 tm_cmd; /* QE timer cmd register */
  85. u32 tm_cnt; /* QE timer internal cnt */
  86. } __attribute__ ((packed));
  87. #define QE_FLTR_TAD_SIZE 8
  88. /* QE extended filtering Termination Action Descriptor (TAD) */
  89. struct qe_fltr_tad {
  90. u8 serialized[QE_FLTR_TAD_SIZE];
  91. } __attribute__ ((packed));
  92. /* Communication Direction */
  93. enum comm_dir {
  94. COMM_DIR_NONE = 0,
  95. COMM_DIR_RX = 1,
  96. COMM_DIR_TX = 2,
  97. COMM_DIR_RX_AND_TX = 3
  98. };
  99. /* Clocks and BRGs */
  100. enum qe_clock {
  101. QE_CLK_NONE = 0,
  102. QE_BRG1, /* Baud Rate Generator 1 */
  103. QE_BRG2, /* Baud Rate Generator 2 */
  104. QE_BRG3, /* Baud Rate Generator 3 */
  105. QE_BRG4, /* Baud Rate Generator 4 */
  106. QE_BRG5, /* Baud Rate Generator 5 */
  107. QE_BRG6, /* Baud Rate Generator 6 */
  108. QE_BRG7, /* Baud Rate Generator 7 */
  109. QE_BRG8, /* Baud Rate Generator 8 */
  110. QE_BRG9, /* Baud Rate Generator 9 */
  111. QE_BRG10, /* Baud Rate Generator 10 */
  112. QE_BRG11, /* Baud Rate Generator 11 */
  113. QE_BRG12, /* Baud Rate Generator 12 */
  114. QE_BRG13, /* Baud Rate Generator 13 */
  115. QE_BRG14, /* Baud Rate Generator 14 */
  116. QE_BRG15, /* Baud Rate Generator 15 */
  117. QE_BRG16, /* Baud Rate Generator 16 */
  118. QE_CLK1, /* Clock 1 */
  119. QE_CLK2, /* Clock 2 */
  120. QE_CLK3, /* Clock 3 */
  121. QE_CLK4, /* Clock 4 */
  122. QE_CLK5, /* Clock 5 */
  123. QE_CLK6, /* Clock 6 */
  124. QE_CLK7, /* Clock 7 */
  125. QE_CLK8, /* Clock 8 */
  126. QE_CLK9, /* Clock 9 */
  127. QE_CLK10, /* Clock 10 */
  128. QE_CLK11, /* Clock 11 */
  129. QE_CLK12, /* Clock 12 */
  130. QE_CLK13, /* Clock 13 */
  131. QE_CLK14, /* Clock 14 */
  132. QE_CLK15, /* Clock 15 */
  133. QE_CLK16, /* Clock 16 */
  134. QE_CLK17, /* Clock 17 */
  135. QE_CLK18, /* Clock 18 */
  136. QE_CLK19, /* Clock 19 */
  137. QE_CLK20, /* Clock 20 */
  138. QE_CLK21, /* Clock 21 */
  139. QE_CLK22, /* Clock 22 */
  140. QE_CLK23, /* Clock 23 */
  141. QE_CLK24, /* Clock 24 */
  142. QE_CLK_DUMMY,
  143. };
  144. /* QE CMXUCR Registers.
  145. * There are two UCCs represented in each of the four CMXUCR registers.
  146. * These values are for the UCC in the LSBs
  147. */
  148. #define QE_CMXUCR_MII_ENET_MNG 0x00007000
  149. #define QE_CMXUCR_MII_ENET_MNG_SHIFT 12
  150. #define QE_CMXUCR_GRANT 0x00008000
  151. #define QE_CMXUCR_TSA 0x00004000
  152. #define QE_CMXUCR_BKPT 0x00000100
  153. #define QE_CMXUCR_TX_CLK_SRC_MASK 0x0000000F
  154. /* QE CMXGCR Registers.
  155. */
  156. #define QE_CMXGCR_MII_ENET_MNG 0x00007000
  157. #define QE_CMXGCR_MII_ENET_MNG_SHIFT 12
  158. #define QE_CMXGCR_USBCS 0x0000000f
  159. /* QE CECR Commands.
  160. */
  161. #define QE_CR_FLG 0x00010000
  162. #define QE_RESET 0x80000000
  163. #define QE_INIT_TX_RX 0x00000000
  164. #define QE_INIT_RX 0x00000001
  165. #define QE_INIT_TX 0x00000002
  166. #define QE_ENTER_HUNT_MODE 0x00000003
  167. #define QE_STOP_TX 0x00000004
  168. #define QE_GRACEFUL_STOP_TX 0x00000005
  169. #define QE_RESTART_TX 0x00000006
  170. #define QE_CLOSE_RX_BD 0x00000007
  171. #define QE_SWITCH_COMMAND 0x00000007
  172. #define QE_SET_GROUP_ADDRESS 0x00000008
  173. #define QE_START_IDMA 0x00000009
  174. #define QE_MCC_STOP_RX 0x00000009
  175. #define QE_ATM_TRANSMIT 0x0000000a
  176. #define QE_HPAC_CLEAR_ALL 0x0000000b
  177. #define QE_GRACEFUL_STOP_RX 0x0000001a
  178. #define QE_RESTART_RX 0x0000001b
  179. #define QE_HPAC_SET_PRIORITY 0x0000010b
  180. #define QE_HPAC_STOP_TX 0x0000020b
  181. #define QE_HPAC_STOP_RX 0x0000030b
  182. #define QE_HPAC_GRACEFUL_STOP_TX 0x0000040b
  183. #define QE_HPAC_GRACEFUL_STOP_RX 0x0000050b
  184. #define QE_HPAC_START_TX 0x0000060b
  185. #define QE_HPAC_START_RX 0x0000070b
  186. #define QE_USB_STOP_TX 0x0000000a
  187. #define QE_USB_RESTART_TX 0x0000000b
  188. #define QE_QMC_STOP_TX 0x0000000c
  189. #define QE_QMC_STOP_RX 0x0000000d
  190. #define QE_SS7_SU_FIL_RESET 0x0000000e
  191. /* jonathbr added from here down for 83xx */
  192. #define QE_RESET_BCS 0x0000000a
  193. #define QE_MCC_INIT_TX_RX_16 0x00000003
  194. #define QE_MCC_STOP_TX 0x00000004
  195. #define QE_MCC_INIT_TX_1 0x00000005
  196. #define QE_MCC_INIT_RX_1 0x00000006
  197. #define QE_MCC_RESET 0x00000007
  198. #define QE_SET_TIMER 0x00000008
  199. #define QE_RANDOM_NUMBER 0x0000000c
  200. #define QE_ATM_MULTI_THREAD_INIT 0x00000011
  201. #define QE_ASSIGN_PAGE 0x00000012
  202. #define QE_ADD_REMOVE_HASH_ENTRY 0x00000013
  203. #define QE_START_FLOW_CONTROL 0x00000014
  204. #define QE_STOP_FLOW_CONTROL 0x00000015
  205. #define QE_ASSIGN_PAGE_TO_DEVICE 0x00000016
  206. #define QE_ASSIGN_RISC 0x00000010
  207. #define QE_CR_MCN_NORMAL_SHIFT 6
  208. #define QE_CR_MCN_USB_SHIFT 4
  209. #define QE_CR_MCN_RISC_ASSIGN_SHIFT 8
  210. #define QE_CR_SNUM_SHIFT 17
  211. /* QE CECR Sub Block - sub block of QE command.
  212. */
  213. #define QE_CR_SUBBLOCK_INVALID 0x00000000
  214. #define QE_CR_SUBBLOCK_USB 0x03200000
  215. #define QE_CR_SUBBLOCK_UCCFAST1 0x02000000
  216. #define QE_CR_SUBBLOCK_UCCFAST2 0x02200000
  217. #define QE_CR_SUBBLOCK_UCCFAST3 0x02400000
  218. #define QE_CR_SUBBLOCK_UCCFAST4 0x02600000
  219. #define QE_CR_SUBBLOCK_UCCFAST5 0x02800000
  220. #define QE_CR_SUBBLOCK_UCCFAST6 0x02a00000
  221. #define QE_CR_SUBBLOCK_UCCFAST7 0x02c00000
  222. #define QE_CR_SUBBLOCK_UCCFAST8 0x02e00000
  223. #define QE_CR_SUBBLOCK_UCCSLOW1 0x00000000
  224. #define QE_CR_SUBBLOCK_UCCSLOW2 0x00200000
  225. #define QE_CR_SUBBLOCK_UCCSLOW3 0x00400000
  226. #define QE_CR_SUBBLOCK_UCCSLOW4 0x00600000
  227. #define QE_CR_SUBBLOCK_UCCSLOW5 0x00800000
  228. #define QE_CR_SUBBLOCK_UCCSLOW6 0x00a00000
  229. #define QE_CR_SUBBLOCK_UCCSLOW7 0x00c00000
  230. #define QE_CR_SUBBLOCK_UCCSLOW8 0x00e00000
  231. #define QE_CR_SUBBLOCK_MCC1 0x03800000
  232. #define QE_CR_SUBBLOCK_MCC2 0x03a00000
  233. #define QE_CR_SUBBLOCK_MCC3 0x03000000
  234. #define QE_CR_SUBBLOCK_IDMA1 0x02800000
  235. #define QE_CR_SUBBLOCK_IDMA2 0x02a00000
  236. #define QE_CR_SUBBLOCK_IDMA3 0x02c00000
  237. #define QE_CR_SUBBLOCK_IDMA4 0x02e00000
  238. #define QE_CR_SUBBLOCK_HPAC 0x01e00000
  239. #define QE_CR_SUBBLOCK_SPI1 0x01400000
  240. #define QE_CR_SUBBLOCK_SPI2 0x01600000
  241. #define QE_CR_SUBBLOCK_RAND 0x01c00000
  242. #define QE_CR_SUBBLOCK_TIMER 0x01e00000
  243. #define QE_CR_SUBBLOCK_GENERAL 0x03c00000
  244. /* QE CECR Protocol - For non-MCC, specifies mode for QE CECR command */
  245. #define QE_CR_PROTOCOL_UNSPECIFIED 0x00 /* For all other protocols */
  246. #define QE_CR_PROTOCOL_HDLC_TRANSPARENT 0x00
  247. #define QE_CR_PROTOCOL_ATM_POS 0x0A
  248. #define QE_CR_PROTOCOL_ETHERNET 0x0C
  249. #define QE_CR_PROTOCOL_L2_SWITCH 0x0D
  250. /* BMR byte order */
  251. #define QE_BMR_BYTE_ORDER_BO_PPC 0x08 /* powerpc little endian */
  252. #define QE_BMR_BYTE_ORDER_BO_MOT 0x10 /* motorola big endian */
  253. #define QE_BMR_BYTE_ORDER_BO_MAX 0x18
  254. /* BRG configuration register */
  255. #define QE_BRGC_ENABLE 0x00010000
  256. #define QE_BRGC_DIVISOR_SHIFT 1
  257. #define QE_BRGC_DIVISOR_MAX 0xFFF
  258. #define QE_BRGC_DIV16 1
  259. /* QE Timers registers */
  260. #define QE_GTCFR1_PCAS 0x80
  261. #define QE_GTCFR1_STP2 0x20
  262. #define QE_GTCFR1_RST2 0x10
  263. #define QE_GTCFR1_GM2 0x08
  264. #define QE_GTCFR1_GM1 0x04
  265. #define QE_GTCFR1_STP1 0x02
  266. #define QE_GTCFR1_RST1 0x01
  267. /* SDMA registers */
  268. #define QE_SDSR_BER1 0x02000000
  269. #define QE_SDSR_BER2 0x01000000
  270. #define QE_SDMR_GLB_1_MSK 0x80000000
  271. #define QE_SDMR_ADR_SEL 0x20000000
  272. #define QE_SDMR_BER1_MSK 0x02000000
  273. #define QE_SDMR_BER2_MSK 0x01000000
  274. #define QE_SDMR_EB1_MSK 0x00800000
  275. #define QE_SDMR_ER1_MSK 0x00080000
  276. #define QE_SDMR_ER2_MSK 0x00040000
  277. #define QE_SDMR_CEN_MASK 0x0000E000
  278. #define QE_SDMR_SBER_1 0x00000200
  279. #define QE_SDMR_SBER_2 0x00000200
  280. #define QE_SDMR_EB1_PR_MASK 0x000000C0
  281. #define QE_SDMR_ER1_PR 0x00000008
  282. #define QE_SDMR_CEN_SHIFT 13
  283. #define QE_SDMR_EB1_PR_SHIFT 6
  284. #define QE_SDTM_MSNUM_SHIFT 24
  285. #define QE_SDEBCR_BA_MASK 0x01FFFFFF
  286. /* UPC */
  287. #define UPGCR_PROTOCOL 0x80000000 /* protocol ul2 or pl2 */
  288. #define UPGCR_TMS 0x40000000 /* Transmit master/slave mode */
  289. #define UPGCR_RMS 0x20000000 /* Receive master/slave mode */
  290. #define UPGCR_ADDR 0x10000000 /* Master MPHY Addr multiplexing */
  291. #define UPGCR_DIAG 0x01000000 /* Diagnostic mode */
  292. /* UCC */
  293. #define UCC_GUEMR_MODE_MASK_RX 0x02
  294. #define UCC_GUEMR_MODE_MASK_TX 0x01
  295. #define UCC_GUEMR_MODE_FAST_RX 0x02
  296. #define UCC_GUEMR_MODE_FAST_TX 0x01
  297. #define UCC_GUEMR_MODE_SLOW_RX 0x00
  298. #define UCC_GUEMR_MODE_SLOW_TX 0x00
  299. #define UCC_GUEMR_SET_RESERVED3 0x10 /* Bit 3 in the guemr is reserved but
  300. must be set 1 */
  301. /* structure representing UCC SLOW parameter RAM */
  302. struct ucc_slow_pram {
  303. u16 rbase; /* RX BD base address */
  304. u16 tbase; /* TX BD base address */
  305. u8 rfcr; /* Rx function code */
  306. u8 tfcr; /* Tx function code */
  307. u16 mrblr; /* Rx buffer length */
  308. u32 rstate; /* Rx internal state */
  309. u32 rptr; /* Rx internal data pointer */
  310. u16 rbptr; /* rb BD Pointer */
  311. u16 rcount; /* Rx internal byte count */
  312. u32 rtemp; /* Rx temp */
  313. u32 tstate; /* Tx internal state */
  314. u32 tptr; /* Tx internal data pointer */
  315. u16 tbptr; /* Tx BD pointer */
  316. u16 tcount; /* Tx byte count */
  317. u32 ttemp; /* Tx temp */
  318. u32 rcrc; /* temp receive CRC */
  319. u32 tcrc; /* temp transmit CRC */
  320. } __attribute__ ((packed));
  321. /* General UCC SLOW Mode Register (GUMRH & GUMRL) */
  322. #define UCC_SLOW_GUMR_H_CRC16 0x00004000
  323. #define UCC_SLOW_GUMR_H_CRC16CCITT 0x00000000
  324. #define UCC_SLOW_GUMR_H_CRC32CCITT 0x00008000
  325. #define UCC_SLOW_GUMR_H_REVD 0x00002000
  326. #define UCC_SLOW_GUMR_H_TRX 0x00001000
  327. #define UCC_SLOW_GUMR_H_TTX 0x00000800
  328. #define UCC_SLOW_GUMR_H_CDP 0x00000400
  329. #define UCC_SLOW_GUMR_H_CTSP 0x00000200
  330. #define UCC_SLOW_GUMR_H_CDS 0x00000100
  331. #define UCC_SLOW_GUMR_H_CTSS 0x00000080
  332. #define UCC_SLOW_GUMR_H_TFL 0x00000040
  333. #define UCC_SLOW_GUMR_H_RFW 0x00000020
  334. #define UCC_SLOW_GUMR_H_TXSY 0x00000010
  335. #define UCC_SLOW_GUMR_H_4SYNC 0x00000004
  336. #define UCC_SLOW_GUMR_H_8SYNC 0x00000008
  337. #define UCC_SLOW_GUMR_H_16SYNC 0x0000000c
  338. #define UCC_SLOW_GUMR_H_RTSM 0x00000002
  339. #define UCC_SLOW_GUMR_H_RSYN 0x00000001
  340. #define UCC_SLOW_GUMR_L_TCI 0x10000000
  341. #define UCC_SLOW_GUMR_L_RINV 0x02000000
  342. #define UCC_SLOW_GUMR_L_TINV 0x01000000
  343. #define UCC_SLOW_GUMR_L_TEND 0x00020000
  344. #define UCC_SLOW_GUMR_L_ENR 0x00000020
  345. #define UCC_SLOW_GUMR_L_ENT 0x00000010
  346. /* General UCC FAST Mode Register */
  347. #define UCC_FAST_GUMR_TCI 0x20000000
  348. #define UCC_FAST_GUMR_TRX 0x10000000
  349. #define UCC_FAST_GUMR_TTX 0x08000000
  350. #define UCC_FAST_GUMR_CDP 0x04000000
  351. #define UCC_FAST_GUMR_CTSP 0x02000000
  352. #define UCC_FAST_GUMR_CDS 0x01000000
  353. #define UCC_FAST_GUMR_CTSS 0x00800000
  354. #define UCC_FAST_GUMR_TXSY 0x00020000
  355. #define UCC_FAST_GUMR_RSYN 0x00010000
  356. #define UCC_FAST_GUMR_RTSM 0x00002000
  357. #define UCC_FAST_GUMR_REVD 0x00000400
  358. #define UCC_FAST_GUMR_ENR 0x00000020
  359. #define UCC_FAST_GUMR_ENT 0x00000010
  360. /* Slow UCC Event Register (UCCE) */
  361. #define UCC_SLOW_UCCE_GLR 0x1000
  362. #define UCC_SLOW_UCCE_GLT 0x0800
  363. #define UCC_SLOW_UCCE_DCC 0x0400
  364. #define UCC_SLOW_UCCE_FLG 0x0200
  365. #define UCC_SLOW_UCCE_AB 0x0200
  366. #define UCC_SLOW_UCCE_IDLE 0x0100
  367. #define UCC_SLOW_UCCE_GRA 0x0080
  368. #define UCC_SLOW_UCCE_TXE 0x0010
  369. #define UCC_SLOW_UCCE_RXF 0x0008
  370. #define UCC_SLOW_UCCE_CCR 0x0008
  371. #define UCC_SLOW_UCCE_RCH 0x0008
  372. #define UCC_SLOW_UCCE_BSY 0x0004
  373. #define UCC_SLOW_UCCE_TXB 0x0002
  374. #define UCC_SLOW_UCCE_TX 0x0002
  375. #define UCC_SLOW_UCCE_RX 0x0001
  376. #define UCC_SLOW_UCCE_GOV 0x0001
  377. #define UCC_SLOW_UCCE_GUN 0x0002
  378. #define UCC_SLOW_UCCE_GINT 0x0004
  379. #define UCC_SLOW_UCCE_IQOV 0x0008
  380. #define UCC_SLOW_UCCE_HDLC_SET (UCC_SLOW_UCCE_TXE | UCC_SLOW_UCCE_BSY | \
  381. UCC_SLOW_UCCE_GRA | UCC_SLOW_UCCE_TXB | UCC_SLOW_UCCE_RXF | \
  382. UCC_SLOW_UCCE_DCC | UCC_SLOW_UCCE_GLT | UCC_SLOW_UCCE_GLR)
  383. #define UCC_SLOW_UCCE_ENET_SET (UCC_SLOW_UCCE_TXE | UCC_SLOW_UCCE_BSY | \
  384. UCC_SLOW_UCCE_GRA | UCC_SLOW_UCCE_TXB | UCC_SLOW_UCCE_RXF)
  385. #define UCC_SLOW_UCCE_TRANS_SET (UCC_SLOW_UCCE_TXE | UCC_SLOW_UCCE_BSY | \
  386. UCC_SLOW_UCCE_GRA | UCC_SLOW_UCCE_TX | UCC_SLOW_UCCE_RX | \
  387. UCC_SLOW_UCCE_DCC | UCC_SLOW_UCCE_GLT | UCC_SLOW_UCCE_GLR)
  388. #define UCC_SLOW_UCCE_UART_SET (UCC_SLOW_UCCE_BSY | UCC_SLOW_UCCE_GRA | \
  389. UCC_SLOW_UCCE_TXB | UCC_SLOW_UCCE_TX | UCC_SLOW_UCCE_RX | \
  390. UCC_SLOW_UCCE_GLT | UCC_SLOW_UCCE_GLR)
  391. #define UCC_SLOW_UCCE_QMC_SET (UCC_SLOW_UCCE_IQOV | UCC_SLOW_UCCE_GINT | \
  392. UCC_SLOW_UCCE_GUN | UCC_SLOW_UCCE_GOV)
  393. #define UCC_SLOW_UCCE_OTHER (UCC_SLOW_UCCE_TXE | UCC_SLOW_UCCE_BSY | \
  394. UCC_SLOW_UCCE_GRA | UCC_SLOW_UCCE_DCC | UCC_SLOW_UCCE_GLT | \
  395. UCC_SLOW_UCCE_GLR)
  396. #define UCC_SLOW_INTR_TX UCC_SLOW_UCCE_TXB
  397. #define UCC_SLOW_INTR_RX (UCC_SLOW_UCCE_RXF | UCC_SLOW_UCCE_RX)
  398. #define UCC_SLOW_INTR (UCC_SLOW_INTR_TX | UCC_SLOW_INTR_RX)
  399. /* UCC Transmit On Demand Register (UTODR) */
  400. #define UCC_SLOW_TOD 0x8000
  401. #define UCC_FAST_TOD 0x8000
  402. /* Function code masks */
  403. #define FC_GBL 0x20
  404. #define FC_DTB_LCL 0x02
  405. #define UCC_FAST_FUNCTION_CODE_GBL 0x20
  406. #define UCC_FAST_FUNCTION_CODE_DTB_LCL 0x02
  407. #define UCC_FAST_FUNCTION_CODE_BDB_LCL 0x01
  408. static inline long IS_MURAM_ERR(const u32 offset)
  409. {
  410. return offset > (u32) - 1000L;
  411. }
  412. #endif /* __KERNEL__ */
  413. #endif /* _ASM_POWERPC_QE_H */