assembly.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513
  1. /*
  2. * Copyright (C) 1999 Hewlett-Packard (Frank Rowand)
  3. * Copyright (C) 1999 Philipp Rumpf <prumpf@tux.org>
  4. * Copyright (C) 1999 SuSE GmbH
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2, or (at your option)
  9. * any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
  19. */
  20. #ifndef _PARISC_ASSEMBLY_H
  21. #define _PARISC_ASSEMBLY_H
  22. #define CALLEE_FLOAT_FRAME_SIZE 80
  23. #ifdef CONFIG_64BIT
  24. #define LDREG ldd
  25. #define STREG std
  26. #define LDREGX ldd,s
  27. #define LDREGM ldd,mb
  28. #define STREGM std,ma
  29. #define SHRREG shrd
  30. #define SHLREG shld
  31. #define RP_OFFSET 16
  32. #define FRAME_SIZE 128
  33. #define CALLEE_REG_FRAME_SIZE 144
  34. #else /* CONFIG_64BIT */
  35. #define LDREG ldw
  36. #define STREG stw
  37. #define LDREGX ldwx,s
  38. #define LDREGM ldwm
  39. #define STREGM stwm
  40. #define SHRREG shr
  41. #define SHLREG shlw
  42. #define RP_OFFSET 20
  43. #define FRAME_SIZE 64
  44. #define CALLEE_REG_FRAME_SIZE 128
  45. #endif
  46. #define CALLEE_SAVE_FRAME_SIZE (CALLEE_REG_FRAME_SIZE + CALLEE_FLOAT_FRAME_SIZE)
  47. #ifdef CONFIG_PA20
  48. #define LDCW ldcw,co
  49. #define BL b,l
  50. # ifdef CONFIG_64BIT
  51. # define LEVEL 2.0w
  52. # else
  53. # define LEVEL 2.0
  54. # endif
  55. #else
  56. #define LDCW ldcw
  57. #define BL bl
  58. #define LEVEL 1.1
  59. #endif
  60. #ifdef __ASSEMBLY__
  61. #ifdef __LP64__
  62. /* the 64-bit pa gnu assembler unfortunately defaults to .level 1.1 or 2.0 so
  63. * work around that for now... */
  64. .level 2.0w
  65. #endif
  66. #include <asm/asm-offsets.h>
  67. #include <asm/page.h>
  68. #include <asm/asmregs.h>
  69. sp = 30
  70. gp = 27
  71. ipsw = 22
  72. /*
  73. * We provide two versions of each macro to convert from physical
  74. * to virtual and vice versa. The "_r1" versions take one argument
  75. * register, but trashes r1 to do the conversion. The other
  76. * version takes two arguments: a src and destination register.
  77. * However, the source and destination registers can not be
  78. * the same register.
  79. */
  80. .macro tophys grvirt, grphys
  81. ldil L%(__PAGE_OFFSET), \grphys
  82. sub \grvirt, \grphys, \grphys
  83. .endm
  84. .macro tovirt grphys, grvirt
  85. ldil L%(__PAGE_OFFSET), \grvirt
  86. add \grphys, \grvirt, \grvirt
  87. .endm
  88. .macro tophys_r1 gr
  89. ldil L%(__PAGE_OFFSET), %r1
  90. sub \gr, %r1, \gr
  91. .endm
  92. .macro tovirt_r1 gr
  93. ldil L%(__PAGE_OFFSET), %r1
  94. add \gr, %r1, \gr
  95. .endm
  96. .macro delay value
  97. ldil L%\value, 1
  98. ldo R%\value(1), 1
  99. addib,UV,n -1,1,.
  100. addib,NUV,n -1,1,.+8
  101. nop
  102. .endm
  103. .macro debug value
  104. .endm
  105. /* Shift Left - note the r and t can NOT be the same! */
  106. .macro shl r, sa, t
  107. dep,z \r, 31-\sa, 32-\sa, \t
  108. .endm
  109. /* The PA 2.0 shift left */
  110. .macro shlw r, sa, t
  111. depw,z \r, 31-\sa, 32-\sa, \t
  112. .endm
  113. /* And the PA 2.0W shift left */
  114. .macro shld r, sa, t
  115. depd,z \r, 63-\sa, 64-\sa, \t
  116. .endm
  117. /* Shift Right - note the r and t can NOT be the same! */
  118. .macro shr r, sa, t
  119. extru \r, 31-\sa, 32-\sa, \t
  120. .endm
  121. /* pa20w version of shift right */
  122. .macro shrd r, sa, t
  123. extrd,u \r, 63-\sa, 64-\sa, \t
  124. .endm
  125. /* load 32-bit 'value' into 'reg' compensating for the ldil
  126. * sign-extension when running in wide mode.
  127. * WARNING!! neither 'value' nor 'reg' can be expressions
  128. * containing '.'!!!! */
  129. .macro load32 value, reg
  130. ldil L%\value, \reg
  131. ldo R%\value(\reg), \reg
  132. .endm
  133. .macro loadgp
  134. #ifdef __LP64__
  135. ldil L%__gp, %r27
  136. ldo R%__gp(%r27), %r27
  137. #else
  138. ldil L%$global$, %r27
  139. ldo R%$global$(%r27), %r27
  140. #endif
  141. .endm
  142. #define SAVE_SP(r, where) mfsp r, %r1 ! STREG %r1, where
  143. #define REST_SP(r, where) LDREG where, %r1 ! mtsp %r1, r
  144. #define SAVE_CR(r, where) mfctl r, %r1 ! STREG %r1, where
  145. #define REST_CR(r, where) LDREG where, %r1 ! mtctl %r1, r
  146. .macro save_general regs
  147. STREG %r1, PT_GR1 (\regs)
  148. STREG %r2, PT_GR2 (\regs)
  149. STREG %r3, PT_GR3 (\regs)
  150. STREG %r4, PT_GR4 (\regs)
  151. STREG %r5, PT_GR5 (\regs)
  152. STREG %r6, PT_GR6 (\regs)
  153. STREG %r7, PT_GR7 (\regs)
  154. STREG %r8, PT_GR8 (\regs)
  155. STREG %r9, PT_GR9 (\regs)
  156. STREG %r10, PT_GR10(\regs)
  157. STREG %r11, PT_GR11(\regs)
  158. STREG %r12, PT_GR12(\regs)
  159. STREG %r13, PT_GR13(\regs)
  160. STREG %r14, PT_GR14(\regs)
  161. STREG %r15, PT_GR15(\regs)
  162. STREG %r16, PT_GR16(\regs)
  163. STREG %r17, PT_GR17(\regs)
  164. STREG %r18, PT_GR18(\regs)
  165. STREG %r19, PT_GR19(\regs)
  166. STREG %r20, PT_GR20(\regs)
  167. STREG %r21, PT_GR21(\regs)
  168. STREG %r22, PT_GR22(\regs)
  169. STREG %r23, PT_GR23(\regs)
  170. STREG %r24, PT_GR24(\regs)
  171. STREG %r25, PT_GR25(\regs)
  172. /* r26 is saved in get_stack and used to preserve a value across virt_map */
  173. STREG %r27, PT_GR27(\regs)
  174. STREG %r28, PT_GR28(\regs)
  175. /* r29 is saved in get_stack and used to point to saved registers */
  176. /* r30 stack pointer saved in get_stack */
  177. STREG %r31, PT_GR31(\regs)
  178. .endm
  179. .macro rest_general regs
  180. /* r1 used as a temp in rest_stack and is restored there */
  181. LDREG PT_GR2 (\regs), %r2
  182. LDREG PT_GR3 (\regs), %r3
  183. LDREG PT_GR4 (\regs), %r4
  184. LDREG PT_GR5 (\regs), %r5
  185. LDREG PT_GR6 (\regs), %r6
  186. LDREG PT_GR7 (\regs), %r7
  187. LDREG PT_GR8 (\regs), %r8
  188. LDREG PT_GR9 (\regs), %r9
  189. LDREG PT_GR10(\regs), %r10
  190. LDREG PT_GR11(\regs), %r11
  191. LDREG PT_GR12(\regs), %r12
  192. LDREG PT_GR13(\regs), %r13
  193. LDREG PT_GR14(\regs), %r14
  194. LDREG PT_GR15(\regs), %r15
  195. LDREG PT_GR16(\regs), %r16
  196. LDREG PT_GR17(\regs), %r17
  197. LDREG PT_GR18(\regs), %r18
  198. LDREG PT_GR19(\regs), %r19
  199. LDREG PT_GR20(\regs), %r20
  200. LDREG PT_GR21(\regs), %r21
  201. LDREG PT_GR22(\regs), %r22
  202. LDREG PT_GR23(\regs), %r23
  203. LDREG PT_GR24(\regs), %r24
  204. LDREG PT_GR25(\regs), %r25
  205. LDREG PT_GR26(\regs), %r26
  206. LDREG PT_GR27(\regs), %r27
  207. LDREG PT_GR28(\regs), %r28
  208. /* r29 points to register save area, and is restored in rest_stack */
  209. /* r30 stack pointer restored in rest_stack */
  210. LDREG PT_GR31(\regs), %r31
  211. .endm
  212. .macro save_fp regs
  213. fstd,ma %fr0, 8(\regs)
  214. fstd,ma %fr1, 8(\regs)
  215. fstd,ma %fr2, 8(\regs)
  216. fstd,ma %fr3, 8(\regs)
  217. fstd,ma %fr4, 8(\regs)
  218. fstd,ma %fr5, 8(\regs)
  219. fstd,ma %fr6, 8(\regs)
  220. fstd,ma %fr7, 8(\regs)
  221. fstd,ma %fr8, 8(\regs)
  222. fstd,ma %fr9, 8(\regs)
  223. fstd,ma %fr10, 8(\regs)
  224. fstd,ma %fr11, 8(\regs)
  225. fstd,ma %fr12, 8(\regs)
  226. fstd,ma %fr13, 8(\regs)
  227. fstd,ma %fr14, 8(\regs)
  228. fstd,ma %fr15, 8(\regs)
  229. fstd,ma %fr16, 8(\regs)
  230. fstd,ma %fr17, 8(\regs)
  231. fstd,ma %fr18, 8(\regs)
  232. fstd,ma %fr19, 8(\regs)
  233. fstd,ma %fr20, 8(\regs)
  234. fstd,ma %fr21, 8(\regs)
  235. fstd,ma %fr22, 8(\regs)
  236. fstd,ma %fr23, 8(\regs)
  237. fstd,ma %fr24, 8(\regs)
  238. fstd,ma %fr25, 8(\regs)
  239. fstd,ma %fr26, 8(\regs)
  240. fstd,ma %fr27, 8(\regs)
  241. fstd,ma %fr28, 8(\regs)
  242. fstd,ma %fr29, 8(\regs)
  243. fstd,ma %fr30, 8(\regs)
  244. fstd %fr31, 0(\regs)
  245. .endm
  246. .macro rest_fp regs
  247. fldd 0(\regs), %fr31
  248. fldd,mb -8(\regs), %fr30
  249. fldd,mb -8(\regs), %fr29
  250. fldd,mb -8(\regs), %fr28
  251. fldd,mb -8(\regs), %fr27
  252. fldd,mb -8(\regs), %fr26
  253. fldd,mb -8(\regs), %fr25
  254. fldd,mb -8(\regs), %fr24
  255. fldd,mb -8(\regs), %fr23
  256. fldd,mb -8(\regs), %fr22
  257. fldd,mb -8(\regs), %fr21
  258. fldd,mb -8(\regs), %fr20
  259. fldd,mb -8(\regs), %fr19
  260. fldd,mb -8(\regs), %fr18
  261. fldd,mb -8(\regs), %fr17
  262. fldd,mb -8(\regs), %fr16
  263. fldd,mb -8(\regs), %fr15
  264. fldd,mb -8(\regs), %fr14
  265. fldd,mb -8(\regs), %fr13
  266. fldd,mb -8(\regs), %fr12
  267. fldd,mb -8(\regs), %fr11
  268. fldd,mb -8(\regs), %fr10
  269. fldd,mb -8(\regs), %fr9
  270. fldd,mb -8(\regs), %fr8
  271. fldd,mb -8(\regs), %fr7
  272. fldd,mb -8(\regs), %fr6
  273. fldd,mb -8(\regs), %fr5
  274. fldd,mb -8(\regs), %fr4
  275. fldd,mb -8(\regs), %fr3
  276. fldd,mb -8(\regs), %fr2
  277. fldd,mb -8(\regs), %fr1
  278. fldd,mb -8(\regs), %fr0
  279. .endm
  280. .macro callee_save_float
  281. fstd,ma %fr12, 8(%r30)
  282. fstd,ma %fr13, 8(%r30)
  283. fstd,ma %fr14, 8(%r30)
  284. fstd,ma %fr15, 8(%r30)
  285. fstd,ma %fr16, 8(%r30)
  286. fstd,ma %fr17, 8(%r30)
  287. fstd,ma %fr18, 8(%r30)
  288. fstd,ma %fr19, 8(%r30)
  289. fstd,ma %fr20, 8(%r30)
  290. fstd,ma %fr21, 8(%r30)
  291. .endm
  292. .macro callee_rest_float
  293. fldd,mb -8(%r30), %fr21
  294. fldd,mb -8(%r30), %fr20
  295. fldd,mb -8(%r30), %fr19
  296. fldd,mb -8(%r30), %fr18
  297. fldd,mb -8(%r30), %fr17
  298. fldd,mb -8(%r30), %fr16
  299. fldd,mb -8(%r30), %fr15
  300. fldd,mb -8(%r30), %fr14
  301. fldd,mb -8(%r30), %fr13
  302. fldd,mb -8(%r30), %fr12
  303. .endm
  304. #ifdef __LP64__
  305. .macro callee_save
  306. std,ma %r3, CALLEE_REG_FRAME_SIZE(%r30)
  307. mfctl %cr27, %r3
  308. std %r4, -136(%r30)
  309. std %r5, -128(%r30)
  310. std %r6, -120(%r30)
  311. std %r7, -112(%r30)
  312. std %r8, -104(%r30)
  313. std %r9, -96(%r30)
  314. std %r10, -88(%r30)
  315. std %r11, -80(%r30)
  316. std %r12, -72(%r30)
  317. std %r13, -64(%r30)
  318. std %r14, -56(%r30)
  319. std %r15, -48(%r30)
  320. std %r16, -40(%r30)
  321. std %r17, -32(%r30)
  322. std %r18, -24(%r30)
  323. std %r3, -16(%r30)
  324. .endm
  325. .macro callee_rest
  326. ldd -16(%r30), %r3
  327. ldd -24(%r30), %r18
  328. ldd -32(%r30), %r17
  329. ldd -40(%r30), %r16
  330. ldd -48(%r30), %r15
  331. ldd -56(%r30), %r14
  332. ldd -64(%r30), %r13
  333. ldd -72(%r30), %r12
  334. ldd -80(%r30), %r11
  335. ldd -88(%r30), %r10
  336. ldd -96(%r30), %r9
  337. ldd -104(%r30), %r8
  338. ldd -112(%r30), %r7
  339. ldd -120(%r30), %r6
  340. ldd -128(%r30), %r5
  341. ldd -136(%r30), %r4
  342. mtctl %r3, %cr27
  343. ldd,mb -CALLEE_REG_FRAME_SIZE(%r30), %r3
  344. .endm
  345. #else /* ! __LP64__ */
  346. .macro callee_save
  347. stw,ma %r3, CALLEE_REG_FRAME_SIZE(%r30)
  348. mfctl %cr27, %r3
  349. stw %r4, -124(%r30)
  350. stw %r5, -120(%r30)
  351. stw %r6, -116(%r30)
  352. stw %r7, -112(%r30)
  353. stw %r8, -108(%r30)
  354. stw %r9, -104(%r30)
  355. stw %r10, -100(%r30)
  356. stw %r11, -96(%r30)
  357. stw %r12, -92(%r30)
  358. stw %r13, -88(%r30)
  359. stw %r14, -84(%r30)
  360. stw %r15, -80(%r30)
  361. stw %r16, -76(%r30)
  362. stw %r17, -72(%r30)
  363. stw %r18, -68(%r30)
  364. stw %r3, -64(%r30)
  365. .endm
  366. .macro callee_rest
  367. ldw -64(%r30), %r3
  368. ldw -68(%r30), %r18
  369. ldw -72(%r30), %r17
  370. ldw -76(%r30), %r16
  371. ldw -80(%r30), %r15
  372. ldw -84(%r30), %r14
  373. ldw -88(%r30), %r13
  374. ldw -92(%r30), %r12
  375. ldw -96(%r30), %r11
  376. ldw -100(%r30), %r10
  377. ldw -104(%r30), %r9
  378. ldw -108(%r30), %r8
  379. ldw -112(%r30), %r7
  380. ldw -116(%r30), %r6
  381. ldw -120(%r30), %r5
  382. ldw -124(%r30), %r4
  383. mtctl %r3, %cr27
  384. ldw,mb -CALLEE_REG_FRAME_SIZE(%r30), %r3
  385. .endm
  386. #endif /* ! __LP64__ */
  387. .macro save_specials regs
  388. SAVE_SP (%sr0, PT_SR0 (\regs))
  389. SAVE_SP (%sr1, PT_SR1 (\regs))
  390. SAVE_SP (%sr2, PT_SR2 (\regs))
  391. SAVE_SP (%sr3, PT_SR3 (\regs))
  392. SAVE_SP (%sr4, PT_SR4 (\regs))
  393. SAVE_SP (%sr5, PT_SR5 (\regs))
  394. SAVE_SP (%sr6, PT_SR6 (\regs))
  395. SAVE_SP (%sr7, PT_SR7 (\regs))
  396. SAVE_CR (%cr17, PT_IASQ0(\regs))
  397. mtctl %r0, %cr17
  398. SAVE_CR (%cr17, PT_IASQ1(\regs))
  399. SAVE_CR (%cr18, PT_IAOQ0(\regs))
  400. mtctl %r0, %cr18
  401. SAVE_CR (%cr18, PT_IAOQ1(\regs))
  402. #ifdef __LP64__
  403. /* cr11 (sar) is a funny one. 5 bits on PA1.1 and 6 bit on PA2.0
  404. * For PA2.0 mtsar or mtctl always write 6 bits, but mfctl only
  405. * reads 5 bits. Use mfctl,w to read all six bits. Otherwise
  406. * we lose the 6th bit on a save/restore over interrupt.
  407. */
  408. mfctl,w %cr11, %r1
  409. STREG %r1, PT_SAR (\regs)
  410. #else
  411. SAVE_CR (%cr11, PT_SAR (\regs))
  412. #endif
  413. SAVE_CR (%cr19, PT_IIR (\regs))
  414. /*
  415. * Code immediately following this macro (in intr_save) relies
  416. * on r8 containing ipsw.
  417. */
  418. mfctl %cr22, %r8
  419. STREG %r8, PT_PSW(\regs)
  420. .endm
  421. .macro rest_specials regs
  422. REST_SP (%sr0, PT_SR0 (\regs))
  423. REST_SP (%sr1, PT_SR1 (\regs))
  424. REST_SP (%sr2, PT_SR2 (\regs))
  425. REST_SP (%sr3, PT_SR3 (\regs))
  426. REST_SP (%sr4, PT_SR4 (\regs))
  427. REST_SP (%sr5, PT_SR5 (\regs))
  428. REST_SP (%sr6, PT_SR6 (\regs))
  429. REST_SP (%sr7, PT_SR7 (\regs))
  430. REST_CR (%cr17, PT_IASQ0(\regs))
  431. REST_CR (%cr17, PT_IASQ1(\regs))
  432. REST_CR (%cr18, PT_IAOQ0(\regs))
  433. REST_CR (%cr18, PT_IAOQ1(\regs))
  434. REST_CR (%cr11, PT_SAR (\regs))
  435. REST_CR (%cr22, PT_PSW (\regs))
  436. .endm
  437. /* First step to create a "relied upon translation"
  438. * See PA 2.0 Arch. page F-4 and F-5.
  439. *
  440. * The ssm was originally necessary due to a "PCxT bug".
  441. * But someone decided it needed to be added to the architecture
  442. * and this "feature" went into rev3 of PA-RISC 1.1 Arch Manual.
  443. * It's been carried forward into PA 2.0 Arch as well. :^(
  444. *
  445. * "ssm 0,%r0" is a NOP with side effects (prefetch barrier).
  446. * rsm/ssm prevents the ifetch unit from speculatively fetching
  447. * instructions past this line in the code stream.
  448. * PA 2.0 processor will single step all insn in the same QUAD (4 insn).
  449. */
  450. .macro pcxt_ssm_bug
  451. rsm PSW_SM_I,%r0
  452. nop /* 1 */
  453. nop /* 2 */
  454. nop /* 3 */
  455. nop /* 4 */
  456. nop /* 5 */
  457. nop /* 6 */
  458. nop /* 7 */
  459. .endm
  460. #endif /* __ASSEMBLY__ */
  461. #endif