tx3912.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361
  1. /*
  2. * include/asm-mips/tx3912.h
  3. *
  4. * Copyright (C) 2001 Steven J. Hill (sjhill@realitydiluted.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * Registers for TMPR3912/05 and PR31700 processors
  11. */
  12. #ifndef _TX3912_H_
  13. #define _TX3912_H_
  14. /*****************************************************************************
  15. * Clock Subsystem *
  16. * --------------- *
  17. * Chapter 6 in Philips PR31700 and Toshiba TMPR3905/12 User Manuals *
  18. *****************************************************************************/
  19. #define TX3912_CLK_CTRL 0x01c0
  20. /*
  21. * Clock control register values
  22. */
  23. #define TX3912_CLK_CTRL_CHICLKDIV_MASK 0xff000000
  24. #define TX3912_CLK_CTRL_ENCLKTEST 0x00800000
  25. #define TX3912_CLK_CTRL_CLKTESTSELSIB 0x00400000
  26. #define TX3912_CLK_CTRL_CHIMCLKSEL 0x00200000
  27. #define TX3912_CLK_CTRL_CHICLKDIR 0x00100000
  28. #define TX3912_CLK_CTRL_ENCHIMCLK 0x00080000
  29. #define TX3912_CLK_CTRL_ENVIDCLK 0x00040000
  30. #define TX3912_CLK_CTRL_ENMBUSCLK 0x00020000
  31. #define TX3912_CLK_CTRL_ENSPICLK 0x00010000
  32. #define TX3912_CLK_CTRL_ENTIMERCLK 0x00008000
  33. #define TX3912_CLK_CTRL_ENFASTTIMERCLK 0x00004000
  34. #define TX3912_CLK_CTRL_SIBMCLKDIR 0x00002000
  35. #define TX3912_CLK_CTRL_reserved1 0x00001000
  36. #define TX3912_CLK_CTRL_ENSIBMCLK 0x00000800
  37. #define TX3912_CLK_CTRL_SIBMCLKDIV_6 0x00000600
  38. #define TX3912_CLK_CTRL_SIBMCLKDIV_5 0x00000500
  39. #define TX3912_CLK_CTRL_SIBMCLKDIV_4 0x00000400
  40. #define TX3912_CLK_CTRL_SIBMCLKDIV_3 0x00000300
  41. #define TX3912_CLK_CTRL_SIBMCLKDIV_2 0x00000200
  42. #define TX3912_CLK_CTRL_SIBMCLKDIV_1 0x00000100
  43. #define TX3912_CLK_CTRL_CSERSEL 0x00000080
  44. #define TX3912_CLK_CTRL_CSERDIV_6 0x00000060
  45. #define TX3912_CLK_CTRL_CSERDIV_5 0x00000050
  46. #define TX3912_CLK_CTRL_CSERDIV_4 0x00000040
  47. #define TX3912_CLK_CTRL_CSERDIV_3 0x00000030
  48. #define TX3912_CLK_CTRL_CSERDIV_2 0x00000020
  49. #define TX3912_CLK_CTRL_CSERDIV_1 0x00000010
  50. #define TX3912_CLK_CTRL_ENCSERCLK 0x00000008
  51. #define TX3912_CLK_CTRL_ENIRCLK 0x00000004
  52. #define TX3912_CLK_CTRL_ENUARTACLK 0x00000002
  53. #define TX3912_CLK_CTRL_ENUARTBCLK 0x00000001
  54. /*****************************************************************************
  55. * Interrupt Subsystem *
  56. * ------------------- *
  57. * Chapter 8 in Philips PR31700 and Toshiba TMPR3905/12 User Manuals *
  58. *****************************************************************************/
  59. #define TX3912_INT1_CLEAR 0x0100
  60. #define TX3912_INT2_CLEAR 0x0104
  61. #define TX3912_INT3_CLEAR 0x0108
  62. #define TX3912_INT4_CLEAR 0x010c
  63. #define TX3912_INT5_CLEAR 0x0110
  64. #define TX3912_INT1_ENABLE 0x0118
  65. #define TX3912_INT2_ENABLE 0x011c
  66. #define TX3912_INT3_ENABLE 0x0120
  67. #define TX3912_INT4_ENABLE 0x0124
  68. #define TX3912_INT5_ENABLE 0x0128
  69. #define TX3912_INT6_ENABLE 0x012c
  70. #define TX3912_INT1_STATUS 0x0100
  71. #define TX3912_INT2_STATUS 0x0104
  72. #define TX3912_INT3_STATUS 0x0108
  73. #define TX3912_INT4_STATUS 0x010c
  74. #define TX3912_INT5_STATUS 0x0110
  75. #define TX3912_INT6_STATUS 0x0114
  76. /*
  77. * Interrupt 2 register values
  78. */
  79. #define TX3912_INT2_UARTARXINT 0x80000000
  80. #define TX3912_INT2_UARTARXOVERRUNINT 0x40000000
  81. #define TX3912_INT2_UARTAFRAMEERRINT 0x20000000
  82. #define TX3912_INT2_UARTABREAKINT 0x10000000
  83. #define TX3912_INT2_UARTAPARITYINT 0x08000000
  84. #define TX3912_INT2_UARTATXINT 0x04000000
  85. #define TX3912_INT2_UARTATXOVERRUNINT 0x02000000
  86. #define TX3912_INT2_UARTAEMPTYINT 0x01000000
  87. #define TX3912_INT2_UARTADMAFULLINT 0x00800000
  88. #define TX3912_INT2_UARTADMAHALFINT 0x00400000
  89. #define TX3912_INT2_UARTBRXINT 0x00200000
  90. #define TX3912_INT2_UARTBRXOVERRUNINT 0x00100000
  91. #define TX3912_INT2_UARTBFRAMEERRINT 0x00080000
  92. #define TX3912_INT2_UARTBBREAKINT 0x00040000
  93. #define TX3912_INT2_UARTBPARITYINT 0x00020000
  94. #define TX3912_INT2_UARTBTXINT 0x00010000
  95. #define TX3912_INT2_UARTBTXOVERRUNINT 0x00008000
  96. #define TX3912_INT2_UARTBEMPTYINT 0x00004000
  97. #define TX3912_INT2_UARTBDMAFULLINT 0x00002000
  98. #define TX3912_INT2_UARTBDMAHALFINT 0x00001000
  99. #define TX3912_INT2_UARTA_RX_BITS 0xf8000000
  100. #define TX3912_INT2_UARTA_TX_BITS 0x07c00000
  101. #define TX3912_INT2_UARTB_RX_BITS 0x003e0000
  102. #define TX3912_INT2_UARTB_TX_BITS 0x0001f000
  103. /*
  104. * Interrupt 5 register values
  105. */
  106. #define TX3912_INT5_RTCINT 0x80000000
  107. #define TX3912_INT5_ALARMINT 0x40000000
  108. #define TX3912_INT5_PERINT 0x20000000
  109. #define TX3912_INT5_STPTIMERINT 0x10000000
  110. #define TX3912_INT5_POSPWRINT 0x08000000
  111. #define TX3912_INT5_NEGPWRINT 0x04000000
  112. #define TX3912_INT5_POSPWROKINT 0x02000000
  113. #define TX3912_INT5_NEGPWROKINT 0x01000000
  114. #define TX3912_INT5_POSONBUTINT 0x00800000
  115. #define TX3912_INT5_NEGONBUTINT 0x00400000
  116. #define TX3912_INT5_SPIBUFAVAILINT 0x00200000
  117. #define TX3912_INT5_SPIERRINT 0x00100000
  118. #define TX3912_INT5_SPIRCVINT 0x00080000
  119. #define TX3912_INT5_SPIEMPTYINT 0x00040000
  120. #define TX3912_INT5_IRCONSMINT 0x00020000
  121. #define TX3912_INT5_CARSTINT 0x00010000
  122. #define TX3912_INT5_POSCARINT 0x00008000
  123. #define TX3912_INT5_NEGCARINT 0x00004000
  124. #define TX3912_INT5_IOPOSINT6 0x00002000
  125. #define TX3912_INT5_IOPOSINT5 0x00001000
  126. #define TX3912_INT5_IOPOSINT4 0x00000800
  127. #define TX3912_INT5_IOPOSINT3 0x00000400
  128. #define TX3912_INT5_IOPOSINT2 0x00000200
  129. #define TX3912_INT5_IOPOSINT1 0x00000100
  130. #define TX3912_INT5_IOPOSINT0 0x00000080
  131. #define TX3912_INT5_IONEGINT6 0x00000040
  132. #define TX3912_INT5_IONEGINT5 0x00000020
  133. #define TX3912_INT5_IONEGINT4 0x00000010
  134. #define TX3912_INT5_IONEGINT3 0x00000008
  135. #define TX3912_INT5_IONEGINT2 0x00000004
  136. #define TX3912_INT5_IONEGINT1 0x00000002
  137. #define TX3912_INT5_IONEGINT0 0x00000001
  138. /*
  139. * Interrupt 6 status register values
  140. */
  141. #define TX3912_INT6_STATUS_IRQHIGH 0x80000000
  142. #define TX3912_INT6_STATUS_IRQLOW 0x40000000
  143. #define TX3912_INT6_STATUS_reserved6 0x3fffffc0
  144. #define TX3912_INT6_STATUS_INTVEC_POSNEGPWROKINT 0x0000003c
  145. #define TX3912_INT6_STATUS_INTVEC_ALARMINT 0x00000038
  146. #define TX3912_INT6_STATUS_INTVEC_PERINT 0x00000034
  147. #define TX3912_INT6_STATUS_INTVEC_reserved5 0x00000030
  148. #define TX3912_INT6_STATUS_INTVEC_UARTARXINT 0x0000002c
  149. #define TX3912_INT6_STATUS_INTVEC_UARTBRXINT 0x00000028
  150. #define TX3912_INT6_STATUS_INTVEC_reserved4 0x00000024
  151. #define TX3912_INT6_STATUS_INTVEC_IOPOSINT65 0x00000020
  152. #define TX3912_INT6_STATUS_INTVEC_reserved3 0x0000001c
  153. #define TX3912_INT6_STATUS_INTVEC_IONEGINT65 0x00000018
  154. #define TX3912_INT6_STATUS_INTVEC_reserved2 0x00000014
  155. #define TX3912_INT6_STATUS_INTVEC_SNDDMACNTINT 0x00000010
  156. #define TX3912_INT6_STATUS_INTVEC_TELDMACNTINT 0x0000000c
  157. #define TX3912_INT6_STATUS_INTVEC_CHIDMACNTINT 0x00000008
  158. #define TX3912_INT6_STATUS_INTVEC_IOPOSNEGINT0 0x00000004
  159. #define TX3912_INT6_STATUS_INTVEC_STDHANDLER 0x00000000
  160. #define TX3912_INT6_STATUS_reserved1 0x00000003
  161. /*
  162. * Interrupt 6 enable register values
  163. */
  164. #define TX3912_INT6_ENABLE_reserved5 0xfff80000
  165. #define TX3912_INT6_ENABLE_GLOBALEN 0x00040000
  166. #define TX3912_INT6_ENABLE_IRQPRITEST 0x00020000
  167. #define TX3912_INT6_ENABLE_IRQTEST 0x00010000
  168. #define TX3912_INT6_ENABLE_PRIORITYMASK_POSNEGPWROKINT 0x00008000
  169. #define TX3912_INT6_ENABLE_PRIORITYMASK_ALARMINT 0x00004000
  170. #define TX3912_INT6_ENABLE_PRIORITYMASK_PERINT 0x00002000
  171. #define TX3912_INT6_ENABLE_PRIORITYMASK_reserved4 0x00001000
  172. #define TX3912_INT6_ENABLE_PRIORITYMASK_UARTARXINT 0x00000800
  173. #define TX3912_INT6_ENABLE_PRIORITYMASK_UARTBRXINT 0x00000400
  174. #define TX3912_INT6_ENABLE_PRIORITYMASK_reserved3 0x00000200
  175. #define TX3912_INT6_ENABLE_PRIORITYMASK_IOPOSINT65 0x00000100
  176. #define TX3912_INT6_ENABLE_PRIORITYMASK_reserved2 0x00000080
  177. #define TX3912_INT6_ENABLE_PRIORITYMASK_IONEGINT65 0x00000040
  178. #define TX3912_INT6_ENABLE_PRIORITYMASK_reserved1 0x00000020
  179. #define TX3912_INT6_ENABLE_PRIORITYMASK_SNDDMACNTINT 0x00000010
  180. #define TX3912_INT6_ENABLE_PRIORITYMASK_TELDMACNTINT 0x00000008
  181. #define TX3912_INT6_ENABLE_PRIORITYMASK_CHIDMACNTINT 0x00000004
  182. #define TX3912_INT6_ENABLE_PRIORITYMASK_IOPOSNEGINT0 0x00000002
  183. #define TX3912_INT6_ENABLE_PRIORITYMASK_STDHANDLER 0x00000001
  184. #define TX3912_INT6_ENABLE_HIGH_PRIORITY 0x0000ffff
  185. /*****************************************************************************
  186. * Power Subsystem *
  187. * --------------- *
  188. * Chapter 11 in Philips PR31700 User Manual *
  189. * Chapter 12 in Toshiba TMPR3905/12 User Manual *
  190. *****************************************************************************/
  191. #define TX3912_POWER_CTRL 0x01c4
  192. /*
  193. * Power control register values
  194. */
  195. #define TX3912_POWER_CTRL_ONBUTN 0x80000000
  196. #define TX3912_POWER_CTRL_PWRINT 0x40000000
  197. #define TX3912_POWER_CTRL_PWROK 0x20000000
  198. #define TX3912_POWER_CTRL_VIDRF_MASK 0x18000000
  199. #define TX3912_POWER_CTRL_SLOWBUS 0x04000000
  200. #define TX3912_POWER_CTRL_DIVMOD 0x02000000
  201. #define TX3912_POWER_CTRL_reserved2 0x01ff0000
  202. #define TX3912_POWER_CTRL_STPTIMERVAL_MASK 0x0000f000
  203. #define TX3912_POWER_CTRL_ENSTPTIMER 0x00000800
  204. #define TX3912_POWER_CTRL_ENFORCESHUTDWN 0x00000400
  205. #define TX3912_POWER_CTRL_FORCESHUTDWN 0x00000200
  206. #define TX3912_POWER_CTRL_FORCESHUTDWNOCC 0x00000100
  207. #define TX3912_POWER_CTRL_SELC2MS 0x00000080
  208. #define TX3912_POWER_CTRL_reserved1 0x00000040
  209. #define TX3912_POWER_CTRL_BPDBVCC3 0x00000020
  210. #define TX3912_POWER_CTRL_STOPCPU 0x00000010
  211. #define TX3912_POWER_CTRL_DBNCONBUTN 0x00000008
  212. #define TX3912_POWER_CTRL_COLDSTART 0x00000004
  213. #define TX3912_POWER_CTRL_PWRCS 0x00000002
  214. #define TX3912_POWER_CTRL_VCCON 0x00000001
  215. /*****************************************************************************
  216. * Timer Subsystem *
  217. * --------------- *
  218. * Chapter 14 in Philips PR31700 User Manual *
  219. * Chapter 15 in Toshiba TMPR3905/12 User Manual *
  220. *****************************************************************************/
  221. #define TX3912_RTC_HIGH 0x0140
  222. #define TX3912_RTC_LOW 0x0144
  223. #define TX3912_RTC_ALARM_HIGH 0x0148
  224. #define TX3912_RTC_ALARM_LOW 0x014c
  225. #define TX3912_TIMER_CTRL 0x0150
  226. #define TX3912_TIMER_PERIOD 0x0154
  227. /*
  228. * Timer control register values
  229. */
  230. #define TX3912_TIMER_CTRL_FREEZEPRE 0x00000080
  231. #define TX3912_TIMER_CTRL_FREEZERTC 0x00000040
  232. #define TX3912_TIMER_CTRL_FREEZETIMER 0x00000020
  233. #define TX3912_TIMER_CTRL_ENPERTIMER 0x00000010
  234. #define TX3912_TIMER_CTRL_RTCCLEAR 0x00000008
  235. #define TX3912_TIMER_CTRL_TESTC8MS 0x00000004
  236. #define TX3912_TIMER_CTRL_ENTESTCLK 0x00000002
  237. #define TX3912_TIMER_CTRL_ENRTCTST 0x00000001
  238. /*
  239. * The periodic timer has granularity of 868 nanoseconds which
  240. * results in a count of (1.152 x 10^6 / 100) in order to achieve
  241. * a 10 millisecond periodic system clock.
  242. */
  243. #define TX3912_SYS_TIMER_VALUE (1152000/HZ)
  244. /*****************************************************************************
  245. * UART Subsystem *
  246. * -------------- *
  247. * Chapter 15 in Philips PR31700 User Manual *
  248. * Chapter 16 in Toshiba TMPR3905/12 User Manual *
  249. *****************************************************************************/
  250. #define TX3912_UARTA_CTRL1 0x00b0
  251. #define TX3912_UARTA_CTRL2 0x00b4
  252. #define TX3912_UARTA_DMA_CTRL1 0x00b8
  253. #define TX3912_UARTA_DMA_CTRL2 0x00bc
  254. #define TX3912_UARTA_DMA_CNT 0x00c0
  255. #define TX3912_UARTA_DATA 0x00c4
  256. #define TX3912_UARTB_CTRL1 0x00c8
  257. #define TX3912_UARTB_CTRL2 0x00cc
  258. #define TX3912_UARTB_DMA_CTRL1 0x00d0
  259. #define TX3912_UARTB_DMA_CTRL2 0x00d4
  260. #define TX3912_UARTB_DMA_CNT 0x00d8
  261. #define TX3912_UARTB_DATA 0x00dc
  262. /*
  263. * UART Control Register 1 values
  264. */
  265. #define TX3912_UART_CTRL1_UARTON 0x80000000
  266. #define TX3912_UART_CTRL1_EMPTY 0x40000000
  267. #define TX3912_UART_CTRL1_PRXHOLDFULL 0x20000000
  268. #define TX3912_UART_CTRL1_RXHOLDFULL 0x10000000
  269. #define TX3912_UART_CTRL1_reserved1 0x0fff0000
  270. #define TX3912_UART_CTRL1_ENDMARX 0x00008000
  271. #define TX3912_UART_CTRL1_ENDMATX 0x00004000
  272. #define TX3912_UART_CTRL1_TESTMODE 0x00002000
  273. #define TX3912_UART_CTRL1_ENBREAKHALT 0x00001000
  274. #define TX3912_UART_CTRL1_ENDMATEST 0x00000800
  275. #define TX3912_UART_CTRL1_ENDMALOOP 0x00000400
  276. #define TX3912_UART_CTRL1_PULSEOPT1 0x00000200
  277. #define TX3912_UART_CTRL1_PULSEOPT1 0x00000100
  278. #define TX3912_UART_CTRL1_DTINVERT 0x00000080
  279. #define TX3912_UART_CTRL1_DISTXD 0x00000040
  280. #define TX3912_UART_CTRL1_TWOSTOP 0x00000020
  281. #define TX3912_UART_CTRL1_LOOPBACK 0x00000010
  282. #define TX3912_UART_CTRL1_BIT_7 0x00000008
  283. #define TX3912_UART_CTRL1_EVENPARITY 0x00000004
  284. #define TX3912_UART_CTRL1_ENPARITY 0x00000002
  285. #define TX3912_UART_CTRL1_ENUART 0x00000001
  286. /*
  287. * UART Control Register 2 values
  288. */
  289. #define TX3912_UART_CTRL2_B230400 0x0000 /* 0 */
  290. #define TX3912_UART_CTRL2_B115200 0x0001 /* 1 */
  291. #define TX3912_UART_CTRL2_B76800 0x0002 /* 2 */
  292. #define TX3912_UART_CTRL2_B57600 0x0003 /* 3 */
  293. #define TX3912_UART_CTRL2_B38400 0x0005 /* 5 */
  294. #define TX3912_UART_CTRL2_B19200 0x000b /* 11 */
  295. #define TX3912_UART_CTRL2_B9600 0x0016 /* 22 */
  296. #define TX3912_UART_CTRL2_B4800 0x002f /* 47 */
  297. #define TX3912_UART_CTRL2_B2400 0x005f /* 95 */
  298. #define TX3912_UART_CTRL2_B1200 0x00bf /* 191 */
  299. #define TX3912_UART_CTRL2_B600 0x017f /* 383 */
  300. #define TX3912_UART_CTRL2_B300 0x02ff /* 767 */
  301. /*****************************************************************************
  302. * Video Subsystem *
  303. * --------------- *
  304. * Chapter 16 in Philips PR31700 User Manual *
  305. * Chapter 17 in Toshiba TMPR3905/12 User Manual *
  306. *****************************************************************************/
  307. #define TX3912_VIDEO_CTRL1 0x0028
  308. #define TX3912_VIDEO_CTRL2 0x002c
  309. #define TX3912_VIDEO_CTRL3 0x0030
  310. #define TX3912_VIDEO_CTRL4 0x0034
  311. #define TX3912_VIDEO_CTRL5 0x0038
  312. #define TX3912_VIDEO_CTRL6 0x003c
  313. #define TX3912_VIDEO_CTRL7 0x0040
  314. #define TX3912_VIDEO_CTRL8 0x0044
  315. #define TX3912_VIDEO_CTRL9 0x0048
  316. #define TX3912_VIDEO_CTRL10 0x004c
  317. #define TX3912_VIDEO_CTRL11 0x0050
  318. #define TX3912_VIDEO_CTRL12 0x0054
  319. #define TX3912_VIDEO_CTRL13 0x0058
  320. #define TX3912_VIDEO_CTRL14 0x005c
  321. /*
  322. * Video Control Register 1 values
  323. */
  324. #define TX3912_VIDEO_CTRL1_LINECNT 0xffc00000
  325. #define TX3912_VIDEO_CTRL1_LOADDLY 0x00200000
  326. #define TX3912_VIDEO_CTRL1_BAUDVAL 0x001f0000
  327. #define TX3912_VIDEO_CTRL1_VIDDONEVAL 0x0000fe00
  328. #define TX3912_VIDEO_CTRL1_ENFREEZEFRAME 0x00000100
  329. #define TX3912_VIDEO_CTRL1_BITSEL_MASK 0x000000c0
  330. #define TX3912_VIDEO_CTRL1_BITSEL_8BIT_COLOR 0x000000c0
  331. #define TX3912_VIDEO_CTRL1_BITSEL_4BIT_GRAY 0x00000080
  332. #define TX3912_VIDEO_CTRL1_BITSEL_2BIT_GRAY 0x00000040
  333. #define TX3912_VIDEO_CTRL1_DISPSPLIT 0x00000020
  334. #define TX3912_VIDEO_CTRL1_DISP8 0x00000010
  335. #define TX3912_VIDEO_CTRL1_DFMODE 0x00000008
  336. #define TX3912_VIDEO_CTRL1_INVVID 0x00000004
  337. #define TX3912_VIDEO_CTRL1_DISPON 0x00000002
  338. #define TX3912_VIDEO_CTRL1_ENVID 0x00000001
  339. #endif /* _TX3912_H_ */