sb1250_regs.h 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855
  1. /* *********************************************************************
  2. * SB1250 Board Support Package
  3. *
  4. * Register Definitions File: sb1250_regs.h
  5. *
  6. * This module contains the addresses of the on-chip peripherals
  7. * on the SB1250.
  8. *
  9. * SB1250 specification level: 01/02/2002
  10. *
  11. *********************************************************************
  12. *
  13. * Copyright 2000,2001,2002,2003
  14. * Broadcom Corporation. All rights reserved.
  15. *
  16. * This program is free software; you can redistribute it and/or
  17. * modify it under the terms of the GNU General Public License as
  18. * published by the Free Software Foundation; either version 2 of
  19. * the License, or (at your option) any later version.
  20. *
  21. * This program is distributed in the hope that it will be useful,
  22. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  23. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  24. * GNU General Public License for more details.
  25. *
  26. * You should have received a copy of the GNU General Public License
  27. * along with this program; if not, write to the Free Software
  28. * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
  29. * MA 02111-1307 USA
  30. ********************************************************************* */
  31. #ifndef _SB1250_REGS_H
  32. #define _SB1250_REGS_H
  33. #include "sb1250_defs.h"
  34. /* *********************************************************************
  35. * Some general notes:
  36. *
  37. * For the most part, when there is more than one peripheral
  38. * of the same type on the SOC, the constants below will be
  39. * offsets from the base of each peripheral. For example,
  40. * the MAC registers are described as offsets from the first
  41. * MAC register, and there will be a MAC_REGISTER() macro
  42. * to calculate the base address of a given MAC.
  43. *
  44. * The information in this file is based on the SB1250 SOC
  45. * manual version 0.2, July 2000.
  46. ********************************************************************* */
  47. /* *********************************************************************
  48. * Memory Controller Registers
  49. ********************************************************************* */
  50. /*
  51. * XXX: can't remove MC base 0 if 112x, since it's used by other macros,
  52. * since there is one reg there (but it could get its addr/offset constant).
  53. */
  54. #if SIBYTE_HDR_FEATURE_1250_112x /* This MC only on 1250 & 112x */
  55. #define A_MC_BASE_0 0x0010051000
  56. #define A_MC_BASE_1 0x0010052000
  57. #define MC_REGISTER_SPACING 0x1000
  58. #define A_MC_BASE(ctlid) ((ctlid)*MC_REGISTER_SPACING+A_MC_BASE_0)
  59. #define A_MC_REGISTER(ctlid,reg) (A_MC_BASE(ctlid)+(reg))
  60. #define R_MC_CONFIG 0x0000000100
  61. #define R_MC_DRAMCMD 0x0000000120
  62. #define R_MC_DRAMMODE 0x0000000140
  63. #define R_MC_TIMING1 0x0000000160
  64. #define R_MC_TIMING2 0x0000000180
  65. #define R_MC_CS_START 0x00000001A0
  66. #define R_MC_CS_END 0x00000001C0
  67. #define R_MC_CS_INTERLEAVE 0x00000001E0
  68. #define S_MC_CS_STARTEND 16
  69. #define R_MC_CSX_BASE 0x0000000200
  70. #define R_MC_CSX_ROW 0x0000000000 /* relative to CSX_BASE, above */
  71. #define R_MC_CSX_COL 0x0000000020 /* relative to CSX_BASE, above */
  72. #define R_MC_CSX_BA 0x0000000040 /* relative to CSX_BASE, above */
  73. #define MC_CSX_SPACING 0x0000000060 /* relative to CSX_BASE, above */
  74. #define R_MC_CS0_ROW 0x0000000200
  75. #define R_MC_CS0_COL 0x0000000220
  76. #define R_MC_CS0_BA 0x0000000240
  77. #define R_MC_CS1_ROW 0x0000000260
  78. #define R_MC_CS1_COL 0x0000000280
  79. #define R_MC_CS1_BA 0x00000002A0
  80. #define R_MC_CS2_ROW 0x00000002C0
  81. #define R_MC_CS2_COL 0x00000002E0
  82. #define R_MC_CS2_BA 0x0000000300
  83. #define R_MC_CS3_ROW 0x0000000320
  84. #define R_MC_CS3_COL 0x0000000340
  85. #define R_MC_CS3_BA 0x0000000360
  86. #define R_MC_CS_ATTR 0x0000000380
  87. #define R_MC_TEST_DATA 0x0000000400
  88. #define R_MC_TEST_ECC 0x0000000420
  89. #define R_MC_MCLK_CFG 0x0000000500
  90. #endif /* 1250 & 112x */
  91. /* *********************************************************************
  92. * L2 Cache Control Registers
  93. ********************************************************************* */
  94. #if SIBYTE_HDR_FEATURE_1250_112x /* This L2C only on 1250/112x */
  95. #define A_L2_READ_TAG 0x0010040018
  96. #define A_L2_ECC_TAG 0x0010040038
  97. #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1)
  98. #define A_L2_READ_MISC 0x0010040058
  99. #endif /* 1250 PASS3 || 112x PASS1 */
  100. #define A_L2_WAY_DISABLE 0x0010041000
  101. #define A_L2_MAKEDISABLE(x) (A_L2_WAY_DISABLE | (((~(x))&0x0F) << 8))
  102. #define A_L2_MGMT_TAG_BASE 0x00D0000000
  103. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  104. #define A_L2_CACHE_DISABLE 0x0010042000
  105. #define A_L2_MAKECACHEDISABLE(x) (A_L2_CACHE_DISABLE | (((x)&0x0F) << 8))
  106. #define A_L2_MISC_CONFIG 0x0010043000
  107. #endif /* 1250 PASS2 || 112x PASS1 */
  108. /* Backward-compatibility definitions. */
  109. /* XXX: discourage people from using these constants. */
  110. #define A_L2_READ_ADDRESS A_L2_READ_TAG
  111. #define A_L2_EEC_ADDRESS A_L2_ECC_TAG
  112. #endif
  113. /* *********************************************************************
  114. * PCI Interface Registers
  115. ********************************************************************* */
  116. #if SIBYTE_HDR_FEATURE_1250_112x /* This PCI/HT only on 1250/112x */
  117. #define A_PCI_TYPE00_HEADER 0x00DE000000
  118. #define A_PCI_TYPE01_HEADER 0x00DE000800
  119. #endif
  120. /* *********************************************************************
  121. * Ethernet DMA and MACs
  122. ********************************************************************* */
  123. #define A_MAC_BASE_0 0x0010064000
  124. #define A_MAC_BASE_1 0x0010065000
  125. #if SIBYTE_HDR_FEATURE_CHIP(1250)
  126. #define A_MAC_BASE_2 0x0010066000
  127. #endif /* 1250 */
  128. #define MAC_SPACING 0x1000
  129. #define MAC_DMA_TXRX_SPACING 0x0400
  130. #define MAC_DMA_CHANNEL_SPACING 0x0100
  131. #define DMA_RX 0
  132. #define DMA_TX 1
  133. #define MAC_NUM_DMACHAN 2 /* channels per direction */
  134. /* XXX: not correct; depends on SOC type. */
  135. #define MAC_NUM_PORTS 3
  136. #define A_MAC_CHANNEL_BASE(macnum) \
  137. (A_MAC_BASE_0 + \
  138. MAC_SPACING*(macnum))
  139. #define A_MAC_REGISTER(macnum,reg) \
  140. (A_MAC_BASE_0 + \
  141. MAC_SPACING*(macnum) + (reg))
  142. #define R_MAC_DMA_CHANNELS 0x800 /* Relative to A_MAC_CHANNEL_BASE */
  143. #define A_MAC_DMA_CHANNEL_BASE(macnum,txrx,chan) \
  144. ((A_MAC_CHANNEL_BASE(macnum)) + \
  145. R_MAC_DMA_CHANNELS + \
  146. (MAC_DMA_TXRX_SPACING*(txrx)) + \
  147. (MAC_DMA_CHANNEL_SPACING*(chan)))
  148. #define R_MAC_DMA_CHANNEL_BASE(txrx,chan) \
  149. (R_MAC_DMA_CHANNELS + \
  150. (MAC_DMA_TXRX_SPACING*(txrx)) + \
  151. (MAC_DMA_CHANNEL_SPACING*(chan)))
  152. #define A_MAC_DMA_REGISTER(macnum,txrx,chan,reg) \
  153. (A_MAC_DMA_CHANNEL_BASE(macnum,txrx,chan) + \
  154. (reg))
  155. #define R_MAC_DMA_REGISTER(txrx,chan,reg) \
  156. (R_MAC_DMA_CHANNEL_BASE(txrx,chan) + \
  157. (reg))
  158. /*
  159. * DMA channel registers, relative to A_MAC_DMA_CHANNEL_BASE
  160. */
  161. #define R_MAC_DMA_CONFIG0 0x00000000
  162. #define R_MAC_DMA_CONFIG1 0x00000008
  163. #define R_MAC_DMA_DSCR_BASE 0x00000010
  164. #define R_MAC_DMA_DSCR_CNT 0x00000018
  165. #define R_MAC_DMA_CUR_DSCRA 0x00000020
  166. #define R_MAC_DMA_CUR_DSCRB 0x00000028
  167. #define R_MAC_DMA_CUR_DSCRADDR 0x00000030
  168. #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1)
  169. #define R_MAC_DMA_OODPKTLOST_RX 0x00000038 /* rx only */
  170. #endif /* 1250 PASS3 || 112x PASS1 */
  171. /*
  172. * RMON Counters
  173. */
  174. #define R_MAC_RMON_TX_BYTES 0x00000000
  175. #define R_MAC_RMON_COLLISIONS 0x00000008
  176. #define R_MAC_RMON_LATE_COL 0x00000010
  177. #define R_MAC_RMON_EX_COL 0x00000018
  178. #define R_MAC_RMON_FCS_ERROR 0x00000020
  179. #define R_MAC_RMON_TX_ABORT 0x00000028
  180. /* Counter #6 (0x30) now reserved */
  181. #define R_MAC_RMON_TX_BAD 0x00000038
  182. #define R_MAC_RMON_TX_GOOD 0x00000040
  183. #define R_MAC_RMON_TX_RUNT 0x00000048
  184. #define R_MAC_RMON_TX_OVERSIZE 0x00000050
  185. #define R_MAC_RMON_RX_BYTES 0x00000080
  186. #define R_MAC_RMON_RX_MCAST 0x00000088
  187. #define R_MAC_RMON_RX_BCAST 0x00000090
  188. #define R_MAC_RMON_RX_BAD 0x00000098
  189. #define R_MAC_RMON_RX_GOOD 0x000000A0
  190. #define R_MAC_RMON_RX_RUNT 0x000000A8
  191. #define R_MAC_RMON_RX_OVERSIZE 0x000000B0
  192. #define R_MAC_RMON_RX_FCS_ERROR 0x000000B8
  193. #define R_MAC_RMON_RX_LENGTH_ERROR 0x000000C0
  194. #define R_MAC_RMON_RX_CODE_ERROR 0x000000C8
  195. #define R_MAC_RMON_RX_ALIGN_ERROR 0x000000D0
  196. /* Updated to spec 0.2 */
  197. #define R_MAC_CFG 0x00000100
  198. #define R_MAC_THRSH_CFG 0x00000108
  199. #define R_MAC_VLANTAG 0x00000110
  200. #define R_MAC_FRAMECFG 0x00000118
  201. #define R_MAC_EOPCNT 0x00000120
  202. #define R_MAC_FIFO_PTRS 0x00000130
  203. #define R_MAC_ADFILTER_CFG 0x00000200
  204. #define R_MAC_ETHERNET_ADDR 0x00000208
  205. #define R_MAC_PKT_TYPE 0x00000210
  206. #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1)
  207. #define R_MAC_ADMASK0 0x00000218
  208. #define R_MAC_ADMASK1 0x00000220
  209. #endif /* 1250 PASS3 || 112x PASS1 */
  210. #define R_MAC_HASH_BASE 0x00000240
  211. #define R_MAC_ADDR_BASE 0x00000280
  212. #define R_MAC_CHLO0_BASE 0x00000300
  213. #define R_MAC_CHUP0_BASE 0x00000320
  214. #define R_MAC_ENABLE 0x00000400
  215. #define R_MAC_STATUS 0x00000408
  216. #define R_MAC_INT_MASK 0x00000410
  217. #define R_MAC_TXD_CTL 0x00000420
  218. #define R_MAC_MDIO 0x00000428
  219. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  220. #define R_MAC_STATUS1 0x00000430
  221. #endif /* 1250 PASS2 || 112x PASS1 */
  222. #define R_MAC_DEBUG_STATUS 0x00000448
  223. #define MAC_HASH_COUNT 8
  224. #define MAC_ADDR_COUNT 8
  225. #define MAC_CHMAP_COUNT 4
  226. /* *********************************************************************
  227. * DUART Registers
  228. ********************************************************************* */
  229. #if SIBYTE_HDR_FEATURE_1250_112x /* This MC only on 1250 & 112x */
  230. #define R_DUART_NUM_PORTS 2
  231. #define A_DUART 0x0010060000
  232. #define DUART_CHANREG_SPACING 0x100
  233. #define A_DUART_CHANREG(chan,reg) (A_DUART + DUART_CHANREG_SPACING*(chan) + (reg))
  234. #define R_DUART_CHANREG(chan,reg) (DUART_CHANREG_SPACING*(chan) + (reg))
  235. #endif /* 1250 & 112x */
  236. #define R_DUART_MODE_REG_1 0x100
  237. #define R_DUART_MODE_REG_2 0x110
  238. #define R_DUART_STATUS 0x120
  239. #define R_DUART_CLK_SEL 0x130
  240. #define R_DUART_CMD 0x150
  241. #define R_DUART_RX_HOLD 0x160
  242. #define R_DUART_TX_HOLD 0x170
  243. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  244. #define R_DUART_FULL_CTL 0x140
  245. #define R_DUART_OPCR_X 0x180
  246. #define R_DUART_AUXCTL_X 0x190
  247. #endif /* 1250 PASS2 || 112x PASS1 */
  248. /*
  249. * The IMR and ISR can't be addressed with A_DUART_CHANREG,
  250. * so use this macro instead.
  251. */
  252. #define R_DUART_AUX_CTRL 0x310
  253. #define R_DUART_ISR_A 0x320
  254. #define R_DUART_IMR_A 0x330
  255. #define R_DUART_ISR_B 0x340
  256. #define R_DUART_IMR_B 0x350
  257. #define R_DUART_OUT_PORT 0x360
  258. #define R_DUART_OPCR 0x370
  259. #define R_DUART_SET_OPR 0x3B0
  260. #define R_DUART_CLEAR_OPR 0x3C0
  261. #define DUART_IMRISR_SPACING 0x20
  262. #if SIBYTE_HDR_FEATURE_1250_112x /* This MC only on 1250 & 112x */
  263. #define R_DUART_IMRREG(chan) (R_DUART_IMR_A + (chan)*DUART_IMRISR_SPACING)
  264. #define R_DUART_ISRREG(chan) (R_DUART_ISR_A + (chan)*DUART_IMRISR_SPACING)
  265. #define A_DUART_IMRREG(chan) (A_DUART + R_DUART_IMRREG(chan))
  266. #define A_DUART_ISRREG(chan) (A_DUART + R_DUART_ISRREG(chan))
  267. #endif /* 1250 & 112x */
  268. /*
  269. * These constants are the absolute addresses.
  270. */
  271. #define A_DUART_MODE_REG_1_A 0x0010060100
  272. #define A_DUART_MODE_REG_2_A 0x0010060110
  273. #define A_DUART_STATUS_A 0x0010060120
  274. #define A_DUART_CLK_SEL_A 0x0010060130
  275. #define A_DUART_CMD_A 0x0010060150
  276. #define A_DUART_RX_HOLD_A 0x0010060160
  277. #define A_DUART_TX_HOLD_A 0x0010060170
  278. #define A_DUART_MODE_REG_1_B 0x0010060200
  279. #define A_DUART_MODE_REG_2_B 0x0010060210
  280. #define A_DUART_STATUS_B 0x0010060220
  281. #define A_DUART_CLK_SEL_B 0x0010060230
  282. #define A_DUART_CMD_B 0x0010060250
  283. #define A_DUART_RX_HOLD_B 0x0010060260
  284. #define A_DUART_TX_HOLD_B 0x0010060270
  285. #define A_DUART_INPORT_CHNG 0x0010060300
  286. #define A_DUART_AUX_CTRL 0x0010060310
  287. #define A_DUART_ISR_A 0x0010060320
  288. #define A_DUART_IMR_A 0x0010060330
  289. #define A_DUART_ISR_B 0x0010060340
  290. #define A_DUART_IMR_B 0x0010060350
  291. #define A_DUART_OUT_PORT 0x0010060360
  292. #define A_DUART_OPCR 0x0010060370
  293. #define A_DUART_IN_PORT 0x0010060380
  294. #define A_DUART_ISR 0x0010060390
  295. #define A_DUART_IMR 0x00100603A0
  296. #define A_DUART_SET_OPR 0x00100603B0
  297. #define A_DUART_CLEAR_OPR 0x00100603C0
  298. #define A_DUART_INPORT_CHNG_A 0x00100603D0
  299. #define A_DUART_INPORT_CHNG_B 0x00100603E0
  300. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  301. #define A_DUART_FULL_CTL_A 0x0010060140
  302. #define A_DUART_FULL_CTL_B 0x0010060240
  303. #define A_DUART_OPCR_A 0x0010060180
  304. #define A_DUART_OPCR_B 0x0010060280
  305. #define A_DUART_INPORT_CHNG_DEBUG 0x00100603F0
  306. #endif /* 1250 PASS2 || 112x PASS1 */
  307. /* *********************************************************************
  308. * Synchronous Serial Registers
  309. ********************************************************************* */
  310. #if SIBYTE_HDR_FEATURE_1250_112x /* sync serial only on 1250/112x */
  311. #define A_SER_BASE_0 0x0010060400
  312. #define A_SER_BASE_1 0x0010060800
  313. #define SER_SPACING 0x400
  314. #define SER_DMA_TXRX_SPACING 0x80
  315. #define SER_NUM_PORTS 2
  316. #define A_SER_CHANNEL_BASE(sernum) \
  317. (A_SER_BASE_0 + \
  318. SER_SPACING*(sernum))
  319. #define A_SER_REGISTER(sernum,reg) \
  320. (A_SER_BASE_0 + \
  321. SER_SPACING*(sernum) + (reg))
  322. #define R_SER_DMA_CHANNELS 0 /* Relative to A_SER_BASE_x */
  323. #define A_SER_DMA_CHANNEL_BASE(sernum,txrx) \
  324. ((A_SER_CHANNEL_BASE(sernum)) + \
  325. R_SER_DMA_CHANNELS + \
  326. (SER_DMA_TXRX_SPACING*(txrx)))
  327. #define A_SER_DMA_REGISTER(sernum,txrx,reg) \
  328. (A_SER_DMA_CHANNEL_BASE(sernum,txrx) + \
  329. (reg))
  330. /*
  331. * DMA channel registers, relative to A_SER_DMA_CHANNEL_BASE
  332. */
  333. #define R_SER_DMA_CONFIG0 0x00000000
  334. #define R_SER_DMA_CONFIG1 0x00000008
  335. #define R_SER_DMA_DSCR_BASE 0x00000010
  336. #define R_SER_DMA_DSCR_CNT 0x00000018
  337. #define R_SER_DMA_CUR_DSCRA 0x00000020
  338. #define R_SER_DMA_CUR_DSCRB 0x00000028
  339. #define R_SER_DMA_CUR_DSCRADDR 0x00000030
  340. #define R_SER_DMA_CONFIG0_RX 0x00000000
  341. #define R_SER_DMA_CONFIG1_RX 0x00000008
  342. #define R_SER_DMA_DSCR_BASE_RX 0x00000010
  343. #define R_SER_DMA_DSCR_COUNT_RX 0x00000018
  344. #define R_SER_DMA_CUR_DSCR_A_RX 0x00000020
  345. #define R_SER_DMA_CUR_DSCR_B_RX 0x00000028
  346. #define R_SER_DMA_CUR_DSCR_ADDR_RX 0x00000030
  347. #define R_SER_DMA_CONFIG0_TX 0x00000080
  348. #define R_SER_DMA_CONFIG1_TX 0x00000088
  349. #define R_SER_DMA_DSCR_BASE_TX 0x00000090
  350. #define R_SER_DMA_DSCR_COUNT_TX 0x00000098
  351. #define R_SER_DMA_CUR_DSCR_A_TX 0x000000A0
  352. #define R_SER_DMA_CUR_DSCR_B_TX 0x000000A8
  353. #define R_SER_DMA_CUR_DSCR_ADDR_TX 0x000000B0
  354. #define R_SER_MODE 0x00000100
  355. #define R_SER_MINFRM_SZ 0x00000108
  356. #define R_SER_MAXFRM_SZ 0x00000110
  357. #define R_SER_ADDR 0x00000118
  358. #define R_SER_USR0_ADDR 0x00000120
  359. #define R_SER_USR1_ADDR 0x00000128
  360. #define R_SER_USR2_ADDR 0x00000130
  361. #define R_SER_USR3_ADDR 0x00000138
  362. #define R_SER_CMD 0x00000140
  363. #define R_SER_TX_RD_THRSH 0x00000160
  364. #define R_SER_TX_WR_THRSH 0x00000168
  365. #define R_SER_RX_RD_THRSH 0x00000170
  366. #define R_SER_LINE_MODE 0x00000178
  367. #define R_SER_DMA_ENABLE 0x00000180
  368. #define R_SER_INT_MASK 0x00000190
  369. #define R_SER_STATUS 0x00000188
  370. #define R_SER_STATUS_DEBUG 0x000001A8
  371. #define R_SER_RX_TABLE_BASE 0x00000200
  372. #define SER_RX_TABLE_COUNT 16
  373. #define R_SER_TX_TABLE_BASE 0x00000300
  374. #define SER_TX_TABLE_COUNT 16
  375. /* RMON Counters */
  376. #define R_SER_RMON_TX_BYTE_LO 0x000001C0
  377. #define R_SER_RMON_TX_BYTE_HI 0x000001C8
  378. #define R_SER_RMON_RX_BYTE_LO 0x000001D0
  379. #define R_SER_RMON_RX_BYTE_HI 0x000001D8
  380. #define R_SER_RMON_TX_UNDERRUN 0x000001E0
  381. #define R_SER_RMON_RX_OVERFLOW 0x000001E8
  382. #define R_SER_RMON_RX_ERRORS 0x000001F0
  383. #define R_SER_RMON_RX_BADADDR 0x000001F8
  384. #endif /* 1250/112x */
  385. /* *********************************************************************
  386. * Generic Bus Registers
  387. ********************************************************************* */
  388. #define IO_EXT_CFG_COUNT 8
  389. #define A_IO_EXT_BASE 0x0010061000
  390. #define A_IO_EXT_REG(r) (A_IO_EXT_BASE + (r))
  391. #define A_IO_EXT_CFG_BASE 0x0010061000
  392. #define A_IO_EXT_MULT_SIZE_BASE 0x0010061100
  393. #define A_IO_EXT_START_ADDR_BASE 0x0010061200
  394. #define A_IO_EXT_TIME_CFG0_BASE 0x0010061600
  395. #define A_IO_EXT_TIME_CFG1_BASE 0x0010061700
  396. #define IO_EXT_REGISTER_SPACING 8
  397. #define A_IO_EXT_CS_BASE(cs) (A_IO_EXT_CFG_BASE+IO_EXT_REGISTER_SPACING*(cs))
  398. #define R_IO_EXT_REG(reg,cs) ((cs)*IO_EXT_REGISTER_SPACING + (reg))
  399. #define R_IO_EXT_CFG 0x0000
  400. #define R_IO_EXT_MULT_SIZE 0x0100
  401. #define R_IO_EXT_START_ADDR 0x0200
  402. #define R_IO_EXT_TIME_CFG0 0x0600
  403. #define R_IO_EXT_TIME_CFG1 0x0700
  404. #define A_IO_INTERRUPT_STATUS 0x0010061A00
  405. #define A_IO_INTERRUPT_DATA0 0x0010061A10
  406. #define A_IO_INTERRUPT_DATA1 0x0010061A18
  407. #define A_IO_INTERRUPT_DATA2 0x0010061A20
  408. #define A_IO_INTERRUPT_DATA3 0x0010061A28
  409. #define A_IO_INTERRUPT_ADDR0 0x0010061A30
  410. #define A_IO_INTERRUPT_ADDR1 0x0010061A40
  411. #define A_IO_INTERRUPT_PARITY 0x0010061A50
  412. #define A_IO_PCMCIA_CFG 0x0010061A60
  413. #define A_IO_PCMCIA_STATUS 0x0010061A70
  414. #define A_IO_DRIVE_0 0x0010061300
  415. #define A_IO_DRIVE_1 0x0010061308
  416. #define A_IO_DRIVE_2 0x0010061310
  417. #define A_IO_DRIVE_3 0x0010061318
  418. #define A_IO_DRIVE_BASE A_IO_DRIVE_0
  419. #define IO_DRIVE_REGISTER_SPACING 8
  420. #define R_IO_DRIVE(x) ((x)*IO_DRIVE_REGISTER_SPACING)
  421. #define A_IO_DRIVE(x) (A_IO_DRIVE_BASE + R_IO_DRIVE(x))
  422. #define R_IO_INTERRUPT_STATUS 0x0A00
  423. #define R_IO_INTERRUPT_DATA0 0x0A10
  424. #define R_IO_INTERRUPT_DATA1 0x0A18
  425. #define R_IO_INTERRUPT_DATA2 0x0A20
  426. #define R_IO_INTERRUPT_DATA3 0x0A28
  427. #define R_IO_INTERRUPT_ADDR0 0x0A30
  428. #define R_IO_INTERRUPT_ADDR1 0x0A40
  429. #define R_IO_INTERRUPT_PARITY 0x0A50
  430. #define R_IO_PCMCIA_CFG 0x0A60
  431. #define R_IO_PCMCIA_STATUS 0x0A70
  432. /* *********************************************************************
  433. * GPIO Registers
  434. ********************************************************************* */
  435. #define A_GPIO_CLR_EDGE 0x0010061A80
  436. #define A_GPIO_INT_TYPE 0x0010061A88
  437. #define A_GPIO_INPUT_INVERT 0x0010061A90
  438. #define A_GPIO_GLITCH 0x0010061A98
  439. #define A_GPIO_READ 0x0010061AA0
  440. #define A_GPIO_DIRECTION 0x0010061AA8
  441. #define A_GPIO_PIN_CLR 0x0010061AB0
  442. #define A_GPIO_PIN_SET 0x0010061AB8
  443. #define A_GPIO_BASE 0x0010061A80
  444. #define R_GPIO_CLR_EDGE 0x00
  445. #define R_GPIO_INT_TYPE 0x08
  446. #define R_GPIO_INPUT_INVERT 0x10
  447. #define R_GPIO_GLITCH 0x18
  448. #define R_GPIO_READ 0x20
  449. #define R_GPIO_DIRECTION 0x28
  450. #define R_GPIO_PIN_CLR 0x30
  451. #define R_GPIO_PIN_SET 0x38
  452. /* *********************************************************************
  453. * SMBus Registers
  454. ********************************************************************* */
  455. #define A_SMB_XTRA_0 0x0010060000
  456. #define A_SMB_XTRA_1 0x0010060008
  457. #define A_SMB_FREQ_0 0x0010060010
  458. #define A_SMB_FREQ_1 0x0010060018
  459. #define A_SMB_STATUS_0 0x0010060020
  460. #define A_SMB_STATUS_1 0x0010060028
  461. #define A_SMB_CMD_0 0x0010060030
  462. #define A_SMB_CMD_1 0x0010060038
  463. #define A_SMB_START_0 0x0010060040
  464. #define A_SMB_START_1 0x0010060048
  465. #define A_SMB_DATA_0 0x0010060050
  466. #define A_SMB_DATA_1 0x0010060058
  467. #define A_SMB_CONTROL_0 0x0010060060
  468. #define A_SMB_CONTROL_1 0x0010060068
  469. #define A_SMB_PEC_0 0x0010060070
  470. #define A_SMB_PEC_1 0x0010060078
  471. #define A_SMB_0 0x0010060000
  472. #define A_SMB_1 0x0010060008
  473. #define SMB_REGISTER_SPACING 0x8
  474. #define A_SMB_BASE(idx) (A_SMB_0+(idx)*SMB_REGISTER_SPACING)
  475. #define A_SMB_REGISTER(idx,reg) (A_SMB_BASE(idx)+(reg))
  476. #define R_SMB_XTRA 0x0000000000
  477. #define R_SMB_FREQ 0x0000000010
  478. #define R_SMB_STATUS 0x0000000020
  479. #define R_SMB_CMD 0x0000000030
  480. #define R_SMB_START 0x0000000040
  481. #define R_SMB_DATA 0x0000000050
  482. #define R_SMB_CONTROL 0x0000000060
  483. #define R_SMB_PEC 0x0000000070
  484. /* *********************************************************************
  485. * Timer Registers
  486. ********************************************************************* */
  487. /*
  488. * Watchdog timers
  489. */
  490. #define A_SCD_WDOG_0 0x0010020050
  491. #define A_SCD_WDOG_1 0x0010020150
  492. #define SCD_WDOG_SPACING 0x100
  493. #define SCD_NUM_WDOGS 2
  494. #define A_SCD_WDOG_BASE(w) (A_SCD_WDOG_0+SCD_WDOG_SPACING*(w))
  495. #define A_SCD_WDOG_REGISTER(w,r) (A_SCD_WDOG_BASE(w) + (r))
  496. #define R_SCD_WDOG_INIT 0x0000000000
  497. #define R_SCD_WDOG_CNT 0x0000000008
  498. #define R_SCD_WDOG_CFG 0x0000000010
  499. #define A_SCD_WDOG_INIT_0 0x0010020050
  500. #define A_SCD_WDOG_CNT_0 0x0010020058
  501. #define A_SCD_WDOG_CFG_0 0x0010020060
  502. #define A_SCD_WDOG_INIT_1 0x0010020150
  503. #define A_SCD_WDOG_CNT_1 0x0010020158
  504. #define A_SCD_WDOG_CFG_1 0x0010020160
  505. /*
  506. * Generic timers
  507. */
  508. #define A_SCD_TIMER_0 0x0010020070
  509. #define A_SCD_TIMER_1 0x0010020078
  510. #define A_SCD_TIMER_2 0x0010020170
  511. #define A_SCD_TIMER_3 0x0010020178
  512. #define SCD_NUM_TIMERS 4
  513. #define A_SCD_TIMER_BASE(w) (A_SCD_TIMER_0+0x08*((w)&1)+0x100*(((w)&2)>>1))
  514. #define A_SCD_TIMER_REGISTER(w,r) (A_SCD_TIMER_BASE(w) + (r))
  515. #define R_SCD_TIMER_INIT 0x0000000000
  516. #define R_SCD_TIMER_CNT 0x0000000010
  517. #define R_SCD_TIMER_CFG 0x0000000020
  518. #define A_SCD_TIMER_INIT_0 0x0010020070
  519. #define A_SCD_TIMER_CNT_0 0x0010020080
  520. #define A_SCD_TIMER_CFG_0 0x0010020090
  521. #define A_SCD_TIMER_INIT_1 0x0010020078
  522. #define A_SCD_TIMER_CNT_1 0x0010020088
  523. #define A_SCD_TIMER_CFG_1 0x0010020098
  524. #define A_SCD_TIMER_INIT_2 0x0010020170
  525. #define A_SCD_TIMER_CNT_2 0x0010020180
  526. #define A_SCD_TIMER_CFG_2 0x0010020190
  527. #define A_SCD_TIMER_INIT_3 0x0010020178
  528. #define A_SCD_TIMER_CNT_3 0x0010020188
  529. #define A_SCD_TIMER_CFG_3 0x0010020198
  530. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  531. #define A_SCD_SCRATCH 0x0010020C10
  532. #endif /* 1250 PASS2 || 112x PASS1 */
  533. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480)
  534. #define A_SCD_ZBBUS_CYCLE_COUNT 0x0010030000
  535. #define A_SCD_ZBBUS_CYCLE_CP0 0x0010020C00
  536. #define A_SCD_ZBBUS_CYCLE_CP1 0x0010020C08
  537. #endif
  538. /* *********************************************************************
  539. * System Control Registers
  540. ********************************************************************* */
  541. #define A_SCD_SYSTEM_REVISION 0x0010020000
  542. #define A_SCD_SYSTEM_CFG 0x0010020008
  543. #define A_SCD_SYSTEM_MANUF 0x0010038000
  544. /* *********************************************************************
  545. * System Address Trap Registers
  546. ********************************************************************* */
  547. #define A_ADDR_TRAP_INDEX 0x00100200B0
  548. #define A_ADDR_TRAP_REG 0x00100200B8
  549. #define A_ADDR_TRAP_UP_0 0x0010020400
  550. #define A_ADDR_TRAP_UP_1 0x0010020408
  551. #define A_ADDR_TRAP_UP_2 0x0010020410
  552. #define A_ADDR_TRAP_UP_3 0x0010020418
  553. #define A_ADDR_TRAP_DOWN_0 0x0010020420
  554. #define A_ADDR_TRAP_DOWN_1 0x0010020428
  555. #define A_ADDR_TRAP_DOWN_2 0x0010020430
  556. #define A_ADDR_TRAP_DOWN_3 0x0010020438
  557. #define A_ADDR_TRAP_CFG_0 0x0010020440
  558. #define A_ADDR_TRAP_CFG_1 0x0010020448
  559. #define A_ADDR_TRAP_CFG_2 0x0010020450
  560. #define A_ADDR_TRAP_CFG_3 0x0010020458
  561. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1) || SIBYTE_HDR_FEATURE_CHIP(1480)
  562. #define A_ADDR_TRAP_REG_DEBUG 0x0010020460
  563. #endif /* 1250 PASS2 || 112x PASS1 || 1480 */
  564. /* *********************************************************************
  565. * System Interrupt Mapper Registers
  566. ********************************************************************* */
  567. #if SIBYTE_HDR_FEATURE_1250_112x
  568. #define A_IMR_CPU0_BASE 0x0010020000
  569. #define A_IMR_CPU1_BASE 0x0010022000
  570. #define IMR_REGISTER_SPACING 0x2000
  571. #define IMR_REGISTER_SPACING_SHIFT 13
  572. #define A_IMR_MAPPER(cpu) (A_IMR_CPU0_BASE+(cpu)*IMR_REGISTER_SPACING)
  573. #define A_IMR_REGISTER(cpu,reg) (A_IMR_MAPPER(cpu)+(reg))
  574. #define R_IMR_INTERRUPT_DIAG 0x0010
  575. #define R_IMR_INTERRUPT_MASK 0x0028
  576. #define R_IMR_INTERRUPT_TRACE 0x0038
  577. #define R_IMR_INTERRUPT_SOURCE_STATUS 0x0040
  578. #define R_IMR_LDT_INTERRUPT_SET 0x0048
  579. #define R_IMR_LDT_INTERRUPT 0x0018
  580. #define R_IMR_LDT_INTERRUPT_CLR 0x0020
  581. #define R_IMR_MAILBOX_CPU 0x00c0
  582. #define R_IMR_ALIAS_MAILBOX_CPU 0x1000
  583. #define R_IMR_MAILBOX_SET_CPU 0x00C8
  584. #define R_IMR_ALIAS_MAILBOX_SET_CPU 0x1008
  585. #define R_IMR_MAILBOX_CLR_CPU 0x00D0
  586. #define R_IMR_INTERRUPT_STATUS_BASE 0x0100
  587. #define R_IMR_INTERRUPT_STATUS_COUNT 7
  588. #define R_IMR_INTERRUPT_MAP_BASE 0x0200
  589. #define R_IMR_INTERRUPT_MAP_COUNT 64
  590. #endif /* 1250/112x */
  591. /* *********************************************************************
  592. * System Performance Counter Registers
  593. ********************************************************************* */
  594. #define A_SCD_PERF_CNT_CFG 0x00100204C0
  595. #define A_SCD_PERF_CNT_0 0x00100204D0
  596. #define A_SCD_PERF_CNT_1 0x00100204D8
  597. #define A_SCD_PERF_CNT_2 0x00100204E0
  598. #define A_SCD_PERF_CNT_3 0x00100204E8
  599. /* *********************************************************************
  600. * System Bus Watcher Registers
  601. ********************************************************************* */
  602. #define A_SCD_BUS_ERR_STATUS 0x0010020880
  603. #if SIBYTE_HDR_FEATURE(1250, PASS2) || SIBYTE_HDR_FEATURE(112x, PASS1)
  604. #define A_SCD_BUS_ERR_STATUS_DEBUG 0x00100208D0
  605. #define A_BUS_ERR_STATUS_DEBUG 0x00100208D0
  606. #endif /* 1250 PASS2 || 112x PASS1 */
  607. #define A_BUS_ERR_DATA_0 0x00100208A0
  608. #define A_BUS_ERR_DATA_1 0x00100208A8
  609. #define A_BUS_ERR_DATA_2 0x00100208B0
  610. #define A_BUS_ERR_DATA_3 0x00100208B8
  611. #define A_BUS_L2_ERRORS 0x00100208C0
  612. #define A_BUS_MEM_IO_ERRORS 0x00100208C8
  613. /* *********************************************************************
  614. * System Debug Controller Registers
  615. ********************************************************************* */
  616. #define A_SCD_JTAG_BASE 0x0010000000
  617. /* *********************************************************************
  618. * System Trace Buffer Registers
  619. ********************************************************************* */
  620. #define A_SCD_TRACE_CFG 0x0010020A00
  621. #define A_SCD_TRACE_READ 0x0010020A08
  622. #define A_SCD_TRACE_EVENT_0 0x0010020A20
  623. #define A_SCD_TRACE_EVENT_1 0x0010020A28
  624. #define A_SCD_TRACE_EVENT_2 0x0010020A30
  625. #define A_SCD_TRACE_EVENT_3 0x0010020A38
  626. #define A_SCD_TRACE_SEQUENCE_0 0x0010020A40
  627. #define A_SCD_TRACE_SEQUENCE_1 0x0010020A48
  628. #define A_SCD_TRACE_SEQUENCE_2 0x0010020A50
  629. #define A_SCD_TRACE_SEQUENCE_3 0x0010020A58
  630. #define A_SCD_TRACE_EVENT_4 0x0010020A60
  631. #define A_SCD_TRACE_EVENT_5 0x0010020A68
  632. #define A_SCD_TRACE_EVENT_6 0x0010020A70
  633. #define A_SCD_TRACE_EVENT_7 0x0010020A78
  634. #define A_SCD_TRACE_SEQUENCE_4 0x0010020A80
  635. #define A_SCD_TRACE_SEQUENCE_5 0x0010020A88
  636. #define A_SCD_TRACE_SEQUENCE_6 0x0010020A90
  637. #define A_SCD_TRACE_SEQUENCE_7 0x0010020A98
  638. /* *********************************************************************
  639. * System Generic DMA Registers
  640. ********************************************************************* */
  641. #define A_DM_0 0x0010020B00
  642. #define A_DM_1 0x0010020B20
  643. #define A_DM_2 0x0010020B40
  644. #define A_DM_3 0x0010020B60
  645. #define DM_REGISTER_SPACING 0x20
  646. #define DM_NUM_CHANNELS 4
  647. #define A_DM_BASE(idx) (A_DM_0 + ((idx) * DM_REGISTER_SPACING))
  648. #define A_DM_REGISTER(idx,reg) (A_DM_BASE(idx) + (reg))
  649. #define R_DM_DSCR_BASE 0x0000000000
  650. #define R_DM_DSCR_COUNT 0x0000000008
  651. #define R_DM_CUR_DSCR_ADDR 0x0000000010
  652. #define R_DM_DSCR_BASE_DEBUG 0x0000000018
  653. #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1)
  654. #define A_DM_PARTIAL_0 0x0010020ba0
  655. #define A_DM_PARTIAL_1 0x0010020ba8
  656. #define A_DM_PARTIAL_2 0x0010020bb0
  657. #define A_DM_PARTIAL_3 0x0010020bb8
  658. #define DM_PARTIAL_REGISTER_SPACING 0x8
  659. #define A_DM_PARTIAL(idx) (A_DM_PARTIAL_0 + ((idx) * DM_PARTIAL_REGISTER_SPACING))
  660. #endif /* 1250 PASS3 || 112x PASS1 */
  661. #if SIBYTE_HDR_FEATURE(1250, PASS3) || SIBYTE_HDR_FEATURE(112x, PASS1)
  662. #define A_DM_CRC_0 0x0010020b80
  663. #define A_DM_CRC_1 0x0010020b90
  664. #define DM_CRC_REGISTER_SPACING 0x10
  665. #define DM_CRC_NUM_CHANNELS 2
  666. #define A_DM_CRC_BASE(idx) (A_DM_CRC_0 + ((idx) * DM_CRC_REGISTER_SPACING))
  667. #define A_DM_CRC_REGISTER(idx,reg) (A_DM_CRC_BASE(idx) + (reg))
  668. #define R_CRC_DEF_0 0x00
  669. #define R_CTCP_DEF_0 0x08
  670. #endif /* 1250 PASS3 || 112x PASS1 */
  671. /* *********************************************************************
  672. * Physical Address Map
  673. ********************************************************************* */
  674. #if SIBYTE_HDR_FEATURE_1250_112x
  675. #define A_PHYS_MEMORY_0 _SB_MAKE64(0x0000000000)
  676. #define A_PHYS_MEMORY_SIZE _SB_MAKE64((256*1024*1024))
  677. #define A_PHYS_SYSTEM_CTL _SB_MAKE64(0x0010000000)
  678. #define A_PHYS_IO_SYSTEM _SB_MAKE64(0x0010060000)
  679. #define A_PHYS_GENBUS _SB_MAKE64(0x0010090000)
  680. #define A_PHYS_GENBUS_END _SB_MAKE64(0x0040000000)
  681. #define A_PHYS_LDTPCI_IO_MATCH_BYTES_32 _SB_MAKE64(0x0040000000)
  682. #define A_PHYS_LDTPCI_IO_MATCH_BITS_32 _SB_MAKE64(0x0060000000)
  683. #define A_PHYS_MEMORY_1 _SB_MAKE64(0x0080000000)
  684. #define A_PHYS_MEMORY_2 _SB_MAKE64(0x0090000000)
  685. #define A_PHYS_MEMORY_3 _SB_MAKE64(0x00C0000000)
  686. #define A_PHYS_L2_CACHE_TEST _SB_MAKE64(0x00D0000000)
  687. #define A_PHYS_LDT_SPECIAL_MATCH_BYTES _SB_MAKE64(0x00D8000000)
  688. #define A_PHYS_LDTPCI_IO_MATCH_BYTES _SB_MAKE64(0x00DC000000)
  689. #define A_PHYS_LDTPCI_CFG_MATCH_BYTES _SB_MAKE64(0x00DE000000)
  690. #define A_PHYS_LDT_SPECIAL_MATCH_BITS _SB_MAKE64(0x00F8000000)
  691. #define A_PHYS_LDTPCI_IO_MATCH_BITS _SB_MAKE64(0x00FC000000)
  692. #define A_PHYS_LDTPCI_CFG_MATCH_BITS _SB_MAKE64(0x00FE000000)
  693. #define A_PHYS_MEMORY_EXP _SB_MAKE64(0x0100000000)
  694. #define A_PHYS_MEMORY_EXP_SIZE _SB_MAKE64((508*1024*1024*1024))
  695. #define A_PHYS_LDT_EXP _SB_MAKE64(0x8000000000)
  696. #define A_PHYS_PCI_FULLACCESS_BYTES _SB_MAKE64(0xF000000000)
  697. #define A_PHYS_PCI_FULLACCESS_BITS _SB_MAKE64(0xF100000000)
  698. #define A_PHYS_RESERVED _SB_MAKE64(0xF200000000)
  699. #define A_PHYS_RESERVED_SPECIAL_LDT _SB_MAKE64(0xFD00000000)
  700. #define A_PHYS_L2CACHE_WAY_SIZE _SB_MAKE64(0x0000020000)
  701. #define PHYS_L2CACHE_NUM_WAYS 4
  702. #define A_PHYS_L2CACHE_TOTAL_SIZE _SB_MAKE64(0x0000080000)
  703. #define A_PHYS_L2CACHE_WAY0 _SB_MAKE64(0x00D0180000)
  704. #define A_PHYS_L2CACHE_WAY1 _SB_MAKE64(0x00D01A0000)
  705. #define A_PHYS_L2CACHE_WAY2 _SB_MAKE64(0x00D01C0000)
  706. #define A_PHYS_L2CACHE_WAY3 _SB_MAKE64(0x00D01E0000)
  707. #endif
  708. #endif