maltaint.h 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * ########################################################################
  6. *
  7. * This program is free software; you can distribute it and/or modify it
  8. * under the terms of the GNU General Public License (Version 2) as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  19. *
  20. * ########################################################################
  21. *
  22. * Defines for the Malta interrupt controller.
  23. *
  24. */
  25. #ifndef _MIPS_MALTAINT_H
  26. #define _MIPS_MALTAINT_H
  27. /*
  28. * Interrupts 0..15 are used for Malta ISA compatible interrupts
  29. */
  30. #define MALTA_INT_BASE 0
  31. /*
  32. * Interrupts 16..23 are used for Malta CPU interrupts (nonEIC mode)
  33. */
  34. #define MIPSCPU_INT_BASE 16
  35. /* CPU interrupt offsets */
  36. #define MIPSCPU_INT_SW0 0
  37. #define MIPSCPU_INT_SW1 1
  38. #define MIPSCPU_INT_MB0 2
  39. #define MIPSCPU_INT_I8259A MIPSCPU_INT_MB0
  40. #define MIPSCPU_INT_MB1 3
  41. #define MIPSCPU_INT_SMI MIPSCPU_INT_MB1
  42. #define MIPSCPU_INT_MB2 4
  43. #define MIPSCPU_INT_MB3 5
  44. #define MIPSCPU_INT_COREHI MIPSCPU_INT_MB3
  45. #define MIPSCPU_INT_MB4 6
  46. #define MIPSCPU_INT_CORELO MIPSCPU_INT_MB4
  47. #define MIPSCPU_INT_CPUCTR 7
  48. /*
  49. * Interrupts 64..127 are used for Soc-it Classic interrupts
  50. */
  51. #define MSC01C_INT_BASE 64
  52. /* SOC-it Classic interrupt offsets */
  53. #define MSC01C_INT_TMR 0
  54. #define MSC01C_INT_PCI 1
  55. /*
  56. * Interrupts 64..127 are used for Soc-it EIC interrupts
  57. */
  58. #define MSC01E_INT_BASE 64
  59. /* SOC-it EIC interrupt offsets */
  60. #define MSC01E_INT_SW0 1
  61. #define MSC01E_INT_SW1 2
  62. #define MSC01E_INT_MB0 3
  63. #define MSC01E_INT_I8259A MSC01E_INT_MB0
  64. #define MSC01E_INT_MB1 4
  65. #define MSC01E_INT_SMI MSC01E_INT_MB1
  66. #define MSC01E_INT_MB2 5
  67. #define MSC01E_INT_MB3 6
  68. #define MSC01E_INT_COREHI MSC01E_INT_MB3
  69. #define MSC01E_INT_MB4 7
  70. #define MSC01E_INT_CORELO MSC01E_INT_MB4
  71. #define MSC01E_INT_TMR 8
  72. #define MSC01E_INT_PCI 9
  73. #define MSC01E_INT_PERFCTR 10
  74. #define MSC01E_INT_CPUCTR 11
  75. #ifndef __ASSEMBLY__
  76. extern void maltaint_init(void);
  77. #endif
  78. #endif /* !(_MIPS_MALTAINT_H) */