malta.h 2.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475
  1. /*
  2. * Carsten Langgaard, carstenl@mips.com
  3. * Copyright (C) 2000 MIPS Technologies, Inc. All rights reserved.
  4. *
  5. * This program is free software; you can distribute it and/or modify it
  6. * under the terms of the GNU General Public License (Version 2) as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along
  15. * with this program; if not, write to the Free Software Foundation, Inc.,
  16. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  17. *
  18. * Defines of the Malta board specific address-MAP, registers, etc.
  19. */
  20. #ifndef __ASM_MIPS_BOARDS_MALTA_H
  21. #define __ASM_MIPS_BOARDS_MALTA_H
  22. #include <asm/addrspace.h>
  23. #include <asm/io.h>
  24. #include <asm/mips-boards/msc01_pci.h>
  25. #include <asm/gt64120.h>
  26. /*
  27. * Malta I/O ports base address for the Galileo GT64120 and Algorithmics
  28. * Bonito system controllers.
  29. */
  30. #define MALTA_GT_PORT_BASE get_gt_port_base(GT_PCI0IOLD_OFS)
  31. #define MALTA_BONITO_PORT_BASE ((unsigned long)ioremap (0x1fd00000, 0x10000))
  32. #define MALTA_MSC_PORT_BASE get_msc_port_base(MSC01_PCI_SC2PIOBASL)
  33. static inline unsigned long get_gt_port_base(unsigned long reg)
  34. {
  35. unsigned long addr;
  36. addr = GT_READ(reg);
  37. return (unsigned long) ioremap (((addr & 0xffff) << 21), 0x10000);
  38. }
  39. static inline unsigned long get_msc_port_base(unsigned long reg)
  40. {
  41. unsigned long addr;
  42. MSC_READ(reg, addr);
  43. return (unsigned long) ioremap(addr, 0x10000);
  44. }
  45. /*
  46. * Malta RTC-device indirect register access.
  47. */
  48. #define MALTA_RTC_ADR_REG 0x70
  49. #define MALTA_RTC_DAT_REG 0x71
  50. /*
  51. * Malta SMSC FDC37M817 Super I/O Controller register.
  52. */
  53. #define SMSC_CONFIG_REG 0x3f0
  54. #define SMSC_DATA_REG 0x3f1
  55. #define SMSC_CONFIG_DEVNUM 0x7
  56. #define SMSC_CONFIG_ACTIVATE 0x30
  57. #define SMSC_CONFIG_ENTER 0x55
  58. #define SMSC_CONFIG_EXIT 0xaa
  59. #define SMSC_CONFIG_DEVNUM_FLOPPY 0
  60. #define SMSC_CONFIG_ACTIVATE_ENABLE 1
  61. #define SMSC_WRITE(x,a) outb(x,a)
  62. #define MALTA_JMPRS_REG 0x1f000210
  63. #endif /* __ASM_MIPS_BOARDS_MALTA_H */