pb1200.h 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255
  1. /*
  2. * AMD Alchemy PB1200 Referrence Board
  3. * Board Registers defines.
  4. *
  5. * ########################################################################
  6. *
  7. * This program is free software; you can distribute it and/or modify it
  8. * under the terms of the GNU General Public License (Version 2) as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  14. * for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along
  17. * with this program; if not, write to the Free Software Foundation, Inc.,
  18. * 59 Temple Place - Suite 330, Boston MA 02111-1307, USA.
  19. *
  20. * ########################################################################
  21. *
  22. *
  23. */
  24. #ifndef __ASM_PB1200_H
  25. #define __ASM_PB1200_H
  26. #include <linux/types.h>
  27. // This is defined in au1000.h with bogus value
  28. #undef AU1X00_EXTERNAL_INT
  29. #define DBDMA_AC97_TX_CHAN DSCR_CMD0_PSC1_TX
  30. #define DBDMA_AC97_RX_CHAN DSCR_CMD0_PSC1_RX
  31. #define DBDMA_I2S_TX_CHAN DSCR_CMD0_PSC1_TX
  32. #define DBDMA_I2S_RX_CHAN DSCR_CMD0_PSC1_RX
  33. /* SPI and SMB are muxed on the Pb1200 board.
  34. Refer to board documentation.
  35. */
  36. #define SPI_PSC_BASE PSC0_BASE_ADDR
  37. #define SMBUS_PSC_BASE PSC0_BASE_ADDR
  38. /* AC97 and I2S are muxed on the Pb1200 board.
  39. Refer to board documentation.
  40. */
  41. #define AC97_PSC_BASE PSC1_BASE_ADDR
  42. #define I2S_PSC_BASE PSC1_BASE_ADDR
  43. #define BCSR_KSEG1_ADDR 0xAD800000
  44. typedef volatile struct
  45. {
  46. /*00*/ u16 whoami;
  47. u16 reserved0;
  48. /*04*/ u16 status;
  49. u16 reserved1;
  50. /*08*/ u16 switches;
  51. u16 reserved2;
  52. /*0C*/ u16 resets;
  53. u16 reserved3;
  54. /*10*/ u16 pcmcia;
  55. u16 reserved4;
  56. /*14*/ u16 board;
  57. u16 reserved5;
  58. /*18*/ u16 disk_leds;
  59. u16 reserved6;
  60. /*1C*/ u16 system;
  61. u16 reserved7;
  62. /*20*/ u16 intclr;
  63. u16 reserved8;
  64. /*24*/ u16 intset;
  65. u16 reserved9;
  66. /*28*/ u16 intclr_mask;
  67. u16 reserved10;
  68. /*2C*/ u16 intset_mask;
  69. u16 reserved11;
  70. /*30*/ u16 sig_status;
  71. u16 reserved12;
  72. /*34*/ u16 int_status;
  73. u16 reserved13;
  74. /*38*/ u16 reserved14;
  75. u16 reserved15;
  76. /*3C*/ u16 reserved16;
  77. u16 reserved17;
  78. } BCSR;
  79. static BCSR * const bcsr = (BCSR *)BCSR_KSEG1_ADDR;
  80. /*
  81. * Register bit definitions for the BCSRs
  82. */
  83. #define BCSR_WHOAMI_DCID 0x000F
  84. #define BCSR_WHOAMI_CPLD 0x00F0
  85. #define BCSR_WHOAMI_BOARD 0x0F00
  86. #define BCSR_STATUS_PCMCIA0VS 0x0003
  87. #define BCSR_STATUS_PCMCIA1VS 0x000C
  88. #define BCSR_STATUS_SWAPBOOT 0x0040
  89. #define BCSR_STATUS_FLASHBUSY 0x0100
  90. #define BCSR_STATUS_IDECBLID 0x0200
  91. #define BCSR_STATUS_SD0WP 0x0400
  92. #define BCSR_STATUS_SD1WP 0x0800
  93. #define BCSR_STATUS_U0RXD 0x1000
  94. #define BCSR_STATUS_U1RXD 0x2000
  95. #define BCSR_SWITCHES_OCTAL 0x00FF
  96. #define BCSR_SWITCHES_DIP_1 0x0080
  97. #define BCSR_SWITCHES_DIP_2 0x0040
  98. #define BCSR_SWITCHES_DIP_3 0x0020
  99. #define BCSR_SWITCHES_DIP_4 0x0010
  100. #define BCSR_SWITCHES_DIP_5 0x0008
  101. #define BCSR_SWITCHES_DIP_6 0x0004
  102. #define BCSR_SWITCHES_DIP_7 0x0002
  103. #define BCSR_SWITCHES_DIP_8 0x0001
  104. #define BCSR_SWITCHES_ROTARY 0x0F00
  105. #define BCSR_RESETS_ETH 0x0001
  106. #define BCSR_RESETS_CAMERA 0x0002
  107. #define BCSR_RESETS_DC 0x0004
  108. #define BCSR_RESETS_IDE 0x0008
  109. /* not resets but in the same register */
  110. #define BCSR_RESETS_WSCFSM 0x0800
  111. #define BCSR_RESETS_PCS0MUX 0x1000
  112. #define BCSR_RESETS_PCS1MUX 0x2000
  113. #define BCSR_RESETS_SPISEL 0x4000
  114. #define BCSR_RESETS_SD1MUX 0x8000
  115. #define BCSR_PCMCIA_PC0VPP 0x0003
  116. #define BCSR_PCMCIA_PC0VCC 0x000C
  117. #define BCSR_PCMCIA_PC0DRVEN 0x0010
  118. #define BCSR_PCMCIA_PC0RST 0x0080
  119. #define BCSR_PCMCIA_PC1VPP 0x0300
  120. #define BCSR_PCMCIA_PC1VCC 0x0C00
  121. #define BCSR_PCMCIA_PC1DRVEN 0x1000
  122. #define BCSR_PCMCIA_PC1RST 0x8000
  123. #define BCSR_BOARD_LCDVEE 0x0001
  124. #define BCSR_BOARD_LCDVDD 0x0002
  125. #define BCSR_BOARD_LCDBL 0x0004
  126. #define BCSR_BOARD_CAMSNAP 0x0010
  127. #define BCSR_BOARD_CAMPWR 0x0020
  128. #define BCSR_BOARD_SD0PWR 0x0040
  129. #define BCSR_BOARD_SD1PWR 0x0080
  130. #define BCSR_LEDS_DECIMALS 0x00FF
  131. #define BCSR_LEDS_LED0 0x0100
  132. #define BCSR_LEDS_LED1 0x0200
  133. #define BCSR_LEDS_LED2 0x0400
  134. #define BCSR_LEDS_LED3 0x0800
  135. #define BCSR_SYSTEM_VDDI 0x001F
  136. #define BCSR_SYSTEM_POWEROFF 0x4000
  137. #define BCSR_SYSTEM_RESET 0x8000
  138. /* Bit positions for the different interrupt sources */
  139. #define BCSR_INT_IDE 0x0001
  140. #define BCSR_INT_ETH 0x0002
  141. #define BCSR_INT_PC0 0x0004
  142. #define BCSR_INT_PC0STSCHG 0x0008
  143. #define BCSR_INT_PC1 0x0010
  144. #define BCSR_INT_PC1STSCHG 0x0020
  145. #define BCSR_INT_DC 0x0040
  146. #define BCSR_INT_FLASHBUSY 0x0080
  147. #define BCSR_INT_PC0INSERT 0x0100
  148. #define BCSR_INT_PC0EJECT 0x0200
  149. #define BCSR_INT_PC1INSERT 0x0400
  150. #define BCSR_INT_PC1EJECT 0x0800
  151. #define BCSR_INT_SD0INSERT 0x1000
  152. #define BCSR_INT_SD0EJECT 0x2000
  153. #define BCSR_INT_SD1INSERT 0x4000
  154. #define BCSR_INT_SD1EJECT 0x8000
  155. /* PCMCIA Db1x00 specific defines */
  156. #define PCMCIA_MAX_SOCK 1
  157. #define PCMCIA_NUM_SOCKS (PCMCIA_MAX_SOCK+1)
  158. /* VPP/VCC */
  159. #define SET_VCC_VPP(VCC, VPP, SLOT)\
  160. ((((VCC)<<2) | ((VPP)<<0)) << ((SLOT)*8))
  161. #define AU1XXX_SMC91111_PHYS_ADDR (0x0D000300)
  162. #define AU1XXX_SMC91111_IRQ PB1200_ETH_INT
  163. #define AU1XXX_ATA_PHYS_ADDR (0x0C800000)
  164. #define AU1XXX_ATA_PHYS_LEN (0x100)
  165. #define AU1XXX_ATA_REG_OFFSET (5)
  166. #define AU1XXX_ATA_INT PB1200_IDE_INT
  167. #define AU1XXX_ATA_DDMA_REQ DSCR_CMD0_DMA_REQ1;
  168. #define AU1XXX_ATA_RQSIZE 128
  169. #define NAND_PHYS_ADDR 0x1C000000
  170. /* Timing values as described in databook, * ns value stripped of
  171. * lower 2 bits.
  172. * These defines are here rather than an SOC1200 generic file because
  173. * the parts chosen on another board may be different and may require
  174. * different timings.
  175. */
  176. #define NAND_T_H (18 >> 2)
  177. #define NAND_T_PUL (30 >> 2)
  178. #define NAND_T_SU (30 >> 2)
  179. #define NAND_T_WH (30 >> 2)
  180. /* Bitfield shift amounts */
  181. #define NAND_T_H_SHIFT 0
  182. #define NAND_T_PUL_SHIFT 4
  183. #define NAND_T_SU_SHIFT 8
  184. #define NAND_T_WH_SHIFT 12
  185. #define NAND_TIMING ((NAND_T_H & 0xF) << NAND_T_H_SHIFT) | \
  186. ((NAND_T_PUL & 0xF) << NAND_T_PUL_SHIFT) | \
  187. ((NAND_T_SU & 0xF) << NAND_T_SU_SHIFT) | \
  188. ((NAND_T_WH & 0xF) << NAND_T_WH_SHIFT)
  189. /*
  190. * External Interrupts for Pb1200 as of 8/6/2004.
  191. * Bit positions in the CPLD registers can be calculated by taking
  192. * the interrupt define and subtracting the PB1200_INT_BEGIN value.
  193. * *example: IDE bis pos is = 64 - 64
  194. ETH bit pos is = 65 - 64
  195. */
  196. #define PB1200_INT_BEGIN (AU1000_LAST_INTC1_INT + 1)
  197. #define PB1200_IDE_INT (PB1200_INT_BEGIN + 0)
  198. #define PB1200_ETH_INT (PB1200_INT_BEGIN + 1)
  199. #define PB1200_PC0_INT (PB1200_INT_BEGIN + 2)
  200. #define PB1200_PC0_STSCHG_INT (PB1200_INT_BEGIN + 3)
  201. #define PB1200_PC1_INT (PB1200_INT_BEGIN + 4)
  202. #define PB1200_PC1_STSCHG_INT (PB1200_INT_BEGIN + 5)
  203. #define PB1200_DC_INT (PB1200_INT_BEGIN + 6)
  204. #define PB1200_FLASHBUSY_INT (PB1200_INT_BEGIN + 7)
  205. #define PB1200_PC0_INSERT_INT (PB1200_INT_BEGIN + 8)
  206. #define PB1200_PC0_EJECT_INT (PB1200_INT_BEGIN + 9)
  207. #define PB1200_PC1_INSERT_INT (PB1200_INT_BEGIN + 10)
  208. #define PB1200_PC1_EJECT_INT (PB1200_INT_BEGIN + 11)
  209. #define PB1200_SD0_INSERT_INT (PB1200_INT_BEGIN + 12)
  210. #define PB1200_SD0_EJECT_INT (PB1200_INT_BEGIN + 13)
  211. #define PB1200_SD1_INSERT_INT (PB1200_INT_BEGIN + 14)
  212. #define PB1200_SD1_EJECT_INT (PB1200_INT_BEGIN + 15)
  213. #define PB1200_INT_END (PB1200_INT_BEGIN + 15)
  214. /* For drivers/pcmcia/au1000_db1x00.c */
  215. #define BOARD_PC0_INT PB1200_PC0_INT
  216. #define BOARD_PC1_INT PB1200_PC1_INT
  217. #define BOARD_CARD_INSERTED(SOCKET) bcsr->sig_status & (1<<(8+(2*SOCKET)))
  218. /* Nand chip select */
  219. #define NAND_CS 1
  220. #endif /* __ASM_PB1200_H */