mcfuart.h 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207
  1. /****************************************************************************/
  2. /*
  3. * mcfuart.h -- ColdFire internal UART support defines.
  4. *
  5. * (C) Copyright 1999-2003, Greg Ungerer (gerg@snapgear.com)
  6. * (C) Copyright 2000, Lineo Inc. (www.lineo.com)
  7. */
  8. /****************************************************************************/
  9. #ifndef mcfuart_h
  10. #define mcfuart_h
  11. /****************************************************************************/
  12. /*
  13. * Define the base address of the UARTS within the MBAR address
  14. * space.
  15. */
  16. #if defined(CONFIG_M5272)
  17. #define MCFUART_BASE1 0x100 /* Base address of UART1 */
  18. #define MCFUART_BASE2 0x140 /* Base address of UART2 */
  19. #elif defined(CONFIG_M5204) || defined(CONFIG_M5206) || defined(CONFIG_M5206e)
  20. #if defined(CONFIG_NETtel)
  21. #define MCFUART_BASE1 0x180 /* Base address of UART1 */
  22. #define MCFUART_BASE2 0x140 /* Base address of UART2 */
  23. #else
  24. #define MCFUART_BASE1 0x140 /* Base address of UART1 */
  25. #define MCFUART_BASE2 0x180 /* Base address of UART2 */
  26. #endif
  27. #elif defined(CONFIG_M523x) || defined(CONFIG_M527x) || defined(CONFIG_M528x)
  28. #define MCFUART_BASE1 0x200 /* Base address of UART1 */
  29. #define MCFUART_BASE2 0x240 /* Base address of UART2 */
  30. #define MCFUART_BASE3 0x280 /* Base address of UART3 */
  31. #elif defined(CONFIG_M5249) || defined(CONFIG_M5307) || defined(CONFIG_M5407)
  32. #if defined(CONFIG_NETtel) || defined(CONFIG_DISKtel) || defined(CONFIG_SECUREEDGEMP3)
  33. #define MCFUART_BASE1 0x200 /* Base address of UART1 */
  34. #define MCFUART_BASE2 0x1c0 /* Base address of UART2 */
  35. #else
  36. #define MCFUART_BASE1 0x1c0 /* Base address of UART1 */
  37. #define MCFUART_BASE2 0x200 /* Base address of UART2 */
  38. #endif
  39. #elif defined(CONFIG_M520x)
  40. #define MCFUART_BASE1 0x60000 /* Base address of UART1 */
  41. #define MCFUART_BASE2 0x64000 /* Base address of UART2 */
  42. #define MCFUART_BASE3 0x68000 /* Base address of UART2 */
  43. #elif defined(CONFIG_M532x)
  44. #define MCFUART_BASE1 0xfc060000 /* Base address of UART1 */
  45. #define MCFUART_BASE2 0xfc064000 /* Base address of UART2 */
  46. #define MCFUART_BASE3 0xfc068000 /* Base address of UART3 */
  47. #endif
  48. /*
  49. * Define the ColdFire UART register set addresses.
  50. */
  51. #define MCFUART_UMR 0x00 /* Mode register (r/w) */
  52. #define MCFUART_USR 0x04 /* Status register (r) */
  53. #define MCFUART_UCSR 0x04 /* Clock Select (w) */
  54. #define MCFUART_UCR 0x08 /* Command register (w) */
  55. #define MCFUART_URB 0x0c /* Receiver Buffer (r) */
  56. #define MCFUART_UTB 0x0c /* Transmit Buffer (w) */
  57. #define MCFUART_UIPCR 0x10 /* Input Port Change (r) */
  58. #define MCFUART_UACR 0x10 /* Auxiliary Control (w) */
  59. #define MCFUART_UISR 0x14 /* Interrup Status (r) */
  60. #define MCFUART_UIMR 0x14 /* Interrupt Mask (w) */
  61. #define MCFUART_UBG1 0x18 /* Baud Rate MSB (r/w) */
  62. #define MCFUART_UBG2 0x1c /* Baud Rate LSB (r/w) */
  63. #ifdef CONFIG_M5272
  64. #define MCFUART_UTF 0x28 /* Transmitter FIFO (r/w) */
  65. #define MCFUART_URF 0x2c /* Receiver FIFO (r/w) */
  66. #define MCFUART_UFPD 0x30 /* Frac Prec. Divider (r/w) */
  67. #else
  68. #define MCFUART_UIVR 0x30 /* Interrupt Vector (r/w) */
  69. #endif
  70. #define MCFUART_UIPR 0x34 /* Input Port (r) */
  71. #define MCFUART_UOP1 0x38 /* Output Port Bit Set (w) */
  72. #define MCFUART_UOP0 0x3c /* Output Port Bit Reset (w) */
  73. /*
  74. * Define bit flags in Mode Register 1 (MR1).
  75. */
  76. #define MCFUART_MR1_RXRTS 0x80 /* Auto RTS flow control */
  77. #define MCFUART_MR1_RXIRQFULL 0x40 /* RX IRQ type FULL */
  78. #define MCFUART_MR1_RXIRQRDY 0x00 /* RX IRQ type RDY */
  79. #define MCFUART_MR1_RXERRBLOCK 0x20 /* RX block error mode */
  80. #define MCFUART_MR1_RXERRCHAR 0x00 /* RX char error mode */
  81. #define MCFUART_MR1_PARITYNONE 0x10 /* No parity */
  82. #define MCFUART_MR1_PARITYEVEN 0x00 /* Even parity */
  83. #define MCFUART_MR1_PARITYODD 0x04 /* Odd parity */
  84. #define MCFUART_MR1_PARITYSPACE 0x08 /* Space parity */
  85. #define MCFUART_MR1_PARITYMARK 0x0c /* Mark parity */
  86. #define MCFUART_MR1_CS5 0x00 /* 5 bits per char */
  87. #define MCFUART_MR1_CS6 0x01 /* 6 bits per char */
  88. #define MCFUART_MR1_CS7 0x02 /* 7 bits per char */
  89. #define MCFUART_MR1_CS8 0x03 /* 8 bits per char */
  90. /*
  91. * Define bit flags in Mode Register 2 (MR2).
  92. */
  93. #define MCFUART_MR2_LOOPBACK 0x80 /* Loopback mode */
  94. #define MCFUART_MR2_REMOTELOOP 0xc0 /* Remote loopback mode */
  95. #define MCFUART_MR2_AUTOECHO 0x40 /* Automatic echo */
  96. #define MCFUART_MR2_TXRTS 0x20 /* Assert RTS on TX */
  97. #define MCFUART_MR2_TXCTS 0x10 /* Auto CTS flow control */
  98. #define MCFUART_MR2_STOP1 0x07 /* 1 stop bit */
  99. #define MCFUART_MR2_STOP15 0x08 /* 1.5 stop bits */
  100. #define MCFUART_MR2_STOP2 0x0f /* 2 stop bits */
  101. /*
  102. * Define bit flags in Status Register (USR).
  103. */
  104. #define MCFUART_USR_RXBREAK 0x80 /* Received BREAK */
  105. #define MCFUART_USR_RXFRAMING 0x40 /* Received framing error */
  106. #define MCFUART_USR_RXPARITY 0x20 /* Received parity error */
  107. #define MCFUART_USR_RXOVERRUN 0x10 /* Received overrun error */
  108. #define MCFUART_USR_TXEMPTY 0x08 /* Transmitter empty */
  109. #define MCFUART_USR_TXREADY 0x04 /* Transmitter ready */
  110. #define MCFUART_USR_RXFULL 0x02 /* Receiver full */
  111. #define MCFUART_USR_RXREADY 0x01 /* Receiver ready */
  112. #define MCFUART_USR_RXERR (MCFUART_USR_RXBREAK | MCFUART_USR_RXFRAMING | \
  113. MCFUART_USR_RXPARITY | MCFUART_USR_RXOVERRUN)
  114. /*
  115. * Define bit flags in Clock Select Register (UCSR).
  116. */
  117. #define MCFUART_UCSR_RXCLKTIMER 0xd0 /* RX clock is timer */
  118. #define MCFUART_UCSR_RXCLKEXT16 0xe0 /* RX clock is external x16 */
  119. #define MCFUART_UCSR_RXCLKEXT1 0xf0 /* RX clock is external x1 */
  120. #define MCFUART_UCSR_TXCLKTIMER 0x0d /* TX clock is timer */
  121. #define MCFUART_UCSR_TXCLKEXT16 0x0e /* TX clock is external x16 */
  122. #define MCFUART_UCSR_TXCLKEXT1 0x0f /* TX clock is external x1 */
  123. /*
  124. * Define bit flags in Command Register (UCR).
  125. */
  126. #define MCFUART_UCR_CMDNULL 0x00 /* No command */
  127. #define MCFUART_UCR_CMDRESETMRPTR 0x10 /* Reset MR pointer */
  128. #define MCFUART_UCR_CMDRESETRX 0x20 /* Reset receiver */
  129. #define MCFUART_UCR_CMDRESETTX 0x30 /* Reset transmitter */
  130. #define MCFUART_UCR_CMDRESETERR 0x40 /* Reset error status */
  131. #define MCFUART_UCR_CMDRESETBREAK 0x50 /* Reset BREAK change */
  132. #define MCFUART_UCR_CMDBREAKSTART 0x60 /* Start BREAK */
  133. #define MCFUART_UCR_CMDBREAKSTOP 0x70 /* Stop BREAK */
  134. #define MCFUART_UCR_TXNULL 0x00 /* No TX command */
  135. #define MCFUART_UCR_TXENABLE 0x04 /* Enable TX */
  136. #define MCFUART_UCR_TXDISABLE 0x08 /* Disable TX */
  137. #define MCFUART_UCR_RXNULL 0x00 /* No RX command */
  138. #define MCFUART_UCR_RXENABLE 0x01 /* Enable RX */
  139. #define MCFUART_UCR_RXDISABLE 0x02 /* Disable RX */
  140. /*
  141. * Define bit flags in Input Port Change Register (UIPCR).
  142. */
  143. #define MCFUART_UIPCR_CTSCOS 0x10 /* CTS change of state */
  144. #define MCFUART_UIPCR_CTS 0x01 /* CTS value */
  145. /*
  146. * Define bit flags in Input Port Register (UIP).
  147. */
  148. #define MCFUART_UIPR_CTS 0x01 /* CTS value */
  149. /*
  150. * Define bit flags in Output Port Registers (UOP).
  151. * Clear bit by writing to UOP0, set by writing to UOP1.
  152. */
  153. #define MCFUART_UOP_RTS 0x01 /* RTS set or clear */
  154. /*
  155. * Define bit flags in the Auxiliary Control Register (UACR).
  156. */
  157. #define MCFUART_UACR_IEC 0x01 /* Input enable control */
  158. /*
  159. * Define bit flags in Interrupt Status Register (UISR).
  160. * These same bits are used for the Interrupt Mask Register (UIMR).
  161. */
  162. #define MCFUART_UIR_COS 0x80 /* Change of state (CTS) */
  163. #define MCFUART_UIR_DELTABREAK 0x04 /* Break start or stop */
  164. #define MCFUART_UIR_RXREADY 0x02 /* Receiver ready */
  165. #define MCFUART_UIR_TXREADY 0x01 /* Transmitter ready */
  166. #ifdef CONFIG_M5272
  167. /*
  168. * Define bit flags in the Transmitter FIFO Register (UTF).
  169. */
  170. #define MCFUART_UTF_TXB 0x1f /* Transmitter data level */
  171. #define MCFUART_UTF_FULL 0x20 /* Transmitter fifo full */
  172. #define MCFUART_UTF_TXS 0xc0 /* Transmitter status */
  173. /*
  174. * Define bit flags in the Receiver FIFO Register (URF).
  175. */
  176. #define MCFUART_URF_RXB 0x1f /* Receiver data level */
  177. #define MCFUART_URF_FULL 0x20 /* Receiver fifo full */
  178. #define MCFUART_URF_RXS 0xc0 /* Receiver status */
  179. #endif
  180. /****************************************************************************/
  181. #endif /* mcfuart_h */