regs-mem.h 7.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214
  1. /* linux/include/asm-arm/arch-s3c2410/regs-mem.h
  2. *
  3. * Copyright (c) 2004 Simtec Electronics <linux@simtec.co.uk>
  4. * http://www.simtec.co.uk/products/SWLINUX/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * S3C2410 Memory Control register definitions
  11. */
  12. #ifndef __ASM_ARM_MEMREGS_H
  13. #define __ASM_ARM_MEMREGS_H "$Id: regs.h,v 1.8 2003/05/01 15:55:41 ben Exp $"
  14. #ifndef S3C2410_MEMREG
  15. #define S3C2410_MEMREG(x) (S3C24XX_VA_MEMCTRL + (x))
  16. #endif
  17. /* bus width, and wait state control */
  18. #define S3C2410_BWSCON S3C2410_MEMREG(0x0000)
  19. /* bank zero config - note, pinstrapped from OM pins! */
  20. #define S3C2410_BWSCON_DW0_16 (1<<1)
  21. #define S3C2410_BWSCON_DW0_32 (2<<1)
  22. /* bank one configs */
  23. #define S3C2410_BWSCON_DW1_8 (0<<4)
  24. #define S3C2410_BWSCON_DW1_16 (1<<4)
  25. #define S3C2410_BWSCON_DW1_32 (2<<4)
  26. #define S3C2410_BWSCON_WS1 (1<<6)
  27. #define S3C2410_BWSCON_ST1 (1<<7)
  28. /* bank 2 configurations */
  29. #define S3C2410_BWSCON_DW2_8 (0<<8)
  30. #define S3C2410_BWSCON_DW2_16 (1<<8)
  31. #define S3C2410_BWSCON_DW2_32 (2<<8)
  32. #define S3C2410_BWSCON_WS2 (1<<10)
  33. #define S3C2410_BWSCON_ST2 (1<<11)
  34. /* bank 3 configurations */
  35. #define S3C2410_BWSCON_DW3_8 (0<<12)
  36. #define S3C2410_BWSCON_DW3_16 (1<<12)
  37. #define S3C2410_BWSCON_DW3_32 (2<<12)
  38. #define S3C2410_BWSCON_WS3 (1<<14)
  39. #define S3C2410_BWSCON_ST3 (1<<15)
  40. /* bank 4 configurations */
  41. #define S3C2410_BWSCON_DW4_8 (0<<16)
  42. #define S3C2410_BWSCON_DW4_16 (1<<16)
  43. #define S3C2410_BWSCON_DW4_32 (2<<16)
  44. #define S3C2410_BWSCON_WS4 (1<<18)
  45. #define S3C2410_BWSCON_ST4 (1<<19)
  46. /* bank 5 configurations */
  47. #define S3C2410_BWSCON_DW5_8 (0<<20)
  48. #define S3C2410_BWSCON_DW5_16 (1<<20)
  49. #define S3C2410_BWSCON_DW5_32 (2<<20)
  50. #define S3C2410_BWSCON_WS5 (1<<22)
  51. #define S3C2410_BWSCON_ST5 (1<<23)
  52. /* bank 6 configurations */
  53. #define S3C2410_BWSCON_DW6_8 (0<<24)
  54. #define S3C2410_BWSCON_DW6_16 (1<<24)
  55. #define S3C2410_BWSCON_DW6_32 (2<<24)
  56. #define S3C2410_BWSCON_WS6 (1<<26)
  57. #define S3C2410_BWSCON_ST6 (1<<27)
  58. /* bank 7 configurations */
  59. #define S3C2410_BWSCON_DW7_8 (0<<28)
  60. #define S3C2410_BWSCON_DW7_16 (1<<28)
  61. #define S3C2410_BWSCON_DW7_32 (2<<28)
  62. #define S3C2410_BWSCON_WS7 (1<<30)
  63. #define S3C2410_BWSCON_ST7 (1<<31)
  64. /* memory set (rom, ram) */
  65. #define S3C2410_BANKCON0 S3C2410_MEMREG(0x0004)
  66. #define S3C2410_BANKCON1 S3C2410_MEMREG(0x0008)
  67. #define S3C2410_BANKCON2 S3C2410_MEMREG(0x000C)
  68. #define S3C2410_BANKCON3 S3C2410_MEMREG(0x0010)
  69. #define S3C2410_BANKCON4 S3C2410_MEMREG(0x0014)
  70. #define S3C2410_BANKCON5 S3C2410_MEMREG(0x0018)
  71. #define S3C2410_BANKCON6 S3C2410_MEMREG(0x001C)
  72. #define S3C2410_BANKCON7 S3C2410_MEMREG(0x0020)
  73. /* bank configuration registers */
  74. #define S3C2410_BANKCON_PMCnorm (0x00)
  75. #define S3C2410_BANKCON_PMC4 (0x01)
  76. #define S3C2410_BANKCON_PMC8 (0x02)
  77. #define S3C2410_BANKCON_PMC16 (0x03)
  78. /* bank configurations for banks 0..7, note banks
  79. * 6 and 7 have differnt configurations depending on
  80. * the memory type bits */
  81. #define S3C2410_BANKCON_Tacp2 (0x0 << 2)
  82. #define S3C2410_BANKCON_Tacp3 (0x1 << 2)
  83. #define S3C2410_BANKCON_Tacp4 (0x2 << 2)
  84. #define S3C2410_BANKCON_Tacp6 (0x3 << 2)
  85. #define S3C2410_BANKCON_Tcah0 (0x0 << 4)
  86. #define S3C2410_BANKCON_Tcah1 (0x1 << 4)
  87. #define S3C2410_BANKCON_Tcah2 (0x2 << 4)
  88. #define S3C2410_BANKCON_Tcah4 (0x3 << 4)
  89. #define S3C2410_BANKCON_Tcoh0 (0x0 << 6)
  90. #define S3C2410_BANKCON_Tcoh1 (0x1 << 6)
  91. #define S3C2410_BANKCON_Tcoh2 (0x2 << 6)
  92. #define S3C2410_BANKCON_Tcoh4 (0x3 << 6)
  93. #define S3C2410_BANKCON_Tacc1 (0x0 << 8)
  94. #define S3C2410_BANKCON_Tacc2 (0x1 << 8)
  95. #define S3C2410_BANKCON_Tacc3 (0x2 << 8)
  96. #define S3C2410_BANKCON_Tacc4 (0x3 << 8)
  97. #define S3C2410_BANKCON_Tacc6 (0x4 << 8)
  98. #define S3C2410_BANKCON_Tacc8 (0x5 << 8)
  99. #define S3C2410_BANKCON_Tacc10 (0x6 << 8)
  100. #define S3C2410_BANKCON_Tacc14 (0x7 << 8)
  101. #define S3C2410_BANKCON_Tcos0 (0x0 << 11)
  102. #define S3C2410_BANKCON_Tcos1 (0x1 << 11)
  103. #define S3C2410_BANKCON_Tcos2 (0x2 << 11)
  104. #define S3C2410_BANKCON_Tcos4 (0x3 << 11)
  105. #define S3C2410_BANKCON_Tacs0 (0x0 << 13)
  106. #define S3C2410_BANKCON_Tacs1 (0x1 << 13)
  107. #define S3C2410_BANKCON_Tacs2 (0x2 << 13)
  108. #define S3C2410_BANKCON_Tacs4 (0x3 << 13)
  109. #define S3C2410_BANKCON_SRAM (0x0 << 15)
  110. #define S3C2400_BANKCON_EDODRAM (0x2 << 15)
  111. #define S3C2410_BANKCON_SDRAM (0x3 << 15)
  112. /* next bits only for EDO DRAM in 6,7 */
  113. #define S3C2400_BANKCON_EDO_Trdc1 (0x00 << 4)
  114. #define S3C2400_BANKCON_EDO_Trdc2 (0x01 << 4)
  115. #define S3C2400_BANKCON_EDO_Trdc3 (0x02 << 4)
  116. #define S3C2400_BANKCON_EDO_Trdc4 (0x03 << 4)
  117. /* CAS pulse width */
  118. #define S3C2400_BANKCON_EDO_PULSE1 (0x00 << 3)
  119. #define S3C2400_BANKCON_EDO_PULSE2 (0x01 << 3)
  120. /* CAS pre-charge */
  121. #define S3C2400_BANKCON_EDO_TCP1 (0x00 << 2)
  122. #define S3C2400_BANKCON_EDO_TCP2 (0x01 << 2)
  123. /* control column address select */
  124. #define S3C2400_BANKCON_EDO_SCANb8 (0x00 << 0)
  125. #define S3C2400_BANKCON_EDO_SCANb9 (0x01 << 0)
  126. #define S3C2400_BANKCON_EDO_SCANb10 (0x02 << 0)
  127. #define S3C2400_BANKCON_EDO_SCANb11 (0x03 << 0)
  128. /* next bits only for SDRAM in 6,7 */
  129. #define S3C2410_BANKCON_Trdc2 (0x00 << 2)
  130. #define S3C2410_BANKCON_Trdc3 (0x01 << 2)
  131. #define S3C2410_BANKCON_Trdc4 (0x02 << 2)
  132. /* control column address select */
  133. #define S3C2410_BANKCON_SCANb8 (0x00 << 0)
  134. #define S3C2410_BANKCON_SCANb9 (0x01 << 0)
  135. #define S3C2410_BANKCON_SCANb10 (0x02 << 0)
  136. #define S3C2410_REFRESH S3C2410_MEMREG(0x0024)
  137. #define S3C2410_BANKSIZE S3C2410_MEMREG(0x0028)
  138. #define S3C2410_MRSRB6 S3C2410_MEMREG(0x002C)
  139. #define S3C2410_MRSRB7 S3C2410_MEMREG(0x0030)
  140. /* refresh control */
  141. #define S3C2410_REFRESH_REFEN (1<<23)
  142. #define S3C2410_REFRESH_SELF (1<<22)
  143. #define S3C2410_REFRESH_REFCOUNTER ((1<<11)-1)
  144. #define S3C2410_REFRESH_TRP_MASK (3<<20)
  145. #define S3C2410_REFRESH_TRP_2clk (0<<20)
  146. #define S3C2410_REFRESH_TRP_3clk (1<<20)
  147. #define S3C2410_REFRESH_TRP_4clk (2<<20)
  148. #define S3C2400_REFRESH_DRAM_TRP_MASK (3<<20)
  149. #define S3C2400_REFRESH_DRAM_TRP_1_5clk (0<<20)
  150. #define S3C2400_REFRESH_DRAM_TRP_2_5clk (1<<20)
  151. #define S3C2400_REFRESH_DRAM_TRP_3_5clk (2<<20)
  152. #define S3C2400_REFRESH_DRAM_TRP_4_5clk (3<<20)
  153. #define S3C2410_REFRESH_TSRC_MASK (3<<18)
  154. #define S3C2410_REFRESH_TSRC_4clk (0<<18)
  155. #define S3C2410_REFRESH_TSRC_5clk (1<<18)
  156. #define S3C2410_REFRESH_TSRC_6clk (2<<18)
  157. #define S3C2410_REFRESH_TSRC_7clk (3<<18)
  158. /* mode select register(s) */
  159. #define S3C2410_MRSRB_CL1 (0x00 << 4)
  160. #define S3C2410_MRSRB_CL2 (0x02 << 4)
  161. #define S3C2410_MRSRB_CL3 (0x03 << 4)
  162. /* bank size register */
  163. #define S3C2410_BANKSIZE_128M (0x2 << 0)
  164. #define S3C2410_BANKSIZE_64M (0x1 << 0)
  165. #define S3C2410_BANKSIZE_32M (0x0 << 0)
  166. #define S3C2410_BANKSIZE_16M (0x7 << 0)
  167. #define S3C2410_BANKSIZE_8M (0x6 << 0)
  168. #define S3C2410_BANKSIZE_4M (0x5 << 0)
  169. #define S3C2410_BANKSIZE_2M (0x4 << 0)
  170. #define S3C2410_BANKSIZE_MASK (0x7 << 0)
  171. #define S3C2400_BANKSIZE_MASK (0x4 << 0)
  172. #define S3C2410_BANKSIZE_SCLK_EN (1<<4)
  173. #define S3C2410_BANKSIZE_SCKE_EN (1<<5)
  174. #define S3C2410_BANKSIZE_BURST (1<<7)
  175. #endif /* __ASM_ARM_MEMREGS_H */