regs-clock.h 6.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /* linux/include/asm-arm/arch-s3c2410/regs-clock.h
  2. *
  3. * Copyright (c) 2003,2004,2005,2006 Simtec Electronics <linux@simtec.co.uk>
  4. * http://armlinux.simtec.co.uk/
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * S3C2410 clock register definitions
  11. */
  12. #ifndef __ASM_ARM_REGS_CLOCK
  13. #define __ASM_ARM_REGS_CLOCK "$Id: clock.h,v 1.4 2003/04/30 14:50:51 ben Exp $"
  14. #define S3C2410_CLKREG(x) ((x) + S3C24XX_VA_CLKPWR)
  15. #define S3C2410_PLLVAL(_m,_p,_s) ((_m) << 12 | ((_p) << 4) | ((_s)))
  16. #define S3C2410_LOCKTIME S3C2410_CLKREG(0x00)
  17. #define S3C2410_MPLLCON S3C2410_CLKREG(0x04)
  18. #define S3C2410_UPLLCON S3C2410_CLKREG(0x08)
  19. #define S3C2410_CLKCON S3C2410_CLKREG(0x0C)
  20. #define S3C2410_CLKSLOW S3C2410_CLKREG(0x10)
  21. #define S3C2410_CLKDIVN S3C2410_CLKREG(0x14)
  22. #define S3C2410_CLKCON_IDLE (1<<2)
  23. #define S3C2410_CLKCON_POWER (1<<3)
  24. #define S3C2410_CLKCON_NAND (1<<4)
  25. #define S3C2410_CLKCON_LCDC (1<<5)
  26. #define S3C2410_CLKCON_USBH (1<<6)
  27. #define S3C2410_CLKCON_USBD (1<<7)
  28. #define S3C2410_CLKCON_PWMT (1<<8)
  29. #define S3C2410_CLKCON_SDI (1<<9)
  30. #define S3C2410_CLKCON_UART0 (1<<10)
  31. #define S3C2410_CLKCON_UART1 (1<<11)
  32. #define S3C2410_CLKCON_UART2 (1<<12)
  33. #define S3C2410_CLKCON_GPIO (1<<13)
  34. #define S3C2410_CLKCON_RTC (1<<14)
  35. #define S3C2410_CLKCON_ADC (1<<15)
  36. #define S3C2410_CLKCON_IIC (1<<16)
  37. #define S3C2410_CLKCON_IIS (1<<17)
  38. #define S3C2410_CLKCON_SPI (1<<18)
  39. #define S3C2410_PLLCON_MDIVSHIFT 12
  40. #define S3C2410_PLLCON_PDIVSHIFT 4
  41. #define S3C2410_PLLCON_SDIVSHIFT 0
  42. #define S3C2410_PLLCON_MDIVMASK ((1<<(1+(19-12)))-1)
  43. #define S3C2410_PLLCON_PDIVMASK ((1<<5)-1)
  44. #define S3C2410_PLLCON_SDIVMASK 3
  45. /* DCLKCON register addresses in gpio.h */
  46. #define S3C2410_DCLKCON_DCLK0EN (1<<0)
  47. #define S3C2410_DCLKCON_DCLK0_PCLK (0<<1)
  48. #define S3C2410_DCLKCON_DCLK0_UCLK (1<<1)
  49. #define S3C2410_DCLKCON_DCLK0_DIV(x) (((x) - 1 )<<4)
  50. #define S3C2410_DCLKCON_DCLK0_CMP(x) (((x) - 1 )<<8)
  51. #define S3C2410_DCLKCON_DCLK0_DIV_MASK ((0xf)<<4)
  52. #define S3C2410_DCLKCON_DCLK0_CMP_MASK ((0xf)<<8)
  53. #define S3C2410_DCLKCON_DCLK1EN (1<<16)
  54. #define S3C2410_DCLKCON_DCLK1_PCLK (0<<17)
  55. #define S3C2410_DCLKCON_DCLK1_UCLK (1<<17)
  56. #define S3C2410_DCLKCON_DCLK1_DIV(x) (((x) - 1) <<20)
  57. #define S3C2410_DCLKCON_DCLK1_CMP(x) (((x) - 1) <<24)
  58. #define S3C2410_DCLKCON_DCLK1_DIV_MASK ((0xf) <<20)
  59. #define S3C2410_DCLKCON_DCLK1_CMP_MASK ((0xf) <<24)
  60. #define S3C2410_CLKDIVN_PDIVN (1<<0)
  61. #define S3C2410_CLKDIVN_HDIVN (1<<1)
  62. #define S3C2410_CLKSLOW_UCLK_OFF (1<<7)
  63. #define S3C2410_CLKSLOW_MPLL_OFF (1<<5)
  64. #define S3C2410_CLKSLOW_SLOW (1<<4)
  65. #define S3C2410_CLKSLOW_SLOWVAL(x) (x)
  66. #define S3C2410_CLKSLOW_GET_SLOWVAL(x) ((x) & 7)
  67. #ifndef __ASSEMBLY__
  68. #include <asm/div64.h>
  69. static inline unsigned int
  70. s3c2410_get_pll(unsigned int pllval, unsigned int baseclk)
  71. {
  72. unsigned int mdiv, pdiv, sdiv;
  73. uint64_t fvco;
  74. mdiv = pllval >> S3C2410_PLLCON_MDIVSHIFT;
  75. pdiv = pllval >> S3C2410_PLLCON_PDIVSHIFT;
  76. sdiv = pllval >> S3C2410_PLLCON_SDIVSHIFT;
  77. mdiv &= S3C2410_PLLCON_MDIVMASK;
  78. pdiv &= S3C2410_PLLCON_PDIVMASK;
  79. sdiv &= S3C2410_PLLCON_SDIVMASK;
  80. fvco = (uint64_t)baseclk * (mdiv + 8);
  81. do_div(fvco, (pdiv + 2) << sdiv);
  82. return (unsigned int)fvco;
  83. }
  84. #endif /* __ASSEMBLY__ */
  85. #if defined(CONFIG_CPU_S3C2440) || defined(CONFIG_CPU_S3C2442)
  86. /* extra registers */
  87. #define S3C2440_CAMDIVN S3C2410_CLKREG(0x18)
  88. #define S3C2440_CLKCON_CAMERA (1<<19)
  89. #define S3C2440_CLKCON_AC97 (1<<20)
  90. #define S3C2440_CLKDIVN_PDIVN (1<<0)
  91. #define S3C2440_CLKDIVN_HDIVN_MASK (3<<1)
  92. #define S3C2440_CLKDIVN_HDIVN_1 (0<<1)
  93. #define S3C2440_CLKDIVN_HDIVN_2 (1<<1)
  94. #define S3C2440_CLKDIVN_HDIVN_4_8 (2<<1)
  95. #define S3C2440_CLKDIVN_HDIVN_3_6 (3<<1)
  96. #define S3C2440_CLKDIVN_UCLK (1<<3)
  97. #define S3C2440_CAMDIVN_CAMCLK_MASK (0xf<<0)
  98. #define S3C2440_CAMDIVN_CAMCLK_SEL (1<<4)
  99. #define S3C2440_CAMDIVN_HCLK3_HALF (1<<8)
  100. #define S3C2440_CAMDIVN_HCLK4_HALF (1<<9)
  101. #define S3C2440_CAMDIVN_DVSEN (1<<12)
  102. #define S3C2442_CAMDIVN_CAMCLK_DIV3 (1<<5)
  103. #endif /* CONFIG_CPU_S3C2440 or CONFIG_CPU_S3C2442 */
  104. #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
  105. #define S3C2412_OSCSET S3C2410_CLKREG(0x18)
  106. #define S3C2412_CLKSRC S3C2410_CLKREG(0x1C)
  107. #define S3C2412_PLLCON_OFF (1<<20)
  108. #define S3C2412_CLKDIVN_PDIVN (1<<2)
  109. #define S3C2412_CLKDIVN_HDIVN_MASK (3<<0)
  110. #define S3C2421_CLKDIVN_ARMDIVN (1<<3)
  111. #define S3C2412_CLKDIVN_USB48DIV (1<<6)
  112. #define S3C2412_CLKDIVN_UARTDIV_MASK (15<<8)
  113. #define S3C2412_CLKDIVN_UARTDIV_SHIFT (8)
  114. #define S3C2412_CLKDIVN_I2SDIV_MASK (15<<12)
  115. #define S3C2412_CLKDIVN_I2SDIV_SHIFT (12)
  116. #define S3C2412_CLKDIVN_CAMDIV_MASK (15<<16)
  117. #define S3C2412_CLKDIVN_CAMDIV_SHIFT (16)
  118. #define S3C2412_CLKCON_WDT (1<<28)
  119. #define S3C2412_CLKCON_SPI (1<<27)
  120. #define S3C2412_CLKCON_IIS (1<<26)
  121. #define S3C2412_CLKCON_IIC (1<<25)
  122. #define S3C2412_CLKCON_ADC (1<<24)
  123. #define S3C2412_CLKCON_RTC (1<<23)
  124. #define S3C2412_CLKCON_GPIO (1<<22)
  125. #define S3C2412_CLKCON_UART2 (1<<21)
  126. #define S3C2412_CLKCON_UART1 (1<<20)
  127. #define S3C2412_CLKCON_UART0 (1<<19)
  128. #define S3C2412_CLKCON_SDI (1<<18)
  129. #define S3C2412_CLKCON_PWMT (1<<17)
  130. #define S3C2412_CLKCON_USBD (1<<16)
  131. #define S3C2412_CLKCON_CAMCLK (1<<15)
  132. #define S3C2412_CLKCON_UARTCLK (1<<14)
  133. /* missing 13 */
  134. #define S3C2412_CLKCON_USB_HOST48 (1<<12)
  135. #define S3C2412_CLKCON_USB_DEV48 (1<<11)
  136. #define S3C2412_CLKCON_HCLKdiv2 (1<<10)
  137. #define S3C2412_CLKCON_HCLKx2 (1<<9)
  138. #define S3C2412_CLKCON_SDRAM (1<<8)
  139. /* missing 7 */
  140. #define S3C2412_CLKCON_USBH S3C2410_CLKCON_USBH
  141. #define S3C2412_CLKCON_LCDC S3C2410_CLKCON_LCDC
  142. #define S3C2412_CLKCON_NAND S3C2410_CLKCON_NAND
  143. #define S3C2412_CLKCON_DMA3 (1<<3)
  144. #define S3C2412_CLKCON_DMA2 (1<<2)
  145. #define S3C2412_CLKCON_DMA1 (1<<1)
  146. #define S3C2412_CLKCON_DMA0 (1<<0)
  147. /* clock sourec controls */
  148. #define S3C2412_CLKSRC_EXTCLKDIV_MASK (7 << 0)
  149. #define S3C2412_CLKSRC_EXTCLKDIV_SHIFT (0)
  150. #define S3C2412_CLKSRC_MDIVCLK_EXTCLKDIV (1<<3)
  151. #define S3C2412_CLKSRC_MSYSCLK_MPLL (1<<4)
  152. #define S3C2412_CLKSRC_USYSCLK_UPLL (1<<5)
  153. #define S3C2412_CLKSRC_UARTCLK_MPLL (1<<8)
  154. #define S3C2412_CLKSRC_I2SCLK_MPLL (1<<9)
  155. #define S3C2412_CLKSRC_USBCLK_HCLK (1<<10)
  156. #define S3C2412_CLKSRC_CAMCLK_HCLK (1<<11)
  157. #endif /* CONFIG_CPU_S3C2412 | CONFIG_CPU_S3C2413 */
  158. #endif /* __ASM_ARM_REGS_CLOCK */