map.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. /* linux/include/asm-arm/arch-s3c2410/map.h
  2. *
  3. * (c) 2003 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * S3C2410 - Memory map definitions
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. */
  12. #ifndef __ASM_ARCH_MAP_H
  13. #define __ASM_ARCH_MAP_H
  14. /* we have a bit of a tight squeeze to fit all our registers from
  15. * 0xF00000000 upwards, since we use all of the nGCS space in some
  16. * capacity, and also need to fit the S3C2410 registers in as well...
  17. *
  18. * we try to ensure stuff like the IRQ registers are available for
  19. * an single MOVS instruction (ie, only 8 bits of set data)
  20. *
  21. * Note, we are trying to remove some of these from the implementation
  22. * as they are only useful to certain drivers...
  23. */
  24. #ifndef __ASSEMBLY__
  25. #define S3C2410_ADDR(x) ((void __iomem *)0xF0000000 + (x))
  26. #else
  27. #define S3C2410_ADDR(x) (0xF0000000 + (x))
  28. #endif
  29. #define S3C2400_ADDR(x) S3C2410_ADDR(x)
  30. /* interrupt controller is the first thing we put in, to make
  31. * the assembly code for the irq detection easier
  32. */
  33. #define S3C24XX_VA_IRQ S3C2410_ADDR(0x00000000)
  34. #define S3C2400_PA_IRQ (0x14400000)
  35. #define S3C2410_PA_IRQ (0x4A000000)
  36. #define S3C24XX_SZ_IRQ SZ_1M
  37. /* memory controller registers */
  38. #define S3C24XX_VA_MEMCTRL S3C2410_ADDR(0x00100000)
  39. #define S3C2400_PA_MEMCTRL (0x14000000)
  40. #define S3C2410_PA_MEMCTRL (0x48000000)
  41. #define S3C24XX_SZ_MEMCTRL SZ_1M
  42. /* USB host controller */
  43. #define S3C24XX_VA_USBHOST S3C2410_ADDR(0x00200000)
  44. #define S3C2400_PA_USBHOST (0x14200000)
  45. #define S3C2410_PA_USBHOST (0x49000000)
  46. #define S3C24XX_SZ_USBHOST SZ_1M
  47. /* DMA controller */
  48. #define S3C24XX_VA_DMA S3C2410_ADDR(0x00300000)
  49. #define S3C2400_PA_DMA (0x14600000)
  50. #define S3C2410_PA_DMA (0x4B000000)
  51. #define S3C24XX_SZ_DMA SZ_1M
  52. /* Clock and Power management */
  53. #define S3C24XX_VA_CLKPWR S3C2410_ADDR(0x00400000)
  54. #define S3C2400_PA_CLKPWR (0x14800000)
  55. #define S3C2410_PA_CLKPWR (0x4C000000)
  56. #define S3C24XX_SZ_CLKPWR SZ_1M
  57. /* LCD controller */
  58. #define S3C24XX_VA_LCD S3C2410_ADDR(0x00600000)
  59. #define S3C2400_PA_LCD (0x14A00000)
  60. #define S3C2410_PA_LCD (0x4D000000)
  61. #define S3C24XX_SZ_LCD SZ_1M
  62. /* NAND flash controller */
  63. #define S3C24XX_VA_NAND S3C2410_ADDR(0x00700000)
  64. #define S3C2410_PA_NAND (0x4E000000)
  65. #define S3C24XX_SZ_NAND SZ_1M
  66. /* MMC controller - available on the S3C2400 */
  67. #define S3C2400_VA_MMC S3C2400_ADDR(0x00700000)
  68. #define S3C2400_PA_MMC (0x15A00000)
  69. #define S3C2400_SZ_MMC SZ_1M
  70. /* UARTs */
  71. #define S3C24XX_VA_UART S3C2410_ADDR(0x00800000)
  72. #define S3C2400_PA_UART (0x15000000)
  73. #define S3C2410_PA_UART (0x50000000)
  74. #define S3C24XX_SZ_UART SZ_1M
  75. /* Timers */
  76. #define S3C24XX_VA_TIMER S3C2410_ADDR(0x00900000)
  77. #define S3C2400_PA_TIMER (0x15100000)
  78. #define S3C2410_PA_TIMER (0x51000000)
  79. #define S3C24XX_SZ_TIMER SZ_1M
  80. /* USB Device port */
  81. #define S3C24XX_VA_USBDEV S3C2410_ADDR(0x00A00000)
  82. #define S3C2400_PA_USBDEV (0x15200140)
  83. #define S3C2410_PA_USBDEV (0x52000000)
  84. #define S3C24XX_SZ_USBDEV SZ_1M
  85. /* Watchdog */
  86. #define S3C24XX_VA_WATCHDOG S3C2410_ADDR(0x00B00000)
  87. #define S3C2400_PA_WATCHDOG (0x15300000)
  88. #define S3C2410_PA_WATCHDOG (0x53000000)
  89. #define S3C24XX_SZ_WATCHDOG SZ_1M
  90. /* IIC hardware controller */
  91. #define S3C24XX_VA_IIC S3C2410_ADDR(0x00C00000)
  92. #define S3C2400_PA_IIC (0x15400000)
  93. #define S3C2410_PA_IIC (0x54000000)
  94. #define S3C24XX_SZ_IIC SZ_1M
  95. #define VA_IIC_BASE (S3C24XX_VA_IIC)
  96. /* IIS controller */
  97. #define S3C24XX_VA_IIS S3C2410_ADDR(0x00D00000)
  98. #define S3C2400_PA_IIS (0x15508000)
  99. #define S3C2410_PA_IIS (0x55000000)
  100. #define S3C24XX_SZ_IIS SZ_1M
  101. /* GPIO ports */
  102. /* the calculation for the VA of this must ensure that
  103. * it is the same distance apart from the UART in the
  104. * phsyical address space, as the initial mapping for the IO
  105. * is done as a 1:1 maping. This puts it (currently) at
  106. * 0xF6800000, which is not in the way of any current mapping
  107. * by the base system.
  108. */
  109. #define S3C2400_PA_GPIO (0x15600000)
  110. #define S3C2410_PA_GPIO (0x56000000)
  111. #define S3C24XX_VA_GPIO ((S3C2410_PA_GPIO - S3C24XX_PA_UART) + S3C24XX_VA_UART)
  112. #define S3C24XX_SZ_GPIO SZ_1M
  113. /* RTC */
  114. #define S3C24XX_VA_RTC S3C2410_ADDR(0x00F00000)
  115. #define S3C2400_PA_RTC (0x15700040)
  116. #define S3C2410_PA_RTC (0x57000000)
  117. #define S3C24XX_SZ_RTC SZ_1M
  118. /* ADC */
  119. #define S3C24XX_VA_ADC S3C2410_ADDR(0x01000000)
  120. #define S3C2400_PA_ADC (0x15800000)
  121. #define S3C2410_PA_ADC (0x58000000)
  122. #define S3C24XX_SZ_ADC SZ_1M
  123. /* SPI */
  124. #define S3C24XX_VA_SPI S3C2410_ADDR(0x01100000)
  125. #define S3C2400_PA_SPI (0x15900000)
  126. #define S3C2410_PA_SPI (0x59000000)
  127. #define S3C24XX_SZ_SPI SZ_1M
  128. /* SDI */
  129. #define S3C24XX_VA_SDI S3C2410_ADDR(0x01200000)
  130. #define S3C2410_PA_SDI (0x5A000000)
  131. #define S3C24XX_SZ_SDI SZ_1M
  132. /* CAMIF */
  133. #define S3C2440_PA_CAMIF (0x4F000000)
  134. #define S3C2440_SZ_CAMIF SZ_1M
  135. /* AC97 */
  136. #define S3C2440_PA_AC97 (0x5B000000)
  137. #define S3C2440_SZ_AC97 SZ_1M
  138. /* ISA style IO, for each machine to sort out mappings for, if it
  139. * implements it. We reserve two 16M regions for ISA.
  140. */
  141. #define S3C24XX_VA_ISA_WORD S3C2410_ADDR(0x02000000)
  142. #define S3C24XX_VA_ISA_BYTE S3C2410_ADDR(0x03000000)
  143. /* physical addresses of all the chip-select areas */
  144. #define S3C2410_CS0 (0x00000000)
  145. #define S3C2410_CS1 (0x08000000)
  146. #define S3C2410_CS2 (0x10000000)
  147. #define S3C2410_CS3 (0x18000000)
  148. #define S3C2410_CS4 (0x20000000)
  149. #define S3C2410_CS5 (0x28000000)
  150. #define S3C2410_CS6 (0x30000000)
  151. #define S3C2410_CS7 (0x38000000)
  152. #define S3C2410_SDRAM_PA (S3C2410_CS6)
  153. #define S3C2400_CS0 (0x00000000)
  154. #define S3C2400_CS1 (0x02000000)
  155. #define S3C2400_CS2 (0x04000000)
  156. #define S3C2400_CS3 (0x06000000)
  157. #define S3C2400_CS4 (0x08000000)
  158. #define S3C2400_CS5 (0x0A000000)
  159. #define S3C2400_CS6 (0x0C000000)
  160. #define S3C2400_CS7 (0x0E000000)
  161. #define S3C2400_SDRAM_PA (S3C2400_CS6)
  162. /* Use a single interface for common resources between S3C24XX cpus */
  163. #ifdef CONFIG_CPU_S3C2400
  164. #define S3C24XX_PA_IRQ S3C2400_PA_IRQ
  165. #define S3C24XX_PA_MEMCTRL S3C2400_PA_MEMCTRL
  166. #define S3C24XX_PA_USBHOST S3C2400_PA_USBHOST
  167. #define S3C24XX_PA_DMA S3C2400_PA_DMA
  168. #define S3C24XX_PA_CLKPWR S3C2400_PA_CLKPWR
  169. #define S3C24XX_PA_LCD S3C2400_PA_LCD
  170. #define S3C24XX_PA_UART S3C2400_PA_UART
  171. #define S3C24XX_PA_TIMER S3C2400_PA_TIMER
  172. #define S3C24XX_PA_USBDEV S3C2400_PA_USBDEV
  173. #define S3C24XX_PA_WATCHDOG S3C2400_PA_WATCHDOG
  174. #define S3C24XX_PA_IIC S3C2400_PA_IIC
  175. #define S3C24XX_PA_IIS S3C2400_PA_IIS
  176. #define S3C24XX_PA_GPIO S3C2400_PA_GPIO
  177. #define S3C24XX_PA_RTC S3C2400_PA_RTC
  178. #define S3C24XX_PA_ADC S3C2400_PA_ADC
  179. #define S3C24XX_PA_SPI S3C2400_PA_SPI
  180. #else
  181. #define S3C24XX_PA_IRQ S3C2410_PA_IRQ
  182. #define S3C24XX_PA_MEMCTRL S3C2410_PA_MEMCTRL
  183. #define S3C24XX_PA_USBHOST S3C2410_PA_USBHOST
  184. #define S3C24XX_PA_DMA S3C2410_PA_DMA
  185. #define S3C24XX_PA_CLKPWR S3C2410_PA_CLKPWR
  186. #define S3C24XX_PA_LCD S3C2410_PA_LCD
  187. #define S3C24XX_PA_UART S3C2410_PA_UART
  188. #define S3C24XX_PA_TIMER S3C2410_PA_TIMER
  189. #define S3C24XX_PA_USBDEV S3C2410_PA_USBDEV
  190. #define S3C24XX_PA_WATCHDOG S3C2410_PA_WATCHDOG
  191. #define S3C24XX_PA_IIC S3C2410_PA_IIC
  192. #define S3C24XX_PA_IIS S3C2410_PA_IIS
  193. #define S3C24XX_PA_GPIO S3C2410_PA_GPIO
  194. #define S3C24XX_PA_RTC S3C2410_PA_RTC
  195. #define S3C24XX_PA_ADC S3C2410_PA_ADC
  196. #define S3C24XX_PA_SPI S3C2410_PA_SPI
  197. #endif
  198. /* deal with the registers that move under the 2412/2413 */
  199. #if defined(CONFIG_CPU_S3C2412) || defined(CONFIG_CPU_S3C2413)
  200. #ifndef __ASSEMBLY__
  201. extern void __iomem *s3c24xx_va_gpio2;
  202. #endif
  203. #ifdef CONFIG_CPU_S3C2412_ONLY
  204. #define S3C24XX_VA_GPIO2 (S3C24XX_VA_GPIO + 0x10)
  205. #else
  206. #define S3C24XX_VA_GPIO2 s3c24xx_va_gpio2
  207. #endif
  208. #else
  209. #define s3c24xx_va_gpio2 S3C24XX_VA_GPIO
  210. #define S3C24XX_VA_GPIO2 S3C24XX_VA_GPIO
  211. #endif
  212. #endif /* __ASM_ARCH_MAP_H */