irqs.h 4.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119
  1. /* linux/include/asm-arm/arch-s3c2410/irqs.h
  2. *
  3. * Copyright (c) 2003-2005 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef __ASM_ARCH_IRQS_H
  11. #define __ASM_ARCH_IRQS_H __FILE__
  12. /* we keep the first set of CPU IRQs out of the range of
  13. * the ISA space, so that the PC104 has them to itself
  14. * and we don't end up having to do horrible things to the
  15. * standard ISA drivers....
  16. */
  17. #define S3C2410_CPUIRQ_OFFSET (16)
  18. #define S3C2410_IRQ(x) ((x) + S3C2410_CPUIRQ_OFFSET)
  19. /* main cpu interrupts */
  20. #define IRQ_EINT0 S3C2410_IRQ(0) /* 16 */
  21. #define IRQ_EINT1 S3C2410_IRQ(1)
  22. #define IRQ_EINT2 S3C2410_IRQ(2)
  23. #define IRQ_EINT3 S3C2410_IRQ(3)
  24. #define IRQ_EINT4t7 S3C2410_IRQ(4) /* 20 */
  25. #define IRQ_EINT8t23 S3C2410_IRQ(5)
  26. #define IRQ_RESERVED6 S3C2410_IRQ(6) /* for s3c2410 */
  27. #define IRQ_CAM S3C2410_IRQ(6) /* for s3c2440 */
  28. #define IRQ_BATT_FLT S3C2410_IRQ(7)
  29. #define IRQ_TICK S3C2410_IRQ(8) /* 24 */
  30. #define IRQ_WDT S3C2410_IRQ(9)
  31. #define IRQ_TIMER0 S3C2410_IRQ(10)
  32. #define IRQ_TIMER1 S3C2410_IRQ(11)
  33. #define IRQ_TIMER2 S3C2410_IRQ(12)
  34. #define IRQ_TIMER3 S3C2410_IRQ(13)
  35. #define IRQ_TIMER4 S3C2410_IRQ(14)
  36. #define IRQ_UART2 S3C2410_IRQ(15)
  37. #define IRQ_LCD S3C2410_IRQ(16) /* 32 */
  38. #define IRQ_DMA0 S3C2410_IRQ(17)
  39. #define IRQ_DMA1 S3C2410_IRQ(18)
  40. #define IRQ_DMA2 S3C2410_IRQ(19)
  41. #define IRQ_DMA3 S3C2410_IRQ(20)
  42. #define IRQ_SDI S3C2410_IRQ(21)
  43. #define IRQ_SPI0 S3C2410_IRQ(22)
  44. #define IRQ_UART1 S3C2410_IRQ(23)
  45. #define IRQ_RESERVED24 S3C2410_IRQ(24) /* 40 */
  46. #define IRQ_NFCON S3C2410_IRQ(24) /* for s3c2440 */
  47. #define IRQ_USBD S3C2410_IRQ(25)
  48. #define IRQ_USBH S3C2410_IRQ(26)
  49. #define IRQ_IIC S3C2410_IRQ(27)
  50. #define IRQ_UART0 S3C2410_IRQ(28) /* 44 */
  51. #define IRQ_SPI1 S3C2410_IRQ(29)
  52. #define IRQ_RTC S3C2410_IRQ(30)
  53. #define IRQ_ADCPARENT S3C2410_IRQ(31)
  54. /* interrupts generated from the external interrupts sources */
  55. #define IRQ_EINT4 S3C2410_IRQ(32) /* 48 */
  56. #define IRQ_EINT5 S3C2410_IRQ(33)
  57. #define IRQ_EINT6 S3C2410_IRQ(34)
  58. #define IRQ_EINT7 S3C2410_IRQ(35)
  59. #define IRQ_EINT8 S3C2410_IRQ(36)
  60. #define IRQ_EINT9 S3C2410_IRQ(37)
  61. #define IRQ_EINT10 S3C2410_IRQ(38)
  62. #define IRQ_EINT11 S3C2410_IRQ(39)
  63. #define IRQ_EINT12 S3C2410_IRQ(40)
  64. #define IRQ_EINT13 S3C2410_IRQ(41)
  65. #define IRQ_EINT14 S3C2410_IRQ(42)
  66. #define IRQ_EINT15 S3C2410_IRQ(43)
  67. #define IRQ_EINT16 S3C2410_IRQ(44)
  68. #define IRQ_EINT17 S3C2410_IRQ(45)
  69. #define IRQ_EINT18 S3C2410_IRQ(46)
  70. #define IRQ_EINT19 S3C2410_IRQ(47)
  71. #define IRQ_EINT20 S3C2410_IRQ(48) /* 64 */
  72. #define IRQ_EINT21 S3C2410_IRQ(49)
  73. #define IRQ_EINT22 S3C2410_IRQ(50)
  74. #define IRQ_EINT23 S3C2410_IRQ(51)
  75. #define IRQ_EINT(x) S3C2410_IRQ((x >= 4) ? (IRQ_EINT4 + (x) - 4) : (S3C2410_IRQ(0) + (x)))
  76. #define IRQ_LCD_FIFO S3C2410_IRQ(52)
  77. #define IRQ_LCD_FRAME S3C2410_IRQ(53)
  78. /* IRQs for the interal UARTs, and ADC
  79. * these need to be ordered in number of appearance in the
  80. * SUBSRC mask register
  81. */
  82. #define IRQ_S3CUART_RX0 S3C2410_IRQ(54) /* 70 */
  83. #define IRQ_S3CUART_TX0 S3C2410_IRQ(55) /* 71 */
  84. #define IRQ_S3CUART_ERR0 S3C2410_IRQ(56)
  85. #define IRQ_S3CUART_RX1 S3C2410_IRQ(57)
  86. #define IRQ_S3CUART_TX1 S3C2410_IRQ(58)
  87. #define IRQ_S3CUART_ERR1 S3C2410_IRQ(59)
  88. #define IRQ_S3CUART_RX2 S3C2410_IRQ(60)
  89. #define IRQ_S3CUART_TX2 S3C2410_IRQ(61)
  90. #define IRQ_S3CUART_ERR2 S3C2410_IRQ(62)
  91. #define IRQ_TC S3C2410_IRQ(63)
  92. #define IRQ_ADC S3C2410_IRQ(64)
  93. /* extra irqs for s3c2440 */
  94. #define IRQ_S3C2440_CAM_C S3C2410_IRQ(65)
  95. #define IRQ_S3C2440_CAM_P S3C2410_IRQ(66)
  96. #define IRQ_S3C2440_WDT S3C2410_IRQ(67)
  97. #define IRQ_S3C2440_AC97 S3C2410_IRQ(68)
  98. #define NR_IRQS (IRQ_S3C2440_AC97+1)
  99. #endif /* __ASM_ARCH_IRQ_H */