trizeps4.h 3.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106
  1. /************************************************************************
  2. * Include file for TRIZEPS4 SoM and ConXS eval-board
  3. * Copyright (c) Jürgen Schindele
  4. * 2006
  5. ************************************************************************/
  6. /*
  7. * Includes/Defines
  8. */
  9. #ifndef _TRIPEPS4_H_
  10. #define _TRIPEPS4_H_
  11. /* physical memory regions */
  12. #define TRIZEPS4_FLASH_PHYS (PXA_CS0_PHYS) /* Flash region */
  13. #define TRIZEPS4_DISK_PHYS (PXA_CS1_PHYS) /* Disk On Chip region */
  14. #define TRIZEPS4_ETH_PHYS (PXA_CS2_PHYS) /* Ethernet DM9000 region */
  15. #define TRIZEPS4_PIC_PHYS (PXA_CS3_PHYS) /* Logic chip on ConXS-Board */
  16. #define TRIZEPS4_SDRAM_BASE 0xa0000000 /* SDRAM region */
  17. #define TRIZEPS4_CFSR_PHYS (PXA_CS3_PHYS) /* Logic chip on ConXS-Board CSFR register */
  18. #define TRIZEPS4_BOCR_PHYS (PXA_CS3_PHYS+0x02000000) /* Logic chip on ConXS-Board BOCR register */
  19. #define TRIZEPS4_IRCR_PHYS (PXA_CS3_PHYS+0x02400000) /* Logic chip on ConXS-Board IRCR register*/
  20. #define TRIZEPS4_UPSR_PHYS (PXA_CS3_PHYS+0x02800000) /* Logic chip on ConXS-Board UPSR register*/
  21. #define TRIZEPS4_DICR_PHYS (PXA_CS3_PHYS+0x03800000) /* Logic chip on ConXS-Board DICR register*/
  22. /* virtual memory regions */
  23. #define TRIZEPS4_DISK_VIRT 0xF0000000 /* Disk On Chip region */
  24. #define TRIZEPS4_PIC_VIRT 0xF0100000 /* not used */
  25. #define TRIZEPS4_CFSR_VIRT 0xF0100000
  26. #define TRIZEPS4_BOCR_VIRT 0xF0200000
  27. #define TRIZEPS4_DICR_VIRT 0xF0300000
  28. #define TRIZEPS4_IRCR_VIRT 0xF0400000
  29. #define TRIZEPS4_UPSR_VIRT 0xF0500000
  30. /* size of flash */
  31. #define TRIZEPS4_FLASH_SIZE 0x02000000 /* Flash size 32 MB */
  32. /* Ethernet Controller Davicom DM9000 */
  33. #define GPIO_DM9000 101
  34. #define TRIZEPS4_ETH_IRQ IRQ_GPIO(GPIO_DM9000)
  35. /* UCB1400 audio / TS-controller */
  36. #define GPIO_UCB1400 1
  37. #define TRIZEPS4_UCB1400_IRQ IRQ_GPIO(GPIO_UCB1400)
  38. /* PCMCIA socket Compact Flash */
  39. #define GPIO_PCD 11 /* PCMCIA Card Detect */
  40. #define TRIZEPS4_CD_IRQ IRQ_GPIO(GPIO_PCD)
  41. #define GPIO_PRDY 13 /* READY / nINT */
  42. #define TRIZEPS4_READY_NINT IRQ_GPIO(GPIO_PRDY)
  43. /* MMC socket */
  44. #define GPIO_MMC_DET 12
  45. #define TRIZEPS4_MMC_IRQ IRQ_GPIO(GPIO_MMC_DET)
  46. /* LEDS using tx2 / rx2 */
  47. #define GPIO_SYS_BUSY_LED 46
  48. #define GPIO_HEARTBEAT_LED 47
  49. /* Off-module PIC on ConXS board */
  50. #define GPIO_PIC 0
  51. #define TRIZEPS4_PIC_IRQ IRQ_GPIO(GPIO_PIC)
  52. #define CFSR_P2V(x) ((x) - TRIZEPS4_CFSR_PHYS + TRIZEPS4_CFSR_VIRT)
  53. #define CFSR_V2P(x) ((x) - TRIZEPS4_CFSR_VIRT + TRIZEPS4_CFSR_PHYS)
  54. #define BCR_P2V(x) ((x) - TRIZEPS4_BOCR_PHYS + TRIZEPS4_BOCR_VIRT)
  55. #define BCR_V2P(x) ((x) - TRIZEPS4_BOCR_VIRT + TRIZEPS4_BOCR_PHYS)
  56. #define DCR_P2V(x) ((x) - TRIZEPS4_DICR_PHYS + TRIZEPS4_DICR_VIRT)
  57. #define DCR_V2P(x) ((x) - TRIZEPS4_DICR_VIRT + TRIZEPS4_DICR_PHYS)
  58. #ifndef __ASSEMBLY__
  59. #define ConXS_CFSR (*((volatile unsigned short *)CFSR_P2V(0x0C000000)))
  60. #define ConXS_BCR (*((volatile unsigned short *)BCR_P2V(0x0E000000)))
  61. #define ConXS_DCR (*((volatile unsigned short *)DCR_P2V(0x0F800000)))
  62. #else
  63. #define ConXS_CFSR CFSR_P2V(0x0C000000)
  64. #define ConXS_BCR BCR_P2V(0x0E000000)
  65. #define ConXS_DCR DCR_P2V(0x0F800000)
  66. #endif
  67. #define ConXS_CFSR_BVD_MASK 0x0003
  68. #define ConXS_CFSR_BVD1 (1 << 0)
  69. #define ConXS_CFSR_BVD2 (1 << 1)
  70. #define ConXS_CFSR_VS_MASK 0x000C
  71. #define ConXS_CFSR_VS1 (1 << 2)
  72. #define ConXS_CFSR_VS2 (1 << 3)
  73. #define ConXS_CFSR_VS_5V (0x3 << 2)
  74. #define ConXS_CFSR_VS_3V3 0x0
  75. #define ConXS_BCR_S0_POW_EN0 (1 << 0)
  76. #define ConXS_BCR_S0_POW_EN1 (1 << 1)
  77. #define ConXS_BCR_L_DISP (1 << 4)
  78. #define ConXS_BCR_CF_BUF_EN (1 << 5)
  79. #define ConXS_BCR_CF_RESET (1 << 7)
  80. #define ConXS_BCR_S0_VCC_3V3 0x1
  81. #define ConXS_BCR_S0_VCC_5V0 0x2
  82. #define ConXS_BCR_S0_VPP_12V 0x4
  83. #define ConXS_BCR_S0_VPP_3V3 0x8
  84. #define ConXS_IRCR_MODE (1 << 0)
  85. #define ConXS_IRCR_SD (1 << 1)
  86. #endif /* _TRIPEPS4_H_ */