at91rm9200.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. /*
  2. * include/asm-arm/arch-at91rm9200/at91rm9200.h
  3. *
  4. * Copyright (C) 2005 Ivan Kokshaysky
  5. * Copyright (C) SAN People
  6. *
  7. * Common definitions.
  8. * Based on AT91RM9200 datasheet revision E.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. */
  15. #ifndef AT91RM9200_H
  16. #define AT91RM9200_H
  17. /*
  18. * Peripheral identifiers/interrupts.
  19. */
  20. #define AT91_ID_FIQ 0 /* Advanced Interrupt Controller (FIQ) */
  21. #define AT91_ID_SYS 1 /* System Peripheral */
  22. #define AT91RM9200_ID_PIOA 2 /* Parallel IO Controller A */
  23. #define AT91RM9200_ID_PIOB 3 /* Parallel IO Controller B */
  24. #define AT91RM9200_ID_PIOC 4 /* Parallel IO Controller C */
  25. #define AT91RM9200_ID_PIOD 5 /* Parallel IO Controller D */
  26. #define AT91RM9200_ID_US0 6 /* USART 0 */
  27. #define AT91RM9200_ID_US1 7 /* USART 1 */
  28. #define AT91RM9200_ID_US2 8 /* USART 2 */
  29. #define AT91RM9200_ID_US3 9 /* USART 3 */
  30. #define AT91RM9200_ID_MCI 10 /* Multimedia Card Interface */
  31. #define AT91RM9200_ID_UDP 11 /* USB Device Port */
  32. #define AT91RM9200_ID_TWI 12 /* Two-Wire Interface */
  33. #define AT91RM9200_ID_SPI 13 /* Serial Peripheral Interface */
  34. #define AT91RM9200_ID_SSC0 14 /* Serial Synchronous Controller 0 */
  35. #define AT91RM9200_ID_SSC1 15 /* Serial Synchronous Controller 1 */
  36. #define AT91RM9200_ID_SSC2 16 /* Serial Synchronous Controller 2 */
  37. #define AT91RM9200_ID_TC0 17 /* Timer Counter 0 */
  38. #define AT91RM9200_ID_TC1 18 /* Timer Counter 1 */
  39. #define AT91RM9200_ID_TC2 19 /* Timer Counter 2 */
  40. #define AT91RM9200_ID_TC3 20 /* Timer Counter 3 */
  41. #define AT91RM9200_ID_TC4 21 /* Timer Counter 4 */
  42. #define AT91RM9200_ID_TC5 22 /* Timer Counter 5 */
  43. #define AT91RM9200_ID_UHP 23 /* USB Host port */
  44. #define AT91RM9200_ID_EMAC 24 /* Ethernet MAC */
  45. #define AT91RM9200_ID_IRQ0 25 /* Advanced Interrupt Controller (IRQ0) */
  46. #define AT91RM9200_ID_IRQ1 26 /* Advanced Interrupt Controller (IRQ1) */
  47. #define AT91RM9200_ID_IRQ2 27 /* Advanced Interrupt Controller (IRQ2) */
  48. #define AT91RM9200_ID_IRQ3 28 /* Advanced Interrupt Controller (IRQ3) */
  49. #define AT91RM9200_ID_IRQ4 29 /* Advanced Interrupt Controller (IRQ4) */
  50. #define AT91RM9200_ID_IRQ5 30 /* Advanced Interrupt Controller (IRQ5) */
  51. #define AT91RM9200_ID_IRQ6 31 /* Advanced Interrupt Controller (IRQ6) */
  52. /*
  53. * Peripheral physical base addresses.
  54. */
  55. #define AT91RM9200_BASE_TCB0 0xfffa0000
  56. #define AT91RM9200_BASE_TC0 0xfffa0000
  57. #define AT91RM9200_BASE_TC1 0xfffa0040
  58. #define AT91RM9200_BASE_TC2 0xfffa0080
  59. #define AT91RM9200_BASE_TCB1 0xfffa4000
  60. #define AT91RM9200_BASE_TC3 0xfffa4000
  61. #define AT91RM9200_BASE_TC4 0xfffa4040
  62. #define AT91RM9200_BASE_TC5 0xfffa4080
  63. #define AT91RM9200_BASE_UDP 0xfffb0000
  64. #define AT91RM9200_BASE_MCI 0xfffb4000
  65. #define AT91RM9200_BASE_TWI 0xfffb8000
  66. #define AT91RM9200_BASE_EMAC 0xfffbc000
  67. #define AT91RM9200_BASE_US0 0xfffc0000
  68. #define AT91RM9200_BASE_US1 0xfffc4000
  69. #define AT91RM9200_BASE_US2 0xfffc8000
  70. #define AT91RM9200_BASE_US3 0xfffcc000
  71. #define AT91RM9200_BASE_SSC0 0xfffd0000
  72. #define AT91RM9200_BASE_SSC1 0xfffd4000
  73. #define AT91RM9200_BASE_SSC2 0xfffd8000
  74. #define AT91RM9200_BASE_SPI 0xfffe0000
  75. #define AT91_BASE_SYS 0xfffff000
  76. /*
  77. * Internal Memory.
  78. */
  79. #define AT91RM9200_ROM_BASE 0x00100000 /* Internal ROM base address */
  80. #define AT91RM9200_ROM_SIZE SZ_128K /* Internal ROM size (128Kb) */
  81. #define AT91RM9200_SRAM_BASE 0x00200000 /* Internal SRAM base address */
  82. #define AT91RM9200_SRAM_SIZE SZ_16K /* Internal SRAM size (16Kb) */
  83. #define AT91RM9200_UHP_BASE 0x00300000 /* USB Host controller */
  84. #if 0
  85. /*
  86. * PIO pin definitions (peripheral A/B multiplexing).
  87. */
  88. #define AT91_PA0_MISO (1 << 0) /* A: SPI Master-In Slave-Out */
  89. #define AT91_PA0_PCK3 (1 << 0) /* B: PMC Programmable Clock Output 3 */
  90. #define AT91_PA1_MOSI (1 << 1) /* A: SPI Master-Out Slave-In */
  91. #define AT91_PA1_PCK0 (1 << 1) /* B: PMC Programmable Clock Output 0 */
  92. #define AT91_PA2_SPCK (1 << 2) /* A: SPI Serial Clock */
  93. #define AT91_PA2_IRQ4 (1 << 2) /* B: External Interrupt 4 */
  94. #define AT91_PA3_NPCS0 (1 << 3) /* A: SPI Peripheral Chip Select 0 */
  95. #define AT91_PA3_IRQ5 (1 << 3) /* B: External Interrupt 5 */
  96. #define AT91_PA4_NPCS1 (1 << 4) /* A: SPI Peripheral Chip Select 1 */
  97. #define AT91_PA4_PCK1 (1 << 4) /* B: PMC Programmable Clock Output 1 */
  98. #define AT91_PA5_NPCS2 (1 << 5) /* A: SPI Peripheral Chip Select 2 */
  99. #define AT91_PA5_TXD3 (1 << 5) /* B: USART Transmit Data 3 */
  100. #define AT91_PA6_NPCS3 (1 << 6) /* A: SPI Peripheral Chip Select 3 */
  101. #define AT91_PA6_RXD3 (1 << 6) /* B: USART Receive Data 3 */
  102. #define AT91_PA7_ETXCK_EREFCK (1 << 7) /* A: Ethernet Reference Clock / Transmit Clock */
  103. #define AT91_PA7_PCK2 (1 << 7) /* B: PMC Programmable Clock Output 2 */
  104. #define AT91_PA8_ETXEN (1 << 8) /* A: Ethernet Transmit Enable */
  105. #define AT91_PA8_MCCDB (1 << 8) /* B: MMC Multimedia Card B Command */
  106. #define AT91_PA9_ETX0 (1 << 9) /* A: Ethernet Transmit Data 0 */
  107. #define AT91_PA9_MCDB0 (1 << 9) /* B: MMC Multimedia Card B Data 0 */
  108. #define AT91_PA10_ETX1 (1 << 10) /* A: Ethernet Transmit Data 1 */
  109. #define AT91_PA10_MCDB1 (1 << 10) /* B: MMC Multimedia Card B Data 1 */
  110. #define AT91_PA11_ECRS_ECRSDV (1 << 11) /* A: Ethernet Carrier Sense / Data Valid */
  111. #define AT91_PA11_MCDB2 (1 << 11) /* B: MMC Multimedia Card B Data 2 */
  112. #define AT91_PA12_ERX0 (1 << 12) /* A: Ethernet Receive Data 0 */
  113. #define AT91_PA12_MCDB3 (1 << 12) /* B: MMC Multimedia Card B Data 3 */
  114. #define AT91_PA13_ERX1 (1 << 13) /* A: Ethernet Receive Data 1 */
  115. #define AT91_PA13_TCLK0 (1 << 13) /* B: TC External Clock Input 0 */
  116. #define AT91_PA14_ERXER (1 << 14) /* A: Ethernet Receive Error */
  117. #define AT91_PA14_TCLK1 (1 << 14) /* B: TC External Clock Input 1 */
  118. #define AT91_PA15_EMDC (1 << 15) /* A: Ethernet Management Data Clock */
  119. #define AT91_PA15_TCLK2 (1 << 15) /* B: TC External Clock Input 2 */
  120. #define AT91_PA16_EMDIO (1 << 16) /* A: Ethernet Management Data I/O */
  121. #define AT91_PA16_IRQ6 (1 << 16) /* B: External Interrupt 6 */
  122. #define AT91_PA17_TXD0 (1 << 17) /* A: USART Transmit Data 0 */
  123. #define AT91_PA17_TIOA0 (1 << 17) /* B: TC I/O Line A 0 */
  124. #define AT91_PA18_RXD0 (1 << 18) /* A: USART Receive Data 0 */
  125. #define AT91_PA18_TIOB0 (1 << 18) /* B: TC I/O Line B 0 */
  126. #define AT91_PA19_SCK0 (1 << 19) /* A: USART Serial Clock 0 */
  127. #define AT91_PA19_TIOA1 (1 << 19) /* B: TC I/O Line A 1 */
  128. #define AT91_PA20_CTS0 (1 << 20) /* A: USART Clear To Send 0 */
  129. #define AT91_PA20_TIOB1 (1 << 20) /* B: TC I/O Line B 1 */
  130. #define AT91_PA21_RTS0 (1 << 21) /* A: USART Ready To Send 0 */
  131. #define AT91_PA21_TIOA2 (1 << 21) /* B: TC I/O Line A 2 */
  132. #define AT91_PA22_RXD2 (1 << 22) /* A: USART Receive Data 2 */
  133. #define AT91_PA22_TIOB2 (1 << 22) /* B: TC I/O Line B 2 */
  134. #define AT91_PA23_TXD2 (1 << 23) /* A: USART Transmit Data 2 */
  135. #define AT91_PA23_IRQ3 (1 << 23) /* B: External Interrupt 3 */
  136. #define AT91_PA24_SCK2 (1 << 24) /* A: USART Serial Clock 2 */
  137. #define AT91_PA24_PCK1 (1 << 24) /* B: PMC Programmable Clock Output 1 */
  138. #define AT91_PA25_TWD (1 << 25) /* A: TWI Two-wire Serial Data */
  139. #define AT91_PA25_IRQ2 (1 << 25) /* B: External Interrupt 2 */
  140. #define AT91_PA26_TWCK (1 << 26) /* A: TWI Two-wire Serial Clock */
  141. #define AT91_PA26_IRQ1 (1 << 26) /* B: External Interrupt 1 */
  142. #define AT91_PA27_MCCK (1 << 27) /* A: MMC Multimedia Card Clock */
  143. #define AT91_PA27_TCLK3 (1 << 27) /* B: TC External Clock Input 3 */
  144. #define AT91_PA28_MCCDA (1 << 28) /* A: MMC Multimedia Card A Command */
  145. #define AT91_PA28_TCLK4 (1 << 28) /* B: TC External Clock Input 4 */
  146. #define AT91_PA29_MCDA0 (1 << 29) /* A: MMC Multimedia Card A Data 0 */
  147. #define AT91_PA29_TCLK5 (1 << 29) /* B: TC External Clock Input 5 */
  148. #define AT91_PA30_DRXD (1 << 30) /* A: DBGU Receive Data */
  149. #define AT91_PA30_CTS2 (1 << 30) /* B: USART Clear To Send 2 */
  150. #define AT91_PA31_DTXD (1 << 31) /* A: DBGU Transmit Data */
  151. #define AT91_PA31_RTS2 (1 << 31) /* B: USART Ready To Send 2 */
  152. #define AT91_PB0_TF0 (1 << 0) /* A: SSC Transmit Frame Sync 0 */
  153. #define AT91_PB0_RTS3 (1 << 0) /* B: USART Ready To Send 3 */
  154. #define AT91_PB1_TK0 (1 << 1) /* A: SSC Transmit Clock 0 */
  155. #define AT91_PB1_CTS3 (1 << 1) /* B: USART Clear To Send 3 */
  156. #define AT91_PB2_TD0 (1 << 2) /* A: SSC Transmit Data 0 */
  157. #define AT91_PB2_SCK3 (1 << 2) /* B: USART Serial Clock 3 */
  158. #define AT91_PB3_RD0 (1 << 3) /* A: SSC Receive Data 0 */
  159. #define AT91_PB3_MCDA1 (1 << 3) /* B: MMC Multimedia Card A Data 1 */
  160. #define AT91_PB4_RK0 (1 << 4) /* A: SSC Receive Clock 0 */
  161. #define AT91_PB4_MCDA2 (1 << 4) /* B: MMC Multimedia Card A Data 2 */
  162. #define AT91_PB5_RF0 (1 << 5) /* A: SSC Receive Frame Sync 0 */
  163. #define AT91_PB5_MCDA3 (1 << 5) /* B: MMC Multimedia Card A Data 3 */
  164. #define AT91_PB6_TF1 (1 << 6) /* A: SSC Transmit Frame Sync 1 */
  165. #define AT91_PB6_TIOA3 (1 << 6) /* B: TC I/O Line A 3 */
  166. #define AT91_PB7_TK1 (1 << 7) /* A: SSC Transmit Clock 1 */
  167. #define AT91_PB7_TIOB3 (1 << 7) /* B: TC I/O Line B 3 */
  168. #define AT91_PB8_TD1 (1 << 8) /* A: SSC Transmit Data 1 */
  169. #define AT91_PB8_TIOA4 (1 << 8) /* B: TC I/O Line A 4 */
  170. #define AT91_PB9_RD1 (1 << 9) /* A: SSC Receive Data 1 */
  171. #define AT91_PB9_TIOB4 (1 << 9) /* B: TC I/O Line B 4 */
  172. #define AT91_PB10_RK1 (1 << 10) /* A: SSC Receive Clock 1 */
  173. #define AT91_PB10_TIOA5 (1 << 10) /* B: TC I/O Line A 5 */
  174. #define AT91_PB11_RF1 (1 << 11) /* A: SSC Receive Frame Sync 1 */
  175. #define AT91_PB11_TIOB5 (1 << 11) /* B: TC I/O Line B 5 */
  176. #define AT91_PB12_TF2 (1 << 12) /* A: SSC Transmit Frame Sync 2 */
  177. #define AT91_PB12_ETX2 (1 << 12) /* B: Ethernet Transmit Data 2 */
  178. #define AT91_PB13_TK2 (1 << 13) /* A: SSC Transmit Clock 3 */
  179. #define AT91_PB13_ETX3 (1 << 13) /* B: Ethernet Transmit Data 3 */
  180. #define AT91_PB14_TD2 (1 << 14) /* A: SSC Transmit Data 2 */
  181. #define AT91_PB14_ETXER (1 << 14) /* B: Ethernet Transmit Coding Error */
  182. #define AT91_PB15_RD2 (1 << 15) /* A: SSC Receive Data 2 */
  183. #define AT91_PB15_ERX2 (1 << 15) /* B: Ethernet Receive Data 2 */
  184. #define AT91_PB16_RK2 (1 << 16) /* A: SSC Receive Clock 2 */
  185. #define AT91_PB16_ERX3 (1 << 16) /* B: Ethernet Receive Data 3 */
  186. #define AT91_PB17_RF2 (1 << 17) /* A: SSC Receive Frame Sync 2 */
  187. #define AT91_PB17_ERXDV (1 << 17) /* B: Ethernet Receive Data Valid */
  188. #define AT91_PB18_RI1 (1 << 18) /* A: USART Ring Indicator 1 */
  189. #define AT91_PB18_ECOL (1 << 18) /* B: Ethernet Collision Detected */
  190. #define AT91_PB19_DTR1 (1 << 19) /* A: USART Data Terminal Ready 1 */
  191. #define AT91_PB19_ERXCK (1 << 19) /* B: Ethernet Receive Clock */
  192. #define AT91_PB20_TXD1 (1 << 20) /* A: USART Transmit Data 1 */
  193. #define AT91_PB21_RXD1 (1 << 21) /* A: USART Receive Data 1 */
  194. #define AT91_PB22_SCK1 (1 << 22) /* A: USART Serial Clock 1 */
  195. #define AT91_PB23_DCD1 (1 << 23) /* A: USART Data Carrier Detect 1 */
  196. #define AT91_PB24_CTS1 (1 << 24) /* A: USART Clear To Send 1 */
  197. #define AT91_PB25_DSR1 (1 << 25) /* A: USART Data Set Ready 1 */
  198. #define AT91_PB25_EF100 (1 << 25) /* B: Ethernet Force 100 Mbit */
  199. #define AT91_PB26_RTS1 (1 << 26) /* A: USART Ready To Send 1 */
  200. #define AT91_PB27_PCK0 (1 << 27) /* B: PMC Programmable Clock Output 0 */
  201. #define AT91_PB28_FIQ (1 << 28) /* A: Fast Interrupt */
  202. #define AT91_PB29_IRQ0 (1 << 29) /* A: External Interrupt 0 */
  203. #define AT91_PC0_BFCK (1 << 0) /* A: Burst Flash Clock */
  204. #define AT91_PC1_BFRDY_SMOE (1 << 1) /* A: Burst Flash Ready / SmartMedia Output Enable */
  205. #define AT91_PC2_BFAVD (1 << 2) /* A: Burst Flash Address Valid */
  206. #define AT91_PC3_BFBAA_SMWE (1 << 3) /* A: Burst Flash Address Advance / SmartMedia Write Enable */
  207. #define AT91_PC4_BFOE (1 << 4) /* A: Burst Flash Output Enable */
  208. #define AT91_PC5_BFWE (1 << 5) /* A: Burst Flash Write Enable */
  209. #define AT91_PC6_NWAIT (1 << 6) /* A: SMC Wait Signal */
  210. #define AT91_PC7_A23 (1 << 7) /* A: Address Bus 23 */
  211. #define AT91_PC8_A24 (1 << 8) /* A: Address Bus 24 */
  212. #define AT91_PC9_A25_CFRNW (1 << 9) /* A: Address Bus 25 / Compact Flash Read Not Write */
  213. #define AT91_PC10_NCS4_CFCS (1 << 10) /* A: SMC Chip Select 4 / Compact Flash Chip Select */
  214. #define AT91_PC11_NCS5_CFCE1 (1 << 11) /* A: SMC Chip Select 5 / Compact Flash Chip Enable 1 */
  215. #define AT91_PC12_NCS6_CFCE2 (1 << 12) /* A: SMC Chip Select 6 / Compact Flash Chip Enable 2 */
  216. #define AT91_PC13_NCS7 (1 << 13) /* A: Chip Select 7 */
  217. #define AT91_PD0_ETX0 (1 << 0) /* A: Ethernet Transmit Data 0 */
  218. #define AT91_PD1_ETX1 (1 << 1) /* A: Ethernet Transmit Data 1 */
  219. #define AT91_PD2_ETX2 (1 << 2) /* A: Ethernet Transmit Data 2 */
  220. #define AT91_PD3_ETX3 (1 << 3) /* A: Ethernet Transmit Data 3 */
  221. #define AT91_PD4_ETXEN (1 << 4) /* A: Ethernet Transmit Enable */
  222. #define AT91_PD5_ETXER (1 << 5) /* A: Ethernet Transmit Coding Error */
  223. #define AT91_PD6_DTXD (1 << 6) /* A: DBGU Transmit Data */
  224. #define AT91_PD7_PCK0 (1 << 7) /* A: PMC Programmable Clock Output 0 */
  225. #define AT91_PD7_TSYNC (1 << 7) /* B: ETM Trace Synchronization Signal */
  226. #define AT91_PD8_PCK1 (1 << 8) /* A: PMC Programmable Clock Output 1 */
  227. #define AT91_PD8_TCLK (1 << 8) /* B: ETM Trace Clock */
  228. #define AT91_PD9_PCK2 (1 << 9) /* A: PMC Programmable Clock Output 2 */
  229. #define AT91_PD9_TPS0 (1 << 9) /* B: ETM Trace ARM Pipeline Status 0 */
  230. #define AT91_PD10_PCK3 (1 << 10) /* A: PMC Programmable Clock Output 3 */
  231. #define AT91_PD10_TPS1 (1 << 10) /* B: ETM Trace ARM Pipeline Status 1 */
  232. #define AT91_PD11_TPS2 (1 << 11) /* B: ETM Trace ARM Pipeline Status 2 */
  233. #define AT91_PD12_TPK0 (1 << 12) /* B: ETM Trace Packet Port 0 */
  234. #define AT91_PD13_TPK1 (1 << 13) /* B: ETM Trace Packet Port 1 */
  235. #define AT91_PD14_TPK2 (1 << 14) /* B: ETM Trace Packet Port 2 */
  236. #define AT91_PD15_TD0 (1 << 15) /* A: SSC Transmit Data 0 */
  237. #define AT91_PD15_TPK3 (1 << 15) /* B: ETM Trace Packet Port 3 */
  238. #define AT91_PD16_TD1 (1 << 16) /* A: SSC Transmit Data 1 */
  239. #define AT91_PD16_TPK4 (1 << 16) /* B: ETM Trace Packet Port 4 */
  240. #define AT91_PD17_TD2 (1 << 17) /* A: SSC Transmit Data 2 */
  241. #define AT91_PD17_TPK5 (1 << 17) /* B: ETM Trace Packet Port 5 */
  242. #define AT91_PD18_NPCS1 (1 << 18) /* A: SPI Peripheral Chip Select 1 */
  243. #define AT91_PD18_TPK6 (1 << 18) /* B: ETM Trace Packet Port 6 */
  244. #define AT91_PD19_NPCS2 (1 << 19) /* A: SPI Peripheral Chip Select 2 */
  245. #define AT91_PD19_TPK7 (1 << 19) /* B: ETM Trace Packet Port 7 */
  246. #define AT91_PD20_NPCS3 (1 << 20) /* A: SPI Peripheral Chip Select 3 */
  247. #define AT91_PD20_TPK8 (1 << 20) /* B: ETM Trace Packet Port 8 */
  248. #define AT91_PD21_RTS0 (1 << 21) /* A: USART Ready To Send 0 */
  249. #define AT91_PD21_TPK9 (1 << 21) /* B: ETM Trace Packet Port 9 */
  250. #define AT91_PD22_RTS1 (1 << 22) /* A: USART Ready To Send 1 */
  251. #define AT91_PD22_TPK10 (1 << 22) /* B: ETM Trace Packet Port 10 */
  252. #define AT91_PD23_RTS2 (1 << 23) /* A: USART Ready To Send 2 */
  253. #define AT91_PD23_TPK11 (1 << 23) /* B: ETM Trace Packet Port 11 */
  254. #define AT91_PD24_RTS3 (1 << 24) /* A: USART Ready To Send 3 */
  255. #define AT91_PD24_TPK12 (1 << 24) /* B: ETM Trace Packet Port 12 */
  256. #define AT91_PD25_DTR1 (1 << 25) /* A: USART Data Terminal Ready 1 */
  257. #define AT91_PD25_TPK13 (1 << 25) /* B: ETM Trace Packet Port 13 */
  258. #define AT91_PD26_TPK14 (1 << 26) /* B: ETM Trace Packet Port 14 */
  259. #define AT91_PD27_TPK15 (1 << 27) /* B: ETM Trace Packet Port 15 */
  260. #endif
  261. #endif