w1_io.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307
  1. /*
  2. * w1_io.c
  3. *
  4. * Copyright (c) 2004 Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  5. *
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License
  18. * along with this program; if not, write to the Free Software
  19. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  20. */
  21. #include <asm/io.h>
  22. #include <linux/delay.h>
  23. #include <linux/moduleparam.h>
  24. #include <linux/module.h>
  25. #include "w1.h"
  26. #include "w1_log.h"
  27. static int w1_delay_parm = 1;
  28. module_param_named(delay_coef, w1_delay_parm, int, 0);
  29. static u8 w1_crc8_table[] = {
  30. 0, 94, 188, 226, 97, 63, 221, 131, 194, 156, 126, 32, 163, 253, 31, 65,
  31. 157, 195, 33, 127, 252, 162, 64, 30, 95, 1, 227, 189, 62, 96, 130, 220,
  32. 35, 125, 159, 193, 66, 28, 254, 160, 225, 191, 93, 3, 128, 222, 60, 98,
  33. 190, 224, 2, 92, 223, 129, 99, 61, 124, 34, 192, 158, 29, 67, 161, 255,
  34. 70, 24, 250, 164, 39, 121, 155, 197, 132, 218, 56, 102, 229, 187, 89, 7,
  35. 219, 133, 103, 57, 186, 228, 6, 88, 25, 71, 165, 251, 120, 38, 196, 154,
  36. 101, 59, 217, 135, 4, 90, 184, 230, 167, 249, 27, 69, 198, 152, 122, 36,
  37. 248, 166, 68, 26, 153, 199, 37, 123, 58, 100, 134, 216, 91, 5, 231, 185,
  38. 140, 210, 48, 110, 237, 179, 81, 15, 78, 16, 242, 172, 47, 113, 147, 205,
  39. 17, 79, 173, 243, 112, 46, 204, 146, 211, 141, 111, 49, 178, 236, 14, 80,
  40. 175, 241, 19, 77, 206, 144, 114, 44, 109, 51, 209, 143, 12, 82, 176, 238,
  41. 50, 108, 142, 208, 83, 13, 239, 177, 240, 174, 76, 18, 145, 207, 45, 115,
  42. 202, 148, 118, 40, 171, 245, 23, 73, 8, 86, 180, 234, 105, 55, 213, 139,
  43. 87, 9, 235, 181, 54, 104, 138, 212, 149, 203, 41, 119, 244, 170, 72, 22,
  44. 233, 183, 85, 11, 136, 214, 52, 106, 43, 117, 151, 201, 74, 20, 246, 168,
  45. 116, 42, 200, 150, 21, 75, 169, 247, 182, 232, 10, 84, 215, 137, 107, 53
  46. };
  47. static void w1_delay(unsigned long tm)
  48. {
  49. udelay(tm * w1_delay_parm);
  50. }
  51. static void w1_write_bit(struct w1_master *dev, int bit);
  52. static u8 w1_read_bit(struct w1_master *dev);
  53. /**
  54. * Generates a write-0 or write-1 cycle and samples the level.
  55. */
  56. static u8 w1_touch_bit(struct w1_master *dev, int bit)
  57. {
  58. if (dev->bus_master->touch_bit)
  59. return dev->bus_master->touch_bit(dev->bus_master->data, bit);
  60. else if (bit)
  61. return w1_read_bit(dev);
  62. else {
  63. w1_write_bit(dev, 0);
  64. return(0);
  65. }
  66. }
  67. /**
  68. * Generates a write-0 or write-1 cycle.
  69. * Only call if dev->bus_master->touch_bit is NULL
  70. */
  71. static void w1_write_bit(struct w1_master *dev, int bit)
  72. {
  73. if (bit) {
  74. dev->bus_master->write_bit(dev->bus_master->data, 0);
  75. w1_delay(6);
  76. dev->bus_master->write_bit(dev->bus_master->data, 1);
  77. w1_delay(64);
  78. } else {
  79. dev->bus_master->write_bit(dev->bus_master->data, 0);
  80. w1_delay(60);
  81. dev->bus_master->write_bit(dev->bus_master->data, 1);
  82. w1_delay(10);
  83. }
  84. }
  85. /**
  86. * Writes 8 bits.
  87. *
  88. * @param dev the master device
  89. * @param byte the byte to write
  90. */
  91. void w1_write_8(struct w1_master *dev, u8 byte)
  92. {
  93. int i;
  94. if (dev->bus_master->write_byte)
  95. dev->bus_master->write_byte(dev->bus_master->data, byte);
  96. else
  97. for (i = 0; i < 8; ++i)
  98. w1_touch_bit(dev, (byte >> i) & 0x1);
  99. }
  100. EXPORT_SYMBOL_GPL(w1_write_8);
  101. /**
  102. * Generates a write-1 cycle and samples the level.
  103. * Only call if dev->bus_master->touch_bit is NULL
  104. */
  105. static u8 w1_read_bit(struct w1_master *dev)
  106. {
  107. int result;
  108. dev->bus_master->write_bit(dev->bus_master->data, 0);
  109. w1_delay(6);
  110. dev->bus_master->write_bit(dev->bus_master->data, 1);
  111. w1_delay(9);
  112. result = dev->bus_master->read_bit(dev->bus_master->data);
  113. w1_delay(55);
  114. return result & 0x1;
  115. }
  116. /**
  117. * Does a triplet - used for searching ROM addresses.
  118. * Return bits:
  119. * bit 0 = id_bit
  120. * bit 1 = comp_bit
  121. * bit 2 = dir_taken
  122. * If both bits 0 & 1 are set, the search should be restarted.
  123. *
  124. * @param dev the master device
  125. * @param bdir the bit to write if both id_bit and comp_bit are 0
  126. * @return bit fields - see above
  127. */
  128. u8 w1_triplet(struct w1_master *dev, int bdir)
  129. {
  130. if ( dev->bus_master->triplet )
  131. return(dev->bus_master->triplet(dev->bus_master->data, bdir));
  132. else {
  133. u8 id_bit = w1_touch_bit(dev, 1);
  134. u8 comp_bit = w1_touch_bit(dev, 1);
  135. u8 retval;
  136. if ( id_bit && comp_bit )
  137. return(0x03); /* error */
  138. if ( !id_bit && !comp_bit ) {
  139. /* Both bits are valid, take the direction given */
  140. retval = bdir ? 0x04 : 0;
  141. } else {
  142. /* Only one bit is valid, take that direction */
  143. bdir = id_bit;
  144. retval = id_bit ? 0x05 : 0x02;
  145. }
  146. if ( dev->bus_master->touch_bit )
  147. w1_touch_bit(dev, bdir);
  148. else
  149. w1_write_bit(dev, bdir);
  150. return(retval);
  151. }
  152. }
  153. /**
  154. * Reads 8 bits.
  155. *
  156. * @param dev the master device
  157. * @return the byte read
  158. */
  159. static u8 w1_read_8(struct w1_master * dev)
  160. {
  161. int i;
  162. u8 res = 0;
  163. if (dev->bus_master->read_byte)
  164. res = dev->bus_master->read_byte(dev->bus_master->data);
  165. else
  166. for (i = 0; i < 8; ++i)
  167. res |= (w1_touch_bit(dev,1) << i);
  168. return res;
  169. }
  170. /**
  171. * Writes a series of bytes.
  172. *
  173. * @param dev the master device
  174. * @param buf pointer to the data to write
  175. * @param len the number of bytes to write
  176. * @return the byte read
  177. */
  178. void w1_write_block(struct w1_master *dev, const u8 *buf, int len)
  179. {
  180. int i;
  181. if (dev->bus_master->write_block)
  182. dev->bus_master->write_block(dev->bus_master->data, buf, len);
  183. else
  184. for (i = 0; i < len; ++i)
  185. w1_write_8(dev, buf[i]);
  186. }
  187. EXPORT_SYMBOL_GPL(w1_write_block);
  188. /**
  189. * Reads a series of bytes.
  190. *
  191. * @param dev the master device
  192. * @param buf pointer to the buffer to fill
  193. * @param len the number of bytes to read
  194. * @return the number of bytes read
  195. */
  196. u8 w1_read_block(struct w1_master *dev, u8 *buf, int len)
  197. {
  198. int i;
  199. u8 ret;
  200. if (dev->bus_master->read_block)
  201. ret = dev->bus_master->read_block(dev->bus_master->data, buf, len);
  202. else {
  203. for (i = 0; i < len; ++i)
  204. buf[i] = w1_read_8(dev);
  205. ret = len;
  206. }
  207. return ret;
  208. }
  209. EXPORT_SYMBOL_GPL(w1_read_block);
  210. /**
  211. * Issues a reset bus sequence.
  212. *
  213. * @param dev The bus master pointer
  214. * @return 0=Device present, 1=No device present or error
  215. */
  216. int w1_reset_bus(struct w1_master *dev)
  217. {
  218. int result;
  219. if (dev->bus_master->reset_bus)
  220. result = dev->bus_master->reset_bus(dev->bus_master->data) & 0x1;
  221. else {
  222. dev->bus_master->write_bit(dev->bus_master->data, 0);
  223. w1_delay(480);
  224. dev->bus_master->write_bit(dev->bus_master->data, 1);
  225. w1_delay(70);
  226. result = dev->bus_master->read_bit(dev->bus_master->data) & 0x1;
  227. w1_delay(410);
  228. }
  229. return result;
  230. }
  231. EXPORT_SYMBOL_GPL(w1_reset_bus);
  232. u8 w1_calc_crc8(u8 * data, int len)
  233. {
  234. u8 crc = 0;
  235. while (len--)
  236. crc = w1_crc8_table[crc ^ *data++];
  237. return crc;
  238. }
  239. EXPORT_SYMBOL_GPL(w1_calc_crc8);
  240. void w1_search_devices(struct w1_master *dev, u8 search_type, w1_slave_found_callback cb)
  241. {
  242. dev->attempts++;
  243. if (dev->bus_master->search)
  244. dev->bus_master->search(dev->bus_master->data, search_type, cb);
  245. else
  246. w1_search(dev, search_type, cb);
  247. }
  248. /**
  249. * Resets the bus and then selects the slave by sending either a skip rom
  250. * or a rom match.
  251. * The w1 master lock must be held.
  252. *
  253. * @param sl the slave to select
  254. * @return 0=success, anything else=error
  255. */
  256. int w1_reset_select_slave(struct w1_slave *sl)
  257. {
  258. if (w1_reset_bus(sl->master))
  259. return -1;
  260. if (sl->master->slave_count == 1)
  261. w1_write_8(sl->master, W1_SKIP_ROM);
  262. else {
  263. u8 match[9] = {W1_MATCH_ROM, };
  264. memcpy(&match[1], (u8 *)&sl->reg_num, 8);
  265. w1_write_block(sl->master, match, 9);
  266. }
  267. return 0;
  268. }
  269. EXPORT_SYMBOL_GPL(w1_reset_select_slave);