sstfb.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654
  1. /*
  2. * linux/drivers/video/sstfb.c -- voodoo graphics frame buffer
  3. *
  4. * Copyright (c) 2000-2002 Ghozlane Toumi <gtoumi@laposte.net>
  5. *
  6. * Created 15 Jan 2000 by Ghozlane Toumi
  7. *
  8. * Contributions (and many thanks) :
  9. *
  10. * 03/2001 James Simmons <jsimmons@infradead.org>
  11. * 04/2001 Paul Mundt <lethal@chaoticdreams.org>
  12. * 05/2001 Urs Ganse <ursg@uni.de>
  13. * (initial work on voodoo2 port, interlace)
  14. * 09/2002 Helge Deller <deller@gmx.de>
  15. * (enable driver on big-endian machines (hppa), ioctl fixes)
  16. * 12/2002 Helge Deller <deller@gmx.de>
  17. * (port driver to new frambuffer infrastructure)
  18. * 01/2003 Helge Deller <deller@gmx.de>
  19. * (initial work on fb hardware acceleration for voodoo2)
  20. * 08/2006 Alan Cox <alan@redhat.com>
  21. * Remove never finished and bogus 24/32bit support
  22. * Clean up macro abuse
  23. * Minor tidying for format.
  24. */
  25. /*
  26. * The voodoo1 has the following memory mapped address space:
  27. * 0x000000 - 0x3fffff : registers (4MB)
  28. * 0x400000 - 0x7fffff : linear frame buffer (4MB)
  29. * 0x800000 - 0xffffff : texture memory (8MB)
  30. */
  31. /*
  32. * misc notes, TODOs, toASKs, and deep thoughts
  33. -TODO: at one time or another test that the mode is acceptable by the monitor
  34. -ASK: Can I choose different ordering for the color bitfields (rgba argb ...)
  35. which one should i use ? is there any preferred one ? It seems ARGB is
  36. the one ...
  37. -TODO: in set_var check the validity of timings (hsync vsync)...
  38. -TODO: check and recheck the use of sst_wait_idle : we don't flush the fifo via
  39. a nop command. so it's ok as long as the commands we pass don't go
  40. through the fifo. warning: issuing a nop command seems to need pci_fifo
  41. -FIXME: in case of failure in the init sequence, be sure we return to a safe
  42. state.
  43. - FIXME: Use accelerator for 2D scroll
  44. -FIXME: 4MB boards have banked memory (FbiInit2 bits 1 & 20)
  45. */
  46. /*
  47. * debug info
  48. * SST_DEBUG : enable debugging
  49. * SST_DEBUG_REG : debug registers
  50. * 0 : no debug
  51. * 1 : dac calls, [un]set_bits, FbiInit
  52. * 2 : insane debug level (log every register read/write)
  53. * SST_DEBUG_FUNC : functions
  54. * 0 : no debug
  55. * 1 : function call / debug ioctl
  56. * 2 : variables
  57. * 3 : flood . you don't want to do that. trust me.
  58. * SST_DEBUG_VAR : debug display/var structs
  59. * 0 : no debug
  60. * 1 : dumps display, fb_var
  61. *
  62. * sstfb specific ioctls:
  63. * toggle vga (0x46db) : toggle vga_pass_through
  64. * fill fb (0x46dc) : fills fb
  65. * test disp (0x46de) : draws a test image
  66. */
  67. #undef SST_DEBUG
  68. /*
  69. Default video mode .
  70. 0 800x600@60 took from glide
  71. 1 640x480@75 took from glide
  72. 2 1024x768@76 std fb.mode
  73. 3 640x480@60 glide default */
  74. #define DEFAULT_MODE 3
  75. /*
  76. * Includes
  77. */
  78. #include <linux/string.h>
  79. #include <linux/kernel.h>
  80. #include <linux/module.h>
  81. #include <linux/fb.h>
  82. #include <linux/pci.h>
  83. #include <linux/delay.h>
  84. #include <linux/init.h>
  85. #include <linux/slab.h>
  86. #include <asm/io.h>
  87. #include <asm/ioctl.h>
  88. #include <asm/uaccess.h>
  89. #include <video/sstfb.h>
  90. /* initialized by setup */
  91. static int vgapass; /* enable Vga passthrough cable */
  92. static int mem; /* mem size in MB, 0 = autodetect */
  93. static int clipping = 1; /* use clipping (slower, safer) */
  94. static int gfxclk; /* force FBI freq in Mhz . Dangerous */
  95. static int slowpci; /* slow PCI settings */
  96. static char *mode_option __devinitdata;
  97. enum {
  98. ID_VOODOO1 = 0,
  99. ID_VOODOO2 = 1,
  100. };
  101. #define IS_VOODOO2(par) ((par)->type == ID_VOODOO2)
  102. static struct sst_spec voodoo_spec[] __devinitdata = {
  103. { .name = "Voodoo Graphics", .default_gfx_clock = 50000, .max_gfxclk = 60 },
  104. { .name = "Voodoo2", .default_gfx_clock = 75000, .max_gfxclk = 85 },
  105. };
  106. static struct fb_var_screeninfo sstfb_default =
  107. #if ( DEFAULT_MODE == 0 )
  108. { /* 800x600@60, 16 bpp .borowed from glide/sst1/include/sst1init.h */
  109. 800, 600, 800, 600, 0, 0, 16, 0,
  110. {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0},
  111. 0, 0, -1, -1, 0,
  112. 25000, 86, 41, 23, 1, 127, 4,
  113. 0, FB_VMODE_NONINTERLACED };
  114. #elif ( DEFAULT_MODE == 1 )
  115. {/* 640x480@75, 16 bpp .borowed from glide/sst1/include/sst1init.h */
  116. 640, 480, 640, 480, 0, 0, 16, 0,
  117. {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0},
  118. 0, 0, -1, -1, 0,
  119. 31746, 118, 17, 16, 1, 63, 3,
  120. 0, FB_VMODE_NONINTERLACED };
  121. #elif ( DEFAULT_MODE == 2 )
  122. { /* 1024x768@76 took from my /etc/fb.modes */
  123. 1024, 768, 1024, 768,0, 0, 16,0,
  124. {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0},
  125. 0, 0, -1, -1, 0,
  126. 11764, 208, 8, 36, 16, 120, 3 ,
  127. 0, FB_VMODE_NONINTERLACED };
  128. #elif ( DEFAULT_MODE == 3 )
  129. { /* 640x480@60 , 16bpp glide default ?*/
  130. 640, 480, 640, 480, 0, 0, 16, 0,
  131. {11, 5, 0}, {5, 6, 0}, {0, 5, 0}, {0, 0, 0},
  132. 0, 0, -1, -1, 0,
  133. 39721 , 38, 26 , 25 ,18 , 96 ,2,
  134. 0, FB_VMODE_NONINTERLACED };
  135. #elif
  136. #error "Invalid DEFAULT_MODE value !"
  137. #endif
  138. /*
  139. * debug functions
  140. */
  141. static void sstfb_drawdebugimage(struct fb_info *info);
  142. static int sstfb_dump_regs(struct fb_info *info);
  143. #if (SST_DEBUG_REG > 0)
  144. static void sst_dbg_print_read_reg(u32 reg, u32 val) {
  145. const char *regname;
  146. switch (reg) {
  147. case FBIINIT0: regname = "FbiInit0"; break;
  148. case FBIINIT1: regname = "FbiInit1"; break;
  149. case FBIINIT2: regname = "FbiInit2"; break;
  150. case FBIINIT3: regname = "FbiInit3"; break;
  151. case FBIINIT4: regname = "FbiInit4"; break;
  152. case FBIINIT5: regname = "FbiInit5"; break;
  153. case FBIINIT6: regname = "FbiInit6"; break;
  154. default: regname = NULL; break;
  155. }
  156. if (regname == NULL)
  157. r_ddprintk("sst_read(%#x): %#x\n", reg, val);
  158. else
  159. r_dprintk(" sst_read(%s): %#x\n", regname, val);
  160. }
  161. static void sst_dbg_print_write_reg(u32 reg, u32 val) {
  162. const char *regname;
  163. switch (reg) {
  164. case FBIINIT0: regname = "FbiInit0"; break;
  165. case FBIINIT1: regname = "FbiInit1"; break;
  166. case FBIINIT2: regname = "FbiInit2"; break;
  167. case FBIINIT3: regname = "FbiInit3"; break;
  168. case FBIINIT4: regname = "FbiInit4"; break;
  169. case FBIINIT5: regname = "FbiInit5"; break;
  170. case FBIINIT6: regname = "FbiInit6"; break;
  171. default: regname = NULL; break;
  172. }
  173. if (regname == NULL)
  174. r_ddprintk("sst_write(%#x, %#x)\n", reg, val);
  175. else
  176. r_dprintk(" sst_write(%s, %#x)\n", regname, val);
  177. }
  178. #else /* (SST_DEBUG_REG > 0) */
  179. # define sst_dbg_print_read_reg(reg, val) do {} while(0)
  180. # define sst_dbg_print_write_reg(reg, val) do {} while(0)
  181. #endif /* (SST_DEBUG_REG > 0) */
  182. /*
  183. * hardware access functions
  184. */
  185. /* register access */
  186. #define sst_read(reg) __sst_read(par->mmio_vbase, reg)
  187. #define sst_write(reg,val) __sst_write(par->mmio_vbase, reg, val)
  188. #define sst_set_bits(reg,val) __sst_set_bits(par->mmio_vbase, reg, val)
  189. #define sst_unset_bits(reg,val) __sst_unset_bits(par->mmio_vbase, reg, val)
  190. #define sst_dac_read(reg) __sst_dac_read(par->mmio_vbase, reg)
  191. #define sst_dac_write(reg,val) __sst_dac_write(par->mmio_vbase, reg, val)
  192. #define dac_i_read(reg) __dac_i_read(par->mmio_vbase, reg)
  193. #define dac_i_write(reg,val) __dac_i_write(par->mmio_vbase, reg, val)
  194. static inline u32 __sst_read(u8 __iomem *vbase, u32 reg)
  195. {
  196. u32 ret = readl(vbase + reg);
  197. sst_dbg_print_read_reg(reg, ret);
  198. return ret;
  199. }
  200. static inline void __sst_write(u8 __iomem *vbase, u32 reg, u32 val)
  201. {
  202. sst_dbg_print_write_reg(reg, val);
  203. writel(val, vbase + reg);
  204. }
  205. static inline void __sst_set_bits(u8 __iomem *vbase, u32 reg, u32 val)
  206. {
  207. r_dprintk("sst_set_bits(%#x, %#x)\n", reg, val);
  208. __sst_write(vbase, reg, __sst_read(vbase, reg) | val);
  209. }
  210. static inline void __sst_unset_bits(u8 __iomem *vbase, u32 reg, u32 val)
  211. {
  212. r_dprintk("sst_unset_bits(%#x, %#x)\n", reg, val);
  213. __sst_write(vbase, reg, __sst_read(vbase, reg) & ~val);
  214. }
  215. /*
  216. * wait for the fbi chip. ASK: what happens if the fbi is stuck ?
  217. *
  218. * the FBI is supposed to be ready if we receive 5 time
  219. * in a row a "idle" answer to our requests
  220. */
  221. #define sst_wait_idle() __sst_wait_idle(par->mmio_vbase)
  222. static int __sst_wait_idle(u8 __iomem *vbase)
  223. {
  224. int count = 0;
  225. /* if (doFBINOP) __sst_write(vbase, NOPCMD, 0); */
  226. while(1) {
  227. if (__sst_read(vbase, STATUS) & STATUS_FBI_BUSY) {
  228. f_dddprintk("status: busy\n");
  229. /* FIXME basicaly, this is a busy wait. maybe not that good. oh well;
  230. * this is a small loop after all.
  231. * Or maybe we should use mdelay() or udelay() here instead ? */
  232. count = 0;
  233. } else {
  234. count++;
  235. f_dddprintk("status: idle(%d)\n", count);
  236. }
  237. if (count >= 5) return 1;
  238. /* XXX do something to avoid hanging the machine if the voodoo is out */
  239. }
  240. }
  241. /* dac access */
  242. /* dac_read should be remaped to FbiInit2 (via the pci reg init_enable) */
  243. static u8 __sst_dac_read(u8 __iomem *vbase, u8 reg)
  244. {
  245. u8 ret;
  246. reg &= 0x07;
  247. __sst_write(vbase, DAC_DATA, ((u32)reg << 8) | DAC_READ_CMD );
  248. __sst_wait_idle(vbase);
  249. /* udelay(10); */
  250. ret = __sst_read(vbase, DAC_READ) & 0xff;
  251. r_dprintk("sst_dac_read(%#x): %#x\n", reg, ret);
  252. return ret;
  253. }
  254. static void __sst_dac_write(u8 __iomem *vbase, u8 reg, u8 val)
  255. {
  256. r_dprintk("sst_dac_write(%#x, %#x)\n", reg, val);
  257. reg &= 0x07;
  258. __sst_write(vbase, DAC_DATA,(((u32)reg << 8)) | (u32)val);
  259. }
  260. /* indexed access to ti/att dacs */
  261. static u32 __dac_i_read(u8 __iomem *vbase, u8 reg)
  262. {
  263. u32 ret;
  264. __sst_dac_write(vbase, DACREG_ADDR_I, reg);
  265. ret = __sst_dac_read(vbase, DACREG_DATA_I);
  266. r_dprintk("sst_dac_read_i(%#x): %#x\n", reg, ret);
  267. return ret;
  268. }
  269. static void __dac_i_write(u8 __iomem *vbase, u8 reg,u8 val)
  270. {
  271. r_dprintk("sst_dac_write_i(%#x, %#x)\n", reg, val);
  272. __sst_dac_write(vbase, DACREG_ADDR_I, reg);
  273. __sst_dac_write(vbase, DACREG_DATA_I, val);
  274. }
  275. /* compute the m,n,p , returns the real freq
  276. * (ics datasheet : N <-> N1 , P <-> N2)
  277. *
  278. * Fout= Fref * (M+2)/( 2^P * (N+2))
  279. * we try to get close to the asked freq
  280. * with P as high, and M as low as possible
  281. * range:
  282. * ti/att : 0 <= M <= 255; 0 <= P <= 3; 0<= N <= 63
  283. * ics : 1 <= M <= 127; 0 <= P <= 3; 1<= N <= 31
  284. * we'll use the lowest limitation, should be precise enouth
  285. */
  286. static int sst_calc_pll(const int freq, int *freq_out, struct pll_timing *t)
  287. {
  288. int m, m2, n, p, best_err, fout;
  289. int best_n = -1;
  290. int best_m = -1;
  291. best_err = freq;
  292. p = 3;
  293. /* f * 2^P = vco should be less than VCOmax ~ 250 MHz for ics*/
  294. while (((1 << p) * freq > VCO_MAX) && (p >= 0))
  295. p--;
  296. if (p == -1)
  297. return -EINVAL;
  298. for (n = 1; n < 32; n++) {
  299. /* calc 2 * m so we can round it later*/
  300. m2 = (2 * freq * (1 << p) * (n + 2) ) / DAC_FREF - 4 ;
  301. m = (m2 % 2 ) ? m2/2+1 : m2/2 ;
  302. if (m >= 128)
  303. break;
  304. fout = (DAC_FREF * (m + 2)) / ((1 << p) * (n + 2));
  305. if ((abs(fout - freq) < best_err) && (m > 0)) {
  306. best_n = n;
  307. best_m = m;
  308. best_err = abs(fout - freq);
  309. /* we get the lowest m , allowing 0.5% error in freq*/
  310. if (200*best_err < freq) break;
  311. }
  312. }
  313. if (best_n == -1) /* unlikely, but who knows ? */
  314. return -EINVAL;
  315. t->p = p;
  316. t->n = best_n;
  317. t->m = best_m;
  318. *freq_out = (DAC_FREF * (t->m + 2)) / ((1 << t->p) * (t->n + 2));
  319. f_ddprintk ("m: %d, n: %d, p: %d, F: %dKhz\n",
  320. t->m, t->n, t->p, *freq_out);
  321. return 0;
  322. }
  323. /*
  324. * clear lfb screen
  325. */
  326. static void sstfb_clear_screen(struct fb_info *info)
  327. {
  328. /* clear screen */
  329. fb_memset(info->screen_base, 0, info->fix.smem_len);
  330. }
  331. /**
  332. * sstfb_check_var - Optional function. Validates a var passed in.
  333. * @var: frame buffer variable screen structure
  334. * @info: frame buffer structure that represents a single frame buffer
  335. *
  336. * Limit to the abilities of a single chip as SLI is not supported
  337. * by this driver.
  338. */
  339. static int sstfb_check_var(struct fb_var_screeninfo *var,
  340. struct fb_info *info)
  341. {
  342. struct sstfb_par *par = info->par;
  343. int hSyncOff = var->xres + var->right_margin + var->left_margin;
  344. int vSyncOff = var->yres + var->lower_margin + var->upper_margin;
  345. int vBackPorch = var->left_margin, yDim = var->yres;
  346. int vSyncOn = var->vsync_len;
  347. int tiles_in_X, real_length;
  348. unsigned int freq;
  349. if (sst_calc_pll(PICOS2KHZ(var->pixclock), &freq, &par->pll)) {
  350. printk(KERN_ERR "sstfb: Pixclock at %ld KHZ out of range\n",
  351. PICOS2KHZ(var->pixclock));
  352. return -EINVAL;
  353. }
  354. var->pixclock = KHZ2PICOS(freq);
  355. if (var->vmode & FB_VMODE_INTERLACED)
  356. vBackPorch += (vBackPorch % 2);
  357. if (var->vmode & FB_VMODE_DOUBLE) {
  358. vBackPorch <<= 1;
  359. yDim <<=1;
  360. vSyncOn <<=1;
  361. vSyncOff <<=1;
  362. }
  363. switch (var->bits_per_pixel) {
  364. case 0 ... 16 :
  365. var->bits_per_pixel = 16;
  366. break;
  367. default :
  368. printk(KERN_ERR "sstfb: Unsupported bpp %d\n", var->bits_per_pixel);
  369. return -EINVAL;
  370. }
  371. /* validity tests */
  372. if (var->xres <= 1 || yDim <= 0 || var->hsync_len <= 1 ||
  373. hSyncOff <= 1 || var->left_margin <= 2 || vSyncOn <= 0 ||
  374. vSyncOff <= 0 || vBackPorch <= 0) {
  375. return -EINVAL;
  376. }
  377. if (IS_VOODOO2(par)) {
  378. /* Voodoo 2 limits */
  379. tiles_in_X = (var->xres + 63 ) / 64 * 2;
  380. if (var->xres > POW2(11) || yDim >= POW2(11)) {
  381. printk(KERN_ERR "sstfb: Unsupported resolution %dx%d\n",
  382. var->xres, var->yres);
  383. return -EINVAL;
  384. }
  385. if (var->hsync_len > POW2(9) || hSyncOff > POW2(11) ||
  386. var->left_margin - 2 >= POW2(9) || vSyncOn >= POW2(13) ||
  387. vSyncOff >= POW2(13) || vBackPorch >= POW2(9) ||
  388. tiles_in_X >= POW2(6) || tiles_in_X <= 0) {
  389. printk(KERN_ERR "sstfb: Unsupported timings\n");
  390. return -EINVAL;
  391. }
  392. } else {
  393. /* Voodoo limits */
  394. tiles_in_X = (var->xres + 63 ) / 64;
  395. if (var->vmode) {
  396. printk(KERN_ERR "sstfb: Interlace/doublescan not supported %#x\n",
  397. var->vmode);
  398. return -EINVAL;
  399. }
  400. if (var->xres > POW2(10) || var->yres >= POW2(10)) {
  401. printk(KERN_ERR "sstfb: Unsupported resolution %dx%d\n",
  402. var->xres, var->yres);
  403. return -EINVAL;
  404. }
  405. if (var->hsync_len > POW2(8) || hSyncOff - 1 > POW2(10) ||
  406. var->left_margin - 2 >= POW2(8) || vSyncOn >= POW2(12) ||
  407. vSyncOff >= POW2(12) || vBackPorch >= POW2(8) ||
  408. tiles_in_X >= POW2(4) || tiles_in_X <= 0) {
  409. printk(KERN_ERR "sstfb: Unsupported timings\n");
  410. return -EINVAL;
  411. }
  412. }
  413. /* it seems that the fbi uses tiles of 64x16 pixels to "map" the mem */
  414. /* FIXME: i don't like this... looks wrong */
  415. real_length = tiles_in_X * (IS_VOODOO2(par) ? 32 : 64 )
  416. * ((var->bits_per_pixel == 16) ? 2 : 4);
  417. if (real_length * yDim > info->fix.smem_len) {
  418. printk(KERN_ERR "sstfb: Not enough video memory\n");
  419. return -ENOMEM;
  420. }
  421. var->sync &= (FB_SYNC_HOR_HIGH_ACT | FB_SYNC_VERT_HIGH_ACT);
  422. var->vmode &= (FB_VMODE_INTERLACED | FB_VMODE_DOUBLE);
  423. var->xoffset = 0;
  424. var->yoffset = 0;
  425. var->height = -1;
  426. var->width = -1;
  427. /*
  428. * correct the color bit fields
  429. */
  430. /* var->{red|green|blue}.msb_right = 0; */
  431. switch (var->bits_per_pixel) {
  432. case 16: /* RGB 565 LfbMode 0 */
  433. var->red.length = 5;
  434. var->green.length = 6;
  435. var->blue.length = 5;
  436. var->transp.length = 0;
  437. var->red.offset = 11;
  438. var->green.offset = 5;
  439. var->blue.offset = 0;
  440. var->transp.offset = 0;
  441. break;
  442. default:
  443. return -EINVAL;
  444. }
  445. return 0;
  446. }
  447. /**
  448. * sstfb_set_par - Optional function. Alters the hardware state.
  449. * @info: frame buffer structure that represents a single frame buffer
  450. */
  451. static int sstfb_set_par(struct fb_info *info)
  452. {
  453. struct sstfb_par *par = info->par;
  454. u32 lfbmode, fbiinit1, fbiinit2, fbiinit3, fbiinit5, fbiinit6=0;
  455. struct pci_dev *sst_dev = par->dev;
  456. unsigned int freq;
  457. int ntiles;
  458. par->hSyncOff = info->var.xres + info->var.right_margin + info->var.left_margin;
  459. par->yDim = info->var.yres;
  460. par->vSyncOn = info->var.vsync_len;
  461. par->vSyncOff = info->var.yres + info->var.lower_margin + info->var.upper_margin;
  462. par->vBackPorch = info->var.upper_margin;
  463. /* We need par->pll */
  464. sst_calc_pll(PICOS2KHZ(info->var.pixclock), &freq, &par->pll);
  465. if (info->var.vmode & FB_VMODE_INTERLACED)
  466. par->vBackPorch += (par->vBackPorch % 2);
  467. if (info->var.vmode & FB_VMODE_DOUBLE) {
  468. par->vBackPorch <<= 1;
  469. par->yDim <<=1;
  470. par->vSyncOn <<=1;
  471. par->vSyncOff <<=1;
  472. }
  473. if (IS_VOODOO2(par)) {
  474. /* voodoo2 has 32 pixel wide tiles , BUT stange things
  475. happen with odd number of tiles */
  476. par->tiles_in_X = (info->var.xres + 63 ) / 64 * 2;
  477. } else {
  478. /* voodoo1 has 64 pixels wide tiles. */
  479. par->tiles_in_X = (info->var.xres + 63 ) / 64;
  480. }
  481. f_ddprintk("hsync_len hSyncOff vsync_len vSyncOff\n");
  482. f_ddprintk("%-7d %-8d %-7d %-8d\n",
  483. info->var.hsync_len, par->hSyncOff,
  484. par->vSyncOn, par->vSyncOff);
  485. f_ddprintk("left_margin upper_margin xres yres Freq\n");
  486. f_ddprintk("%-10d %-10d %-4d %-4d %-8ld\n",
  487. info->var.left_margin, info->var.upper_margin,
  488. info->var.xres, info->var.yres, PICOS2KHZ(info->var.pixclock));
  489. sst_write(NOPCMD, 0);
  490. sst_wait_idle();
  491. pci_write_config_dword(sst_dev, PCI_INIT_ENABLE, PCI_EN_INIT_WR);
  492. sst_set_bits(FBIINIT1, VIDEO_RESET);
  493. sst_set_bits(FBIINIT0, FBI_RESET | FIFO_RESET);
  494. sst_unset_bits(FBIINIT2, EN_DRAM_REFRESH);
  495. sst_wait_idle();
  496. /*sst_unset_bits (FBIINIT0, FBI_RESET); / reenable FBI ? */
  497. sst_write(BACKPORCH, par->vBackPorch << 16 | (info->var.left_margin - 2));
  498. sst_write(VIDEODIMENSIONS, par->yDim << 16 | (info->var.xres - 1));
  499. sst_write(HSYNC, (par->hSyncOff - 1) << 16 | (info->var.hsync_len - 1));
  500. sst_write(VSYNC, par->vSyncOff << 16 | par->vSyncOn);
  501. fbiinit2 = sst_read(FBIINIT2);
  502. fbiinit3 = sst_read(FBIINIT3);
  503. /* everything is reset. we enable fbiinit2/3 remap : dac acces ok */
  504. pci_write_config_dword(sst_dev, PCI_INIT_ENABLE,
  505. PCI_EN_INIT_WR | PCI_REMAP_DAC );
  506. par->dac_sw.set_vidmod(info, info->var.bits_per_pixel);
  507. /* set video clock */
  508. par->dac_sw.set_pll(info, &par->pll, VID_CLOCK);
  509. /* disable fbiinit2/3 remap */
  510. pci_write_config_dword(sst_dev, PCI_INIT_ENABLE,
  511. PCI_EN_INIT_WR);
  512. /* restore fbiinit2/3 */
  513. sst_write(FBIINIT2,fbiinit2);
  514. sst_write(FBIINIT3,fbiinit3);
  515. fbiinit1 = (sst_read(FBIINIT1) & VIDEO_MASK)
  516. | EN_DATA_OE
  517. | EN_BLANK_OE
  518. | EN_HVSYNC_OE
  519. | EN_DCLK_OE
  520. /* | (15 << TILES_IN_X_SHIFT) */
  521. | SEL_INPUT_VCLK_2X
  522. /* | (2 << VCLK_2X_SEL_DEL_SHIFT)
  523. | (2 << VCLK_DEL_SHIFT) */;
  524. /* try with vclk_in_delay =0 (bits 29:30) , vclk_out_delay =0 (bits(27:28)
  525. in (near) future set them accordingly to revision + resolution (cf glide)
  526. first understand what it stands for :)
  527. FIXME: there are some artefacts... check for the vclk_in_delay
  528. lets try with 6ns delay in both vclk_out & in...
  529. doh... they're still there :\
  530. */
  531. ntiles = par->tiles_in_X;
  532. if (IS_VOODOO2(par)) {
  533. fbiinit1 |= ((ntiles & 0x20) >> 5) << TILES_IN_X_MSB_SHIFT
  534. | ((ntiles & 0x1e) >> 1) << TILES_IN_X_SHIFT;
  535. /* as the only value of importance for us in fbiinit6 is tiles in X (lsb),
  536. and as reading fbinit 6 will return crap (see FBIINIT6_DEFAULT) we just
  537. write our value. BTW due to the dac unable to read odd number of tiles, this
  538. field is always null ... */
  539. fbiinit6 = (ntiles & 0x1) << TILES_IN_X_LSB_SHIFT;
  540. }
  541. else
  542. fbiinit1 |= ntiles << TILES_IN_X_SHIFT;
  543. switch (info->var.bits_per_pixel) {
  544. case 16:
  545. fbiinit1 |= SEL_SOURCE_VCLK_2X_SEL;
  546. break;
  547. default:
  548. return -EINVAL;
  549. }
  550. sst_write(FBIINIT1, fbiinit1);
  551. if (IS_VOODOO2(par)) {
  552. sst_write(FBIINIT6, fbiinit6);
  553. fbiinit5=sst_read(FBIINIT5) & FBIINIT5_MASK ;
  554. if (info->var.vmode & FB_VMODE_INTERLACED)
  555. fbiinit5 |= INTERLACE;
  556. if (info->var.vmode & FB_VMODE_DOUBLE)
  557. fbiinit5 |= VDOUBLESCAN;
  558. if (info->var.sync & FB_SYNC_HOR_HIGH_ACT)
  559. fbiinit5 |= HSYNC_HIGH;
  560. if (info->var.sync & FB_SYNC_VERT_HIGH_ACT)
  561. fbiinit5 |= VSYNC_HIGH;
  562. sst_write(FBIINIT5, fbiinit5);
  563. }
  564. sst_wait_idle();
  565. sst_unset_bits(FBIINIT1, VIDEO_RESET);
  566. sst_unset_bits(FBIINIT0, FBI_RESET | FIFO_RESET);
  567. sst_set_bits(FBIINIT2, EN_DRAM_REFRESH);
  568. /* disables fbiinit writes */
  569. pci_write_config_dword(sst_dev, PCI_INIT_ENABLE, PCI_EN_FIFO_WR);
  570. /* set lfbmode : set mode + front buffer for reads/writes
  571. + disable pipeline */
  572. switch (info->var.bits_per_pixel) {
  573. case 16:
  574. lfbmode = LFB_565;
  575. break;
  576. default:
  577. return -EINVAL;
  578. }
  579. #if defined(__BIG_ENDIAN)
  580. /* Enable byte-swizzle functionality in hardware.
  581. * With this enabled, all our read- and write-accesses to
  582. * the voodoo framebuffer can be done in native format, and
  583. * the hardware will automatically convert it to little-endian.
  584. * - tested on HP-PARISC, Helge Deller <deller@gmx.de> */
  585. lfbmode |= ( LFB_WORD_SWIZZLE_WR | LFB_BYTE_SWIZZLE_WR |
  586. LFB_WORD_SWIZZLE_RD | LFB_BYTE_SWIZZLE_RD );
  587. #endif
  588. if (clipping) {
  589. sst_write(LFBMODE, lfbmode | EN_PXL_PIPELINE);
  590. /*
  591. * Set "clipping" dimensions. If clipping is disabled and
  592. * writes to offscreen areas of the framebuffer are performed,
  593. * the "behaviour is undefined" (_very_ undefined) - Urs
  594. */
  595. /* btw, it requires enabling pixel pipeline in LFBMODE .
  596. off screen read/writes will just wrap and read/print pixels
  597. on screen. Ugly but not that dangerous */
  598. f_ddprintk("setting clipping dimensions 0..%d, 0..%d\n",
  599. info->var.xres - 1, par->yDim - 1);
  600. sst_write(CLIP_LEFT_RIGHT, info->var.xres);
  601. sst_write(CLIP_LOWY_HIGHY, par->yDim);
  602. sst_set_bits(FBZMODE, EN_CLIPPING | EN_RGB_WRITE);
  603. } else {
  604. /* no clipping : direct access, no pipeline */
  605. sst_write(LFBMODE, lfbmode);
  606. }
  607. return 0;
  608. }
  609. /**
  610. * sstfb_setcolreg - Optional function. Sets a color register.
  611. * @regno: hardware colormap register
  612. * @red: frame buffer colormap structure
  613. * @green: The green value which can be up to 16 bits wide
  614. * @blue: The blue value which can be up to 16 bits wide.
  615. * @transp: If supported the alpha value which can be up to 16 bits wide.
  616. * @info: frame buffer info structure
  617. */
  618. static int sstfb_setcolreg(u_int regno, u_int red, u_int green, u_int blue,
  619. u_int transp, struct fb_info *info)
  620. {
  621. struct sstfb_par *par = info->par;
  622. u32 col;
  623. f_dddprintk("sstfb_setcolreg\n");
  624. f_dddprintk("%-2d rgbt: %#x, %#x, %#x, %#x\n",
  625. regno, red, green, blue, transp);
  626. if (regno > 15)
  627. return 0;
  628. red >>= (16 - info->var.red.length);
  629. green >>= (16 - info->var.green.length);
  630. blue >>= (16 - info->var.blue.length);
  631. transp >>= (16 - info->var.transp.length);
  632. col = (red << info->var.red.offset)
  633. | (green << info->var.green.offset)
  634. | (blue << info->var.blue.offset)
  635. | (transp << info->var.transp.offset);
  636. par->palette[regno] = col;
  637. return 0;
  638. }
  639. static int sstfb_ioctl(struct fb_info *info, u_int cmd, u_long arg)
  640. {
  641. struct sstfb_par *par = info->par;
  642. struct pci_dev *sst_dev = par->dev;
  643. u32 fbiinit0, tmp, val;
  644. u_long p;
  645. switch (cmd) {
  646. /* dump current FBIINIT values to system log */
  647. case _IO('F', 0xdb): /* 0x46db */
  648. return sstfb_dump_regs(info);
  649. /* fills lfb with #arg pixels */
  650. case _IOW('F', 0xdc, u32): /* 0x46dc */
  651. if (copy_from_user(&val, (void __user *)arg, sizeof(val)))
  652. return -EFAULT;
  653. if (val > info->fix.smem_len)
  654. val = info->fix.smem_len;
  655. for (p = 0 ; p < val; p += 2)
  656. writew(p >> 6, info->screen_base + p);
  657. return 0;
  658. /* change VGA pass_through mode */
  659. case _IOW('F', 0xdd, u32): /* 0x46dd */
  660. if (copy_from_user(&val, (void __user *)arg, sizeof(val)))
  661. return -EFAULT;
  662. pci_read_config_dword(sst_dev, PCI_INIT_ENABLE, &tmp);
  663. pci_write_config_dword(sst_dev, PCI_INIT_ENABLE,
  664. tmp | PCI_EN_INIT_WR );
  665. fbiinit0 = sst_read (FBIINIT0);
  666. if (val)
  667. sst_write(FBIINIT0, fbiinit0 & ~EN_VGA_PASSTHROUGH);
  668. else
  669. sst_write(FBIINIT0, fbiinit0 | EN_VGA_PASSTHROUGH);
  670. pci_write_config_dword(sst_dev, PCI_INIT_ENABLE, tmp);
  671. return 0;
  672. /* draw test image */
  673. case _IO('F', 0xde): /* 0x46de */
  674. f_dprintk("test color display at %d bpp\n",
  675. info->var.bits_per_pixel);
  676. sstfb_drawdebugimage(info);
  677. return 0;
  678. }
  679. return -EINVAL;
  680. }
  681. /*
  682. * Screen-to-Screen BitBlt 2D command (for the bmove fb op.) - Voodoo2 only
  683. */
  684. #if 0
  685. static void sstfb_copyarea(struct fb_info *info, const struct fb_copyarea *area)
  686. {
  687. struct sstfb_par *par = info->par;
  688. u32 stride = info->fix.line_length;
  689. if (!IS_VOODOO2(par))
  690. return;
  691. sst_write(BLTSRCBASEADDR, 0);
  692. sst_write(BLTDSTBASEADDR, 0);
  693. sst_write(BLTROP, BLTROP_COPY);
  694. sst_write(BLTXYSTRIDES, stride | (stride << 16));
  695. sst_write(BLTSRCXY, area->sx | (area->sy << 16));
  696. sst_write(BLTDSTXY, area->dx | (area->dy << 16));
  697. sst_write(BLTSIZE, area->width | (area->height << 16));
  698. sst_write(BLTCOMMAND, BLT_SCR2SCR_BITBLT | LAUNCH_BITBLT |
  699. (BLT_16BPP_FMT << 3) /* | BIT(14) */ | BIT(15) );
  700. sst_wait_idle();
  701. }
  702. #endif
  703. /*
  704. * FillRect 2D command (solidfill or invert (via ROP_XOR)) - Voodoo2 only
  705. */
  706. static void sstfb_fillrect(struct fb_info *info, const struct fb_fillrect *rect)
  707. {
  708. struct sstfb_par *par = info->par;
  709. u32 stride = info->fix.line_length;
  710. if (!IS_VOODOO2(par))
  711. return;
  712. sst_write(BLTCLIPX, info->var.xres);
  713. sst_write(BLTCLIPY, info->var.yres);
  714. sst_write(BLTDSTBASEADDR, 0);
  715. sst_write(BLTCOLOR, rect->color);
  716. sst_write(BLTROP, rect->rop == ROP_COPY ? BLTROP_COPY : BLTROP_XOR);
  717. sst_write(BLTXYSTRIDES, stride | (stride << 16));
  718. sst_write(BLTDSTXY, rect->dx | (rect->dy << 16));
  719. sst_write(BLTSIZE, rect->width | (rect->height << 16));
  720. sst_write(BLTCOMMAND, BLT_RECFILL_BITBLT | LAUNCH_BITBLT
  721. | (BLT_16BPP_FMT << 3) /* | BIT(14) */ | BIT(15) | BIT(16) );
  722. sst_wait_idle();
  723. }
  724. /*
  725. * get lfb size
  726. */
  727. static int __devinit sst_get_memsize(struct fb_info *info, __u32 *memsize)
  728. {
  729. u8 __iomem *fbbase_virt = info->screen_base;
  730. /* force memsize */
  731. if (mem >= 1 && mem <= 4) {
  732. *memsize = (mem * 0x100000);
  733. printk(KERN_INFO "supplied memsize: %#x\n", *memsize);
  734. return 1;
  735. }
  736. writel(0xdeadbeef, fbbase_virt);
  737. writel(0xdeadbeef, fbbase_virt+0x100000);
  738. writel(0xdeadbeef, fbbase_virt+0x200000);
  739. f_ddprintk("0MB: %#x, 1MB: %#x, 2MB: %#x\n",
  740. readl(fbbase_virt), readl(fbbase_virt + 0x100000),
  741. readl(fbbase_virt + 0x200000));
  742. writel(0xabcdef01, fbbase_virt);
  743. f_ddprintk("0MB: %#x, 1MB: %#x, 2MB: %#x\n",
  744. readl(fbbase_virt), readl(fbbase_virt + 0x100000),
  745. readl(fbbase_virt + 0x200000));
  746. /* checks for 4mb lfb, then 2, then defaults to 1 */
  747. if (readl(fbbase_virt + 0x200000) == 0xdeadbeef)
  748. *memsize = 0x400000;
  749. else if (readl(fbbase_virt + 0x100000) == 0xdeadbeef)
  750. *memsize = 0x200000;
  751. else
  752. *memsize = 0x100000;
  753. f_ddprintk("detected memsize: %dMB\n", *memsize >> 20);
  754. return 1;
  755. }
  756. /*
  757. * DAC detection routines
  758. */
  759. /* fbi should be idle, and fifo emty and mem disabled */
  760. /* supposed to detect AT&T ATT20C409 and Ti TVP3409 ramdacs */
  761. static int __devinit sst_detect_att(struct fb_info *info)
  762. {
  763. struct sstfb_par *par = info->par;
  764. int i, mir, dir;
  765. for (i = 0; i < 3; i++) {
  766. sst_dac_write(DACREG_WMA, 0); /* backdoor */
  767. sst_dac_read(DACREG_RMR); /* read 4 times RMR */
  768. sst_dac_read(DACREG_RMR);
  769. sst_dac_read(DACREG_RMR);
  770. sst_dac_read(DACREG_RMR);
  771. /* the fifth time, CR0 is read */
  772. sst_dac_read(DACREG_RMR);
  773. /* the 6th, manufacturer id register */
  774. mir = sst_dac_read(DACREG_RMR);
  775. /*the 7th, device ID register */
  776. dir = sst_dac_read(DACREG_RMR);
  777. f_ddprintk("mir: %#x, dir: %#x\n", mir, dir);
  778. if (mir == DACREG_MIR_ATT && dir == DACREG_DIR_ATT) {
  779. return 1;
  780. }
  781. }
  782. return 0;
  783. }
  784. static int __devinit sst_detect_ti(struct fb_info *info)
  785. {
  786. struct sstfb_par *par = info->par;
  787. int i, mir, dir;
  788. for (i = 0; i<3; i++) {
  789. sst_dac_write(DACREG_WMA, 0); /* backdoor */
  790. sst_dac_read(DACREG_RMR); /* read 4 times RMR */
  791. sst_dac_read(DACREG_RMR);
  792. sst_dac_read(DACREG_RMR);
  793. sst_dac_read(DACREG_RMR);
  794. /* the fifth time, CR0 is read */
  795. sst_dac_read(DACREG_RMR);
  796. /* the 6th, manufacturer id register */
  797. mir = sst_dac_read(DACREG_RMR);
  798. /*the 7th, device ID register */
  799. dir = sst_dac_read(DACREG_RMR);
  800. f_ddprintk("mir: %#x, dir: %#x\n", mir, dir);
  801. if ((mir == DACREG_MIR_TI ) && (dir == DACREG_DIR_TI)) {
  802. return 1;
  803. }
  804. }
  805. return 0;
  806. }
  807. /*
  808. * try to detect ICS5342 ramdac
  809. * we get the 1st byte (M value) of preset f1,f7 and fB
  810. * why those 3 ? mmmh... for now, i'll do it the glide way...
  811. * and ask questions later. anyway, it seems that all the freq registers are
  812. * realy at their default state (cf specs) so i ask again, why those 3 regs ?
  813. * mmmmh.. it seems that's much more ugly than i thought. we use f0 and fA for
  814. * pll programming, so in fact, we *hope* that the f1, f7 & fB won't be
  815. * touched...
  816. * is it realy safe ? how can i reset this ramdac ? geee...
  817. */
  818. static int __devinit sst_detect_ics(struct fb_info *info)
  819. {
  820. struct sstfb_par *par = info->par;
  821. int m_clk0_1, m_clk0_7, m_clk1_b;
  822. int n_clk0_1, n_clk0_7, n_clk1_b;
  823. int i;
  824. for (i = 0; i<5; i++ ) {
  825. sst_dac_write(DACREG_ICS_PLLRMA, 0x1); /* f1 */
  826. m_clk0_1 = sst_dac_read(DACREG_ICS_PLLDATA);
  827. n_clk0_1 = sst_dac_read(DACREG_ICS_PLLDATA);
  828. sst_dac_write(DACREG_ICS_PLLRMA, 0x7); /* f7 */
  829. m_clk0_7 = sst_dac_read(DACREG_ICS_PLLDATA);
  830. n_clk0_7 = sst_dac_read(DACREG_ICS_PLLDATA);
  831. sst_dac_write(DACREG_ICS_PLLRMA, 0xb); /* fB */
  832. m_clk1_b= sst_dac_read(DACREG_ICS_PLLDATA);
  833. n_clk1_b= sst_dac_read(DACREG_ICS_PLLDATA);
  834. f_ddprintk("m_clk0_1: %#x, m_clk0_7: %#x, m_clk1_b: %#x\n",
  835. m_clk0_1, m_clk0_7, m_clk1_b);
  836. f_ddprintk("n_clk0_1: %#x, n_clk0_7: %#x, n_clk1_b: %#x\n",
  837. n_clk0_1, n_clk0_7, n_clk1_b);
  838. if (( m_clk0_1 == DACREG_ICS_PLL_CLK0_1_INI)
  839. && (m_clk0_7 == DACREG_ICS_PLL_CLK0_7_INI)
  840. && (m_clk1_b == DACREG_ICS_PLL_CLK1_B_INI)) {
  841. return 1;
  842. }
  843. }
  844. return 0;
  845. }
  846. /*
  847. * gfx, video, pci fifo should be reset, dram refresh disabled
  848. * see detect_dac
  849. */
  850. static int sst_set_pll_att_ti(struct fb_info *info,
  851. const struct pll_timing *t, const int clock)
  852. {
  853. struct sstfb_par *par = info->par;
  854. u8 cr0, cc;
  855. /* enable indexed mode */
  856. sst_dac_write(DACREG_WMA, 0); /* backdoor */
  857. sst_dac_read(DACREG_RMR); /* 1 time: RMR */
  858. sst_dac_read(DACREG_RMR); /* 2 RMR */
  859. sst_dac_read(DACREG_RMR); /* 3 // */
  860. sst_dac_read(DACREG_RMR); /* 4 // */
  861. cr0 = sst_dac_read(DACREG_RMR); /* 5 CR0 */
  862. sst_dac_write(DACREG_WMA, 0);
  863. sst_dac_read(DACREG_RMR);
  864. sst_dac_read(DACREG_RMR);
  865. sst_dac_read(DACREG_RMR);
  866. sst_dac_read(DACREG_RMR);
  867. sst_dac_write(DACREG_RMR, (cr0 & 0xf0)
  868. | DACREG_CR0_EN_INDEXED
  869. | DACREG_CR0_8BIT
  870. | DACREG_CR0_PWDOWN );
  871. /* so, now we are in indexed mode . dunno if its common, but
  872. i find this way of doing things a little bit weird :p */
  873. udelay(300);
  874. cc = dac_i_read(DACREG_CC_I);
  875. switch (clock) {
  876. case VID_CLOCK:
  877. dac_i_write(DACREG_AC0_I, t->m);
  878. dac_i_write(DACREG_AC1_I, t->p << 6 | t->n);
  879. dac_i_write(DACREG_CC_I,
  880. (cc & 0x0f) | DACREG_CC_CLKA | DACREG_CC_CLKA_C);
  881. break;
  882. case GFX_CLOCK:
  883. dac_i_write(DACREG_BD0_I, t->m);
  884. dac_i_write(DACREG_BD1_I, t->p << 6 | t->n);
  885. dac_i_write(DACREG_CC_I,
  886. (cc & 0xf0) | DACREG_CC_CLKB | DACREG_CC_CLKB_D);
  887. break;
  888. default:
  889. dprintk("%s: wrong clock code '%d'\n",
  890. __FUNCTION__, clock);
  891. return 0;
  892. }
  893. udelay(300);
  894. /* power up the dac & return to "normal" non-indexed mode */
  895. dac_i_write(DACREG_CR0_I,
  896. cr0 & ~DACREG_CR0_PWDOWN & ~DACREG_CR0_EN_INDEXED);
  897. return 1;
  898. }
  899. static int sst_set_pll_ics(struct fb_info *info,
  900. const struct pll_timing *t, const int clock)
  901. {
  902. struct sstfb_par *par = info->par;
  903. u8 pll_ctrl;
  904. sst_dac_write(DACREG_ICS_PLLRMA, DACREG_ICS_PLL_CTRL);
  905. pll_ctrl = sst_dac_read(DACREG_ICS_PLLDATA);
  906. switch(clock) {
  907. case VID_CLOCK:
  908. sst_dac_write(DACREG_ICS_PLLWMA, 0x0); /* CLK0, f0 */
  909. sst_dac_write(DACREG_ICS_PLLDATA, t->m);
  910. sst_dac_write(DACREG_ICS_PLLDATA, t->p << 5 | t->n);
  911. /* selects freq f0 for clock 0 */
  912. sst_dac_write(DACREG_ICS_PLLWMA, DACREG_ICS_PLL_CTRL);
  913. sst_dac_write(DACREG_ICS_PLLDATA,
  914. (pll_ctrl & 0xd8)
  915. | DACREG_ICS_CLK0
  916. | DACREG_ICS_CLK0_0);
  917. break;
  918. case GFX_CLOCK :
  919. sst_dac_write(DACREG_ICS_PLLWMA, 0xa); /* CLK1, fA */
  920. sst_dac_write(DACREG_ICS_PLLDATA, t->m);
  921. sst_dac_write(DACREG_ICS_PLLDATA, t->p << 5 | t->n);
  922. /* selects freq fA for clock 1 */
  923. sst_dac_write(DACREG_ICS_PLLWMA, DACREG_ICS_PLL_CTRL);
  924. sst_dac_write(DACREG_ICS_PLLDATA,
  925. (pll_ctrl & 0xef) | DACREG_ICS_CLK1_A);
  926. break;
  927. default:
  928. dprintk("%s: wrong clock code '%d'\n",
  929. __FUNCTION__, clock);
  930. return 0;
  931. }
  932. udelay(300);
  933. return 1;
  934. }
  935. static void sst_set_vidmod_att_ti(struct fb_info *info, const int bpp)
  936. {
  937. struct sstfb_par *par = info->par;
  938. u8 cr0;
  939. sst_dac_write(DACREG_WMA, 0); /* backdoor */
  940. sst_dac_read(DACREG_RMR); /* read 4 times RMR */
  941. sst_dac_read(DACREG_RMR);
  942. sst_dac_read(DACREG_RMR);
  943. sst_dac_read(DACREG_RMR);
  944. /* the fifth time, CR0 is read */
  945. cr0 = sst_dac_read(DACREG_RMR);
  946. sst_dac_write(DACREG_WMA, 0); /* backdoor */
  947. sst_dac_read(DACREG_RMR); /* read 4 times RMR */
  948. sst_dac_read(DACREG_RMR);
  949. sst_dac_read(DACREG_RMR);
  950. sst_dac_read(DACREG_RMR);
  951. /* cr0 */
  952. switch(bpp) {
  953. case 16:
  954. sst_dac_write(DACREG_RMR, (cr0 & 0x0f) | DACREG_CR0_16BPP);
  955. break;
  956. default:
  957. dprintk("%s: bad depth '%u'\n", __FUNCTION__, bpp);
  958. break;
  959. }
  960. }
  961. static void sst_set_vidmod_ics(struct fb_info *info, const int bpp)
  962. {
  963. struct sstfb_par *par = info->par;
  964. switch(bpp) {
  965. case 16:
  966. sst_dac_write(DACREG_ICS_CMD, DACREG_ICS_CMD_16BPP);
  967. break;
  968. default:
  969. dprintk("%s: bad depth '%u'\n", __FUNCTION__, bpp);
  970. break;
  971. }
  972. }
  973. /*
  974. * detect dac type
  975. * prerequisite : write to FbiInitx enabled, video and fbi and pci fifo reset,
  976. * dram refresh disabled, FbiInit remaped.
  977. * TODO: mmh.. maybe i shoud put the "prerequisite" in the func ...
  978. */
  979. static struct dac_switch dacs[] __devinitdata = {
  980. { .name = "TI TVP3409",
  981. .detect = sst_detect_ti,
  982. .set_pll = sst_set_pll_att_ti,
  983. .set_vidmod = sst_set_vidmod_att_ti },
  984. { .name = "AT&T ATT20C409",
  985. .detect = sst_detect_att,
  986. .set_pll = sst_set_pll_att_ti,
  987. .set_vidmod = sst_set_vidmod_att_ti },
  988. { .name = "ICS ICS5342",
  989. .detect = sst_detect_ics,
  990. .set_pll = sst_set_pll_ics,
  991. .set_vidmod = sst_set_vidmod_ics },
  992. };
  993. static int __devinit sst_detect_dactype(struct fb_info *info, struct sstfb_par *par)
  994. {
  995. int i, ret = 0;
  996. for (i = 0; i < ARRAY_SIZE(dacs); i++) {
  997. ret = dacs[i].detect(info);
  998. if (ret)
  999. break;
  1000. }
  1001. if (!ret)
  1002. return 0;
  1003. f_dprintk("%s found %s\n", __FUNCTION__, dacs[i].name);
  1004. par->dac_sw = dacs[i];
  1005. return 1;
  1006. }
  1007. /*
  1008. * Internal Routines
  1009. */
  1010. static int __devinit sst_init(struct fb_info *info, struct sstfb_par *par)
  1011. {
  1012. u32 fbiinit0, fbiinit1, fbiinit4;
  1013. struct pci_dev *dev = par->dev;
  1014. struct pll_timing gfx_timings;
  1015. struct sst_spec *spec;
  1016. int Fout;
  1017. spec = &voodoo_spec[par->type];
  1018. f_ddprintk(" fbiinit0 fbiinit1 fbiinit2 fbiinit3 fbiinit4 "
  1019. " fbiinit6\n");
  1020. f_ddprintk("%0#10x %0#10x %0#10x %0#10x %0#10x %0#10x\n",
  1021. sst_read(FBIINIT0), sst_read(FBIINIT1), sst_read(FBIINIT2),
  1022. sst_read(FBIINIT3), sst_read(FBIINIT4), sst_read(FBIINIT6));
  1023. /* disable video clock */
  1024. pci_write_config_dword(dev, PCI_VCLK_DISABLE, 0);
  1025. /* enable writing to init registers, disable pci fifo */
  1026. pci_write_config_dword(dev, PCI_INIT_ENABLE, PCI_EN_INIT_WR);
  1027. /* reset video */
  1028. sst_set_bits(FBIINIT1, VIDEO_RESET);
  1029. sst_wait_idle();
  1030. /* reset gfx + pci fifo */
  1031. sst_set_bits(FBIINIT0, FBI_RESET | FIFO_RESET);
  1032. sst_wait_idle();
  1033. /* unreset fifo */
  1034. /*sst_unset_bits(FBIINIT0, FIFO_RESET);
  1035. sst_wait_idle();*/
  1036. /* unreset FBI */
  1037. /*sst_unset_bits(FBIINIT0, FBI_RESET);
  1038. sst_wait_idle();*/
  1039. /* disable dram refresh */
  1040. sst_unset_bits(FBIINIT2, EN_DRAM_REFRESH);
  1041. sst_wait_idle();
  1042. /* remap fbinit2/3 to dac */
  1043. pci_write_config_dword(dev, PCI_INIT_ENABLE,
  1044. PCI_EN_INIT_WR | PCI_REMAP_DAC );
  1045. /* detect dac type */
  1046. if (!sst_detect_dactype(info, par)) {
  1047. printk(KERN_ERR "sstfb: unknown dac type.\n");
  1048. //FIXME watch it: we are not in a safe state, bad bad bad.
  1049. return 0;
  1050. }
  1051. /* set graphic clock */
  1052. par->gfx_clock = spec->default_gfx_clock;
  1053. if ((gfxclk >10 ) && (gfxclk < spec->max_gfxclk)) {
  1054. printk(KERN_INFO "sstfb: Using supplied graphic freq : %dMHz\n", gfxclk);
  1055. par->gfx_clock = gfxclk *1000;
  1056. } else if (gfxclk) {
  1057. printk(KERN_WARNING "sstfb: %dMhz is way out of spec! Using default\n", gfxclk);
  1058. }
  1059. sst_calc_pll(par->gfx_clock, &Fout, &gfx_timings);
  1060. par->dac_sw.set_pll(info, &gfx_timings, GFX_CLOCK);
  1061. /* disable fbiinit remap */
  1062. pci_write_config_dword(dev, PCI_INIT_ENABLE,
  1063. PCI_EN_INIT_WR| PCI_EN_FIFO_WR );
  1064. /* defaults init registers */
  1065. /* FbiInit0: unreset gfx, unreset fifo */
  1066. fbiinit0 = FBIINIT0_DEFAULT;
  1067. fbiinit1 = FBIINIT1_DEFAULT;
  1068. fbiinit4 = FBIINIT4_DEFAULT;
  1069. if (vgapass)
  1070. fbiinit0 &= ~EN_VGA_PASSTHROUGH;
  1071. else
  1072. fbiinit0 |= EN_VGA_PASSTHROUGH;
  1073. if (slowpci) {
  1074. fbiinit1 |= SLOW_PCI_WRITES;
  1075. fbiinit4 |= SLOW_PCI_READS;
  1076. } else {
  1077. fbiinit1 &= ~SLOW_PCI_WRITES;
  1078. fbiinit4 &= ~SLOW_PCI_READS;
  1079. }
  1080. sst_write(FBIINIT0, fbiinit0);
  1081. sst_wait_idle();
  1082. sst_write(FBIINIT1, fbiinit1);
  1083. sst_wait_idle();
  1084. sst_write(FBIINIT2, FBIINIT2_DEFAULT);
  1085. sst_wait_idle();
  1086. sst_write(FBIINIT3, FBIINIT3_DEFAULT);
  1087. sst_wait_idle();
  1088. sst_write(FBIINIT4, fbiinit4);
  1089. sst_wait_idle();
  1090. if (IS_VOODOO2(par)) {
  1091. sst_write(FBIINIT6, FBIINIT6_DEFAULT);
  1092. sst_wait_idle();
  1093. }
  1094. pci_write_config_dword(dev, PCI_INIT_ENABLE, PCI_EN_FIFO_WR);
  1095. pci_write_config_dword(dev, PCI_VCLK_ENABLE, 0);
  1096. return 1;
  1097. }
  1098. static void __devexit sst_shutdown(struct fb_info *info)
  1099. {
  1100. struct sstfb_par *par = info->par;
  1101. struct pci_dev *dev = par->dev;
  1102. struct pll_timing gfx_timings;
  1103. int Fout;
  1104. /* reset video, gfx, fifo, disable dram + remap fbiinit2/3 */
  1105. pci_write_config_dword(dev, PCI_INIT_ENABLE, PCI_EN_INIT_WR);
  1106. sst_set_bits(FBIINIT1, VIDEO_RESET | EN_BLANKING);
  1107. sst_unset_bits(FBIINIT2, EN_DRAM_REFRESH);
  1108. sst_set_bits(FBIINIT0, FBI_RESET | FIFO_RESET);
  1109. sst_wait_idle();
  1110. pci_write_config_dword(dev, PCI_INIT_ENABLE,
  1111. PCI_EN_INIT_WR | PCI_REMAP_DAC);
  1112. /* set 20Mhz gfx clock */
  1113. sst_calc_pll(20000, &Fout, &gfx_timings);
  1114. par->dac_sw.set_pll(info, &gfx_timings, GFX_CLOCK);
  1115. /* TODO maybe shutdown the dac, vrefresh and so on... */
  1116. pci_write_config_dword(dev, PCI_INIT_ENABLE,
  1117. PCI_EN_INIT_WR);
  1118. sst_unset_bits(FBIINIT0, FBI_RESET | FIFO_RESET | EN_VGA_PASSTHROUGH);
  1119. pci_write_config_dword(dev, PCI_VCLK_DISABLE,0);
  1120. /* maybe keep fbiinit* and PCI_INIT_enable in the fb_info struct
  1121. * from start ? */
  1122. pci_write_config_dword(dev, PCI_INIT_ENABLE, 0);
  1123. }
  1124. /*
  1125. * Interface to the world
  1126. */
  1127. #ifndef MODULE
  1128. static int __init sstfb_setup(char *options)
  1129. {
  1130. char *this_opt;
  1131. if (!options || !*options)
  1132. return 0;
  1133. while ((this_opt = strsep(&options, ",")) != NULL) {
  1134. if (!*this_opt) continue;
  1135. f_ddprintk("option %s\n", this_opt);
  1136. if (!strcmp(this_opt, "vganopass"))
  1137. vgapass = 0;
  1138. else if (!strcmp(this_opt, "vgapass"))
  1139. vgapass = 1;
  1140. else if (!strcmp(this_opt, "clipping"))
  1141. clipping = 1;
  1142. else if (!strcmp(this_opt, "noclipping"))
  1143. clipping = 0;
  1144. else if (!strcmp(this_opt, "fastpci"))
  1145. slowpci = 0;
  1146. else if (!strcmp(this_opt, "slowpci"))
  1147. slowpci = 1;
  1148. else if (!strncmp(this_opt, "mem:",4))
  1149. mem = simple_strtoul (this_opt+4, NULL, 0);
  1150. else if (!strncmp(this_opt, "gfxclk:",7))
  1151. gfxclk = simple_strtoul (this_opt+7, NULL, 0);
  1152. else
  1153. mode_option = this_opt;
  1154. }
  1155. return 0;
  1156. }
  1157. #endif
  1158. static struct fb_ops sstfb_ops = {
  1159. .owner = THIS_MODULE,
  1160. .fb_check_var = sstfb_check_var,
  1161. .fb_set_par = sstfb_set_par,
  1162. .fb_setcolreg = sstfb_setcolreg,
  1163. .fb_fillrect = cfb_fillrect, /* sstfb_fillrect */
  1164. .fb_copyarea = cfb_copyarea, /* sstfb_copyarea */
  1165. .fb_imageblit = cfb_imageblit,
  1166. .fb_ioctl = sstfb_ioctl,
  1167. };
  1168. static int __devinit sstfb_probe(struct pci_dev *pdev,
  1169. const struct pci_device_id *id)
  1170. {
  1171. struct fb_info *info;
  1172. struct fb_fix_screeninfo *fix;
  1173. struct sstfb_par *par;
  1174. struct sst_spec *spec;
  1175. int err;
  1176. /* Enable device in PCI config. */
  1177. if ((err=pci_enable_device(pdev))) {
  1178. printk(KERN_ERR "cannot enable device\n");
  1179. return err;
  1180. }
  1181. /* Allocate the fb and par structures. */
  1182. info = framebuffer_alloc(sizeof(struct sstfb_par), &pdev->dev);
  1183. if (!info)
  1184. return -ENOMEM;
  1185. pci_set_drvdata(pdev, info);
  1186. par = info->par;
  1187. fix = &info->fix;
  1188. par->type = id->driver_data;
  1189. spec = &voodoo_spec[par->type];
  1190. f_ddprintk("found device : %s\n", spec->name);
  1191. par->dev = pdev;
  1192. pci_read_config_byte(pdev, PCI_REVISION_ID, &par->revision);
  1193. fix->mmio_start = pci_resource_start(pdev,0);
  1194. fix->mmio_len = 0x400000;
  1195. fix->smem_start = fix->mmio_start + 0x400000;
  1196. if (!request_mem_region(fix->mmio_start, fix->mmio_len, "sstfb MMIO")) {
  1197. printk(KERN_ERR "sstfb: cannot reserve mmio memory\n");
  1198. goto fail_mmio_mem;
  1199. }
  1200. if (!request_mem_region(fix->smem_start, 0x400000,"sstfb FB")) {
  1201. printk(KERN_ERR "sstfb: cannot reserve fb memory\n");
  1202. goto fail_fb_mem;
  1203. }
  1204. par->mmio_vbase = ioremap_nocache(fix->mmio_start,
  1205. fix->mmio_len);
  1206. if (!par->mmio_vbase) {
  1207. printk(KERN_ERR "sstfb: cannot remap register area %#lx\n",
  1208. fix->mmio_start);
  1209. goto fail_mmio_remap;
  1210. }
  1211. info->screen_base = ioremap_nocache(fix->smem_start, 0x400000);
  1212. if (!info->screen_base) {
  1213. printk(KERN_ERR "sstfb: cannot remap framebuffer %#lx\n",
  1214. fix->smem_start);
  1215. goto fail_fb_remap;
  1216. }
  1217. if (!sst_init(info, par)) {
  1218. printk(KERN_ERR "sstfb: Init failed\n");
  1219. goto fail;
  1220. }
  1221. sst_get_memsize(info, &fix->smem_len);
  1222. strlcpy(fix->id, spec->name, sizeof(fix->id));
  1223. printk(KERN_INFO "%s (revision %d) with %s dac\n",
  1224. fix->id, par->revision, par->dac_sw.name);
  1225. printk(KERN_INFO "framebuffer at %#lx, mapped to 0x%p, size %dMB\n",
  1226. fix->smem_start, info->screen_base,
  1227. fix->smem_len >> 20);
  1228. f_ddprintk("regbase_virt: %#lx\n", par->mmio_vbase);
  1229. f_ddprintk("membase_phys: %#lx\n", fix->smem_start);
  1230. f_ddprintk("fbbase_virt: %p\n", info->screen_base);
  1231. info->flags = FBINFO_DEFAULT;
  1232. info->fbops = &sstfb_ops;
  1233. info->pseudo_palette = par->palette;
  1234. fix->type = FB_TYPE_PACKED_PIXELS;
  1235. fix->visual = FB_VISUAL_TRUECOLOR;
  1236. fix->accel = FB_ACCEL_NONE; /* FIXME */
  1237. /*
  1238. * According to the specs, the linelength must be of 1024 *pixels*
  1239. * and the 24bpp mode is in fact a 32 bpp mode (and both are in
  1240. * fact dithered to 16bit).
  1241. */
  1242. fix->line_length = 2048; /* default value, for 24 or 32bit: 4096 */
  1243. if ( mode_option &&
  1244. fb_find_mode(&info->var, info, mode_option, NULL, 0, NULL, 16)) {
  1245. printk(KERN_ERR "sstfb: can't set supplied video mode. Using default\n");
  1246. info->var = sstfb_default;
  1247. } else
  1248. info->var = sstfb_default;
  1249. if (sstfb_check_var(&info->var, info)) {
  1250. printk(KERN_ERR "sstfb: invalid default video mode.\n");
  1251. goto fail;
  1252. }
  1253. if (sstfb_set_par(info)) {
  1254. printk(KERN_ERR "sstfb: can't set default video mode.\n");
  1255. goto fail;
  1256. }
  1257. fb_alloc_cmap(&info->cmap, 256, 0);
  1258. /* register fb */
  1259. info->device = &pdev->dev;
  1260. if (register_framebuffer(info) < 0) {
  1261. printk(KERN_ERR "sstfb: can't register framebuffer.\n");
  1262. goto fail;
  1263. }
  1264. if (1) /* set to 0 to see an initial bitmap instead */
  1265. sstfb_clear_screen(info);
  1266. else
  1267. sstfb_drawdebugimage(info);
  1268. printk(KERN_INFO "fb%d: %s frame buffer device at 0x%p\n",
  1269. info->node, fix->id, info->screen_base);
  1270. return 0;
  1271. fail:
  1272. iounmap(info->screen_base);
  1273. fail_fb_remap:
  1274. iounmap(par->mmio_vbase);
  1275. fail_mmio_remap:
  1276. release_mem_region(fix->smem_start, 0x400000);
  1277. fail_fb_mem:
  1278. release_mem_region(fix->mmio_start, info->fix.mmio_len);
  1279. fail_mmio_mem:
  1280. framebuffer_release(info);
  1281. return -ENXIO; /* no voodoo detected */
  1282. }
  1283. static void __devexit sstfb_remove(struct pci_dev *pdev)
  1284. {
  1285. struct sstfb_par *par;
  1286. struct fb_info *info;
  1287. info = pci_get_drvdata(pdev);
  1288. par = info->par;
  1289. sst_shutdown(info);
  1290. unregister_framebuffer(info);
  1291. iounmap(info->screen_base);
  1292. iounmap(par->mmio_vbase);
  1293. release_mem_region(info->fix.smem_start, 0x400000);
  1294. release_mem_region(info->fix.mmio_start, info->fix.mmio_len);
  1295. framebuffer_release(info);
  1296. }
  1297. static struct pci_device_id sstfb_id_tbl[] = {
  1298. { PCI_VENDOR_ID_3DFX, PCI_DEVICE_ID_3DFX_VOODOO,
  1299. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_VOODOO1 },
  1300. { PCI_VENDOR_ID_3DFX, PCI_DEVICE_ID_3DFX_VOODOO2,
  1301. PCI_ANY_ID, PCI_ANY_ID, 0, 0, ID_VOODOO2 },
  1302. { 0 },
  1303. };
  1304. static struct pci_driver sstfb_driver = {
  1305. .name = "sstfb",
  1306. .id_table = sstfb_id_tbl,
  1307. .probe = sstfb_probe,
  1308. .remove = __devexit_p(sstfb_remove),
  1309. };
  1310. static int __devinit sstfb_init(void)
  1311. {
  1312. #ifndef MODULE
  1313. char *option = NULL;
  1314. if (fb_get_options("sstfb", &option))
  1315. return -ENODEV;
  1316. sstfb_setup(option);
  1317. #endif
  1318. return pci_register_driver(&sstfb_driver);
  1319. }
  1320. #ifdef MODULE
  1321. static void __devexit sstfb_exit(void)
  1322. {
  1323. pci_unregister_driver(&sstfb_driver);
  1324. }
  1325. #endif
  1326. /*
  1327. * testing and debugging functions
  1328. */
  1329. static int sstfb_dump_regs(struct fb_info *info)
  1330. {
  1331. #ifdef SST_DEBUG
  1332. static struct { u32 reg ; const char *reg_name;} pci_regs[] = {
  1333. { PCI_INIT_ENABLE, "initenable"},
  1334. { PCI_VCLK_ENABLE, "enable vclk"},
  1335. { PCI_VCLK_DISABLE, "disable vclk"},
  1336. };
  1337. static struct { u32 reg ; const char *reg_name;} sst_regs[] = {
  1338. {FBIINIT0,"fbiinit0"},
  1339. {FBIINIT1,"fbiinit1"},
  1340. {FBIINIT2,"fbiinit2"},
  1341. {FBIINIT3,"fbiinit3"},
  1342. {FBIINIT4,"fbiinit4"},
  1343. {FBIINIT5,"fbiinit5"},
  1344. {FBIINIT6,"fbiinit6"},
  1345. {FBIINIT7,"fbiinit7"},
  1346. {LFBMODE,"lfbmode"},
  1347. {FBZMODE,"fbzmode"},
  1348. };
  1349. const int pci_s = ARRAY_SIZE(pci_regs);
  1350. const int sst_s = ARRAY_SIZE(sst_regs);
  1351. struct sstfb_par *par = info->par;
  1352. struct pci_dev *dev = par->dev;
  1353. u32 pci_res[pci_s];
  1354. u32 sst_res[sst_s];
  1355. int i;
  1356. for (i=0; i<pci_s; i++) {
  1357. pci_read_config_dword(dev, pci_regs[i].reg, &pci_res[i]);
  1358. }
  1359. for (i=0; i<sst_s; i++) {
  1360. sst_res[i] = sst_read(sst_regs[i].reg);
  1361. }
  1362. dprintk("hardware register dump:\n");
  1363. for (i=0; i<pci_s; i++) {
  1364. dprintk("%s %0#10x\n", pci_regs[i].reg_name, pci_res[i]);
  1365. }
  1366. for (i=0; i<sst_s; i++) {
  1367. dprintk("%s %0#10x\n", sst_regs[i].reg_name, sst_res[i]);
  1368. }
  1369. return 0;
  1370. #else
  1371. return -EINVAL;
  1372. #endif
  1373. }
  1374. static void sstfb_fillrect_softw( struct fb_info *info, const struct fb_fillrect *rect)
  1375. {
  1376. u8 __iomem *fbbase_virt = info->screen_base;
  1377. int x, y, w = info->var.bits_per_pixel == 16 ? 2 : 4;
  1378. u32 color = rect->color, height = rect->height;
  1379. u8 __iomem *p;
  1380. if (w==2) color |= color<<16;
  1381. for (y=rect->dy; height; y++, height--) {
  1382. p = fbbase_virt + y*info->fix.line_length + rect->dx*w;
  1383. x = rect->width;
  1384. if (w==2) x>>=1;
  1385. while (x) {
  1386. writel(color, p);
  1387. p += 4;
  1388. x--;
  1389. }
  1390. }
  1391. }
  1392. static void sstfb_drawrect_XY( struct fb_info *info, int x, int y,
  1393. int w, int h, int color, int hwfunc)
  1394. {
  1395. struct fb_fillrect rect;
  1396. rect.dx = x;
  1397. rect.dy = y;
  1398. rect.height = h;
  1399. rect.width = w;
  1400. rect.color = color;
  1401. rect.rop = ROP_COPY;
  1402. if (hwfunc)
  1403. sstfb_fillrect(info, &rect);
  1404. else
  1405. sstfb_fillrect_softw(info, &rect);
  1406. }
  1407. /* print some squares on the fb */
  1408. static void sstfb_drawdebugimage(struct fb_info *info)
  1409. {
  1410. static int idx;
  1411. /* clear screen */
  1412. sstfb_clear_screen(info);
  1413. idx = (idx+1) & 1;
  1414. /* white rect */
  1415. sstfb_drawrect_XY(info, 0, 0, 50, 50, 0xffff, idx);
  1416. /* blue rect */
  1417. sstfb_drawrect_XY(info, 50, 50, 50, 50, 0x001f, idx);
  1418. /* green rect */
  1419. sstfb_drawrect_XY(info, 100, 100, 80, 80, 0x07e0, idx);
  1420. /* red rect */
  1421. sstfb_drawrect_XY(info, 250, 250, 120, 100, 0xf800, idx);
  1422. }
  1423. module_init(sstfb_init);
  1424. #ifdef MODULE
  1425. module_exit(sstfb_exit);
  1426. #endif
  1427. MODULE_AUTHOR("(c) 2000,2002 Ghozlane Toumi <gtoumi@laposte.net>");
  1428. MODULE_DESCRIPTION("FBDev driver for 3dfx Voodoo Graphics and Voodoo2 based video boards");
  1429. MODULE_LICENSE("GPL");
  1430. module_param(mem, int, 0);
  1431. MODULE_PARM_DESC(mem, "Size of frame buffer memory in MB (1, 2, 4 MB, default=autodetect)");
  1432. module_param(vgapass, bool, 0);
  1433. MODULE_PARM_DESC(vgapass, "Enable VGA PassThrough mode (0 or 1) (default=0)");
  1434. module_param(clipping, bool, 0);
  1435. MODULE_PARM_DESC(clipping, "Enable clipping (slower, safer) (0 or 1) (default=1)");
  1436. module_param(gfxclk, int, 0);
  1437. MODULE_PARM_DESC(gfxclk, "Force graphic chip frequency in MHz. DANGEROUS. (default=auto)");
  1438. module_param(slowpci, bool, 0);
  1439. MODULE_PARM_DESC(slowpci, "Uses slow PCI settings (0 or 1) (default=0)");