sis_main.c 186 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900
  1. /*
  2. * SiS 300/540/630[S]/730[S],
  3. * SiS 315[E|PRO]/550/[M]65x/[M]66x[F|M|G]X/[M]74x[GX]/330/[M]76x[GX],
  4. * XGI V3XT/V5/V8, Z7
  5. * frame buffer driver for Linux kernels >= 2.4.14 and >=2.6.3
  6. *
  7. * Copyright (C) 2001-2005 Thomas Winischhofer, Vienna, Austria.
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the named License,
  12. * or any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. *
  19. * You should have received a copy of the GNU General Public License
  20. * along with this program; if not, write to the Free Software
  21. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307, USA
  22. *
  23. * Author: Thomas Winischhofer <thomas@winischhofer.net>
  24. *
  25. * Author of (practically wiped) code base:
  26. * SiS (www.sis.com)
  27. * Copyright (C) 1999 Silicon Integrated Systems, Inc.
  28. *
  29. * See http://www.winischhofer.net/ for more information and updates
  30. *
  31. * Originally based on the VBE 2.0 compliant graphic boards framebuffer driver,
  32. * which is (c) 1998 Gerd Knorr <kraxel@goldbach.in-berlin.de>
  33. *
  34. */
  35. #include <linux/version.h>
  36. #include <linux/module.h>
  37. #include <linux/moduleparam.h>
  38. #include <linux/kernel.h>
  39. #include <linux/smp_lock.h>
  40. #include <linux/spinlock.h>
  41. #include <linux/errno.h>
  42. #include <linux/string.h>
  43. #include <linux/mm.h>
  44. #if LINUX_VERSION_CODE < KERNEL_VERSION(2,6,17)
  45. #include <linux/tty.h>
  46. #else
  47. #include <linux/screen_info.h>
  48. #endif
  49. #include <linux/slab.h>
  50. #include <linux/fb.h>
  51. #include <linux/selection.h>
  52. #include <linux/ioport.h>
  53. #include <linux/init.h>
  54. #include <linux/pci.h>
  55. #include <linux/vmalloc.h>
  56. #include <linux/capability.h>
  57. #include <linux/fs.h>
  58. #include <linux/types.h>
  59. #include <asm/uaccess.h>
  60. #include <asm/io.h>
  61. #ifdef CONFIG_MTRR
  62. #include <asm/mtrr.h>
  63. #endif
  64. #include "sis.h"
  65. #include "sis_main.h"
  66. static void sisfb_handle_command(struct sis_video_info *ivideo,
  67. struct sisfb_cmd *sisfb_command);
  68. /* ------------------ Internal helper routines ----------------- */
  69. static void __init
  70. sisfb_setdefaultparms(void)
  71. {
  72. sisfb_off = 0;
  73. sisfb_parm_mem = 0;
  74. sisfb_accel = -1;
  75. sisfb_ypan = -1;
  76. sisfb_max = -1;
  77. sisfb_userom = -1;
  78. sisfb_useoem = -1;
  79. sisfb_mode_idx = -1;
  80. sisfb_parm_rate = -1;
  81. sisfb_crt1off = 0;
  82. sisfb_forcecrt1 = -1;
  83. sisfb_crt2type = -1;
  84. sisfb_crt2flags = 0;
  85. sisfb_pdc = 0xff;
  86. sisfb_pdca = 0xff;
  87. sisfb_scalelcd = -1;
  88. sisfb_specialtiming = CUT_NONE;
  89. sisfb_lvdshl = -1;
  90. sisfb_dstn = 0;
  91. sisfb_fstn = 0;
  92. sisfb_tvplug = -1;
  93. sisfb_tvstd = -1;
  94. sisfb_tvxposoffset = 0;
  95. sisfb_tvyposoffset = 0;
  96. sisfb_nocrt2rate = 0;
  97. #if !defined(__i386__) && !defined(__x86_64__)
  98. sisfb_resetcard = 0;
  99. sisfb_videoram = 0;
  100. #endif
  101. }
  102. /* ------------- Parameter parsing -------------- */
  103. static void __devinit
  104. sisfb_search_vesamode(unsigned int vesamode, BOOLEAN quiet)
  105. {
  106. int i = 0, j = 0;
  107. /* We don't know the hardware specs yet and there is no ivideo */
  108. if(vesamode == 0) {
  109. if(!quiet)
  110. printk(KERN_ERR "sisfb: Invalid mode. Using default.\n");
  111. sisfb_mode_idx = DEFAULT_MODE;
  112. return;
  113. }
  114. vesamode &= 0x1dff; /* Clean VESA mode number from other flags */
  115. while(sisbios_mode[i++].mode_no[0] != 0) {
  116. if( (sisbios_mode[i-1].vesa_mode_no_1 == vesamode) ||
  117. (sisbios_mode[i-1].vesa_mode_no_2 == vesamode) ) {
  118. if(sisfb_fstn) {
  119. if(sisbios_mode[i-1].mode_no[1] == 0x50 ||
  120. sisbios_mode[i-1].mode_no[1] == 0x56 ||
  121. sisbios_mode[i-1].mode_no[1] == 0x53)
  122. continue;
  123. } else {
  124. if(sisbios_mode[i-1].mode_no[1] == 0x5a ||
  125. sisbios_mode[i-1].mode_no[1] == 0x5b)
  126. continue;
  127. }
  128. sisfb_mode_idx = i - 1;
  129. j = 1;
  130. break;
  131. }
  132. }
  133. if((!j) && !quiet)
  134. printk(KERN_ERR "sisfb: Invalid VESA mode 0x%x'\n", vesamode);
  135. }
  136. static void __devinit
  137. sisfb_search_mode(char *name, BOOLEAN quiet)
  138. {
  139. unsigned int j = 0, xres = 0, yres = 0, depth = 0, rate = 0;
  140. int i = 0;
  141. char strbuf[16], strbuf1[20];
  142. char *nameptr = name;
  143. /* We don't know the hardware specs yet and there is no ivideo */
  144. if(name == NULL) {
  145. if(!quiet)
  146. printk(KERN_ERR "sisfb: Internal error, using default mode.\n");
  147. sisfb_mode_idx = DEFAULT_MODE;
  148. return;
  149. }
  150. if(!strnicmp(name, sisbios_mode[MODE_INDEX_NONE].name, strlen(name))) {
  151. if(!quiet)
  152. printk(KERN_ERR "sisfb: Mode 'none' not supported anymore. Using default.\n");
  153. sisfb_mode_idx = DEFAULT_MODE;
  154. return;
  155. }
  156. if(strlen(name) <= 19) {
  157. strcpy(strbuf1, name);
  158. for(i = 0; i < strlen(strbuf1); i++) {
  159. if(strbuf1[i] < '0' || strbuf1[i] > '9') strbuf1[i] = ' ';
  160. }
  161. /* This does some fuzzy mode naming detection */
  162. if(sscanf(strbuf1, "%u %u %u %u", &xres, &yres, &depth, &rate) == 4) {
  163. if((rate <= 32) || (depth > 32)) {
  164. j = rate; rate = depth; depth = j;
  165. }
  166. sprintf(strbuf, "%ux%ux%u", xres, yres, depth);
  167. nameptr = strbuf;
  168. sisfb_parm_rate = rate;
  169. } else if(sscanf(strbuf1, "%u %u %u", &xres, &yres, &depth) == 3) {
  170. sprintf(strbuf, "%ux%ux%u", xres, yres, depth);
  171. nameptr = strbuf;
  172. } else {
  173. xres = 0;
  174. if((sscanf(strbuf1, "%u %u", &xres, &yres) == 2) && (xres != 0)) {
  175. sprintf(strbuf, "%ux%ux8", xres, yres);
  176. nameptr = strbuf;
  177. } else {
  178. sisfb_search_vesamode(simple_strtoul(name, NULL, 0), quiet);
  179. return;
  180. }
  181. }
  182. }
  183. i = 0; j = 0;
  184. while(sisbios_mode[i].mode_no[0] != 0) {
  185. if(!strnicmp(nameptr, sisbios_mode[i++].name, strlen(nameptr))) {
  186. if(sisfb_fstn) {
  187. if(sisbios_mode[i-1].mode_no[1] == 0x50 ||
  188. sisbios_mode[i-1].mode_no[1] == 0x56 ||
  189. sisbios_mode[i-1].mode_no[1] == 0x53)
  190. continue;
  191. } else {
  192. if(sisbios_mode[i-1].mode_no[1] == 0x5a ||
  193. sisbios_mode[i-1].mode_no[1] == 0x5b)
  194. continue;
  195. }
  196. sisfb_mode_idx = i - 1;
  197. j = 1;
  198. break;
  199. }
  200. }
  201. if((!j) && !quiet)
  202. printk(KERN_ERR "sisfb: Invalid mode '%s'\n", nameptr);
  203. }
  204. #ifndef MODULE
  205. static void __devinit
  206. sisfb_get_vga_mode_from_kernel(void)
  207. {
  208. #ifdef CONFIG_X86
  209. char mymode[32];
  210. int mydepth = screen_info.lfb_depth;
  211. if(screen_info.orig_video_isVGA != VIDEO_TYPE_VLFB) return;
  212. if( (screen_info.lfb_width >= 320) && (screen_info.lfb_width <= 2048) &&
  213. (screen_info.lfb_height >= 200) && (screen_info.lfb_height <= 1536) &&
  214. (mydepth >= 8) && (mydepth <= 32) ) {
  215. if(mydepth == 24) mydepth = 32;
  216. sprintf(mymode, "%ux%ux%u", screen_info.lfb_width,
  217. screen_info.lfb_height,
  218. mydepth);
  219. printk(KERN_DEBUG
  220. "sisfb: Using vga mode %s pre-set by kernel as default\n",
  221. mymode);
  222. sisfb_search_mode(mymode, TRUE);
  223. }
  224. #endif
  225. return;
  226. }
  227. #endif
  228. static void __init
  229. sisfb_search_crt2type(const char *name)
  230. {
  231. int i = 0;
  232. /* We don't know the hardware specs yet and there is no ivideo */
  233. if(name == NULL) return;
  234. while(sis_crt2type[i].type_no != -1) {
  235. if(!strnicmp(name, sis_crt2type[i].name, strlen(sis_crt2type[i].name))) {
  236. sisfb_crt2type = sis_crt2type[i].type_no;
  237. sisfb_tvplug = sis_crt2type[i].tvplug_no;
  238. sisfb_crt2flags = sis_crt2type[i].flags;
  239. break;
  240. }
  241. i++;
  242. }
  243. sisfb_dstn = (sisfb_crt2flags & FL_550_DSTN) ? 1 : 0;
  244. sisfb_fstn = (sisfb_crt2flags & FL_550_FSTN) ? 1 : 0;
  245. if(sisfb_crt2type < 0)
  246. printk(KERN_ERR "sisfb: Invalid CRT2 type: %s\n", name);
  247. }
  248. static void __init
  249. sisfb_search_tvstd(const char *name)
  250. {
  251. int i = 0;
  252. /* We don't know the hardware specs yet and there is no ivideo */
  253. if(name == NULL)
  254. return;
  255. while(sis_tvtype[i].type_no != -1) {
  256. if(!strnicmp(name, sis_tvtype[i].name, strlen(sis_tvtype[i].name))) {
  257. sisfb_tvstd = sis_tvtype[i].type_no;
  258. break;
  259. }
  260. i++;
  261. }
  262. }
  263. static void __init
  264. sisfb_search_specialtiming(const char *name)
  265. {
  266. int i = 0;
  267. BOOLEAN found = FALSE;
  268. /* We don't know the hardware specs yet and there is no ivideo */
  269. if(name == NULL)
  270. return;
  271. if(!strnicmp(name, "none", 4)) {
  272. sisfb_specialtiming = CUT_FORCENONE;
  273. printk(KERN_DEBUG "sisfb: Special timing disabled\n");
  274. } else {
  275. while(mycustomttable[i].chipID != 0) {
  276. if(!strnicmp(name,mycustomttable[i].optionName,
  277. strlen(mycustomttable[i].optionName))) {
  278. sisfb_specialtiming = mycustomttable[i].SpecialID;
  279. found = TRUE;
  280. printk(KERN_INFO "sisfb: Special timing for %s %s forced (\"%s\")\n",
  281. mycustomttable[i].vendorName,
  282. mycustomttable[i].cardName,
  283. mycustomttable[i].optionName);
  284. break;
  285. }
  286. i++;
  287. }
  288. if(!found) {
  289. printk(KERN_WARNING "sisfb: Invalid SpecialTiming parameter, valid are:");
  290. printk(KERN_WARNING "\t\"none\" (to disable special timings)\n");
  291. i = 0;
  292. while(mycustomttable[i].chipID != 0) {
  293. printk(KERN_WARNING "\t\"%s\" (for %s %s)\n",
  294. mycustomttable[i].optionName,
  295. mycustomttable[i].vendorName,
  296. mycustomttable[i].cardName);
  297. i++;
  298. }
  299. }
  300. }
  301. }
  302. /* ----------- Various detection routines ----------- */
  303. static void __devinit
  304. sisfb_detect_custom_timing(struct sis_video_info *ivideo)
  305. {
  306. unsigned char *biosver = NULL;
  307. unsigned char *biosdate = NULL;
  308. BOOLEAN footprint;
  309. u32 chksum = 0;
  310. int i, j;
  311. if(ivideo->SiS_Pr.UseROM) {
  312. biosver = ivideo->SiS_Pr.VirtualRomBase + 0x06;
  313. biosdate = ivideo->SiS_Pr.VirtualRomBase + 0x2c;
  314. for(i = 0; i < 32768; i++)
  315. chksum += ivideo->SiS_Pr.VirtualRomBase[i];
  316. }
  317. i = 0;
  318. do {
  319. if( (mycustomttable[i].chipID == ivideo->chip) &&
  320. ((!strlen(mycustomttable[i].biosversion)) ||
  321. (ivideo->SiS_Pr.UseROM &&
  322. (!strncmp(mycustomttable[i].biosversion, biosver,
  323. strlen(mycustomttable[i].biosversion))))) &&
  324. ((!strlen(mycustomttable[i].biosdate)) ||
  325. (ivideo->SiS_Pr.UseROM &&
  326. (!strncmp(mycustomttable[i].biosdate, biosdate,
  327. strlen(mycustomttable[i].biosdate))))) &&
  328. ((!mycustomttable[i].bioschksum) ||
  329. (ivideo->SiS_Pr.UseROM &&
  330. (mycustomttable[i].bioschksum == chksum))) &&
  331. (mycustomttable[i].pcisubsysvendor == ivideo->subsysvendor) &&
  332. (mycustomttable[i].pcisubsyscard == ivideo->subsysdevice) ) {
  333. footprint = TRUE;
  334. for(j = 0; j < 5; j++) {
  335. if(mycustomttable[i].biosFootprintAddr[j]) {
  336. if(ivideo->SiS_Pr.UseROM) {
  337. if(ivideo->SiS_Pr.VirtualRomBase[mycustomttable[i].biosFootprintAddr[j]] !=
  338. mycustomttable[i].biosFootprintData[j]) {
  339. footprint = FALSE;
  340. }
  341. } else
  342. footprint = FALSE;
  343. }
  344. }
  345. if(footprint) {
  346. ivideo->SiS_Pr.SiS_CustomT = mycustomttable[i].SpecialID;
  347. printk(KERN_DEBUG "sisfb: Identified [%s %s], special timing applies\n",
  348. mycustomttable[i].vendorName,
  349. mycustomttable[i].cardName);
  350. printk(KERN_DEBUG "sisfb: [specialtiming parameter name: %s]\n",
  351. mycustomttable[i].optionName);
  352. break;
  353. }
  354. }
  355. i++;
  356. } while(mycustomttable[i].chipID);
  357. }
  358. static BOOLEAN __devinit
  359. sisfb_interpret_edid(struct sisfb_monitor *monitor, u8 *buffer)
  360. {
  361. int i, j, xres, yres, refresh, index;
  362. u32 emodes;
  363. if(buffer[0] != 0x00 || buffer[1] != 0xff ||
  364. buffer[2] != 0xff || buffer[3] != 0xff ||
  365. buffer[4] != 0xff || buffer[5] != 0xff ||
  366. buffer[6] != 0xff || buffer[7] != 0x00) {
  367. printk(KERN_DEBUG "sisfb: Bad EDID header\n");
  368. return FALSE;
  369. }
  370. if(buffer[0x12] != 0x01) {
  371. printk(KERN_INFO "sisfb: EDID version %d not supported\n",
  372. buffer[0x12]);
  373. return FALSE;
  374. }
  375. monitor->feature = buffer[0x18];
  376. if(!buffer[0x14] & 0x80) {
  377. if(!(buffer[0x14] & 0x08)) {
  378. printk(KERN_INFO
  379. "sisfb: WARNING: Monitor does not support separate syncs\n");
  380. }
  381. }
  382. if(buffer[0x13] >= 0x01) {
  383. /* EDID V1 rev 1 and 2: Search for monitor descriptor
  384. * to extract ranges
  385. */
  386. j = 0x36;
  387. for(i=0; i<4; i++) {
  388. if(buffer[j] == 0x00 && buffer[j + 1] == 0x00 &&
  389. buffer[j + 2] == 0x00 && buffer[j + 3] == 0xfd &&
  390. buffer[j + 4] == 0x00) {
  391. monitor->hmin = buffer[j + 7];
  392. monitor->hmax = buffer[j + 8];
  393. monitor->vmin = buffer[j + 5];
  394. monitor->vmax = buffer[j + 6];
  395. monitor->dclockmax = buffer[j + 9] * 10 * 1000;
  396. monitor->datavalid = TRUE;
  397. break;
  398. }
  399. j += 18;
  400. }
  401. }
  402. if(!monitor->datavalid) {
  403. /* Otherwise: Get a range from the list of supported
  404. * Estabished Timings. This is not entirely accurate,
  405. * because fixed frequency monitors are not supported
  406. * that way.
  407. */
  408. monitor->hmin = 65535; monitor->hmax = 0;
  409. monitor->vmin = 65535; monitor->vmax = 0;
  410. monitor->dclockmax = 0;
  411. emodes = buffer[0x23] | (buffer[0x24] << 8) | (buffer[0x25] << 16);
  412. for(i = 0; i < 13; i++) {
  413. if(emodes & sisfb_ddcsmodes[i].mask) {
  414. if(monitor->hmin > sisfb_ddcsmodes[i].h) monitor->hmin = sisfb_ddcsmodes[i].h;
  415. if(monitor->hmax < sisfb_ddcsmodes[i].h) monitor->hmax = sisfb_ddcsmodes[i].h + 1;
  416. if(monitor->vmin > sisfb_ddcsmodes[i].v) monitor->vmin = sisfb_ddcsmodes[i].v;
  417. if(monitor->vmax < sisfb_ddcsmodes[i].v) monitor->vmax = sisfb_ddcsmodes[i].v;
  418. if(monitor->dclockmax < sisfb_ddcsmodes[i].d) monitor->dclockmax = sisfb_ddcsmodes[i].d;
  419. }
  420. }
  421. index = 0x26;
  422. for(i = 0; i < 8; i++) {
  423. xres = (buffer[index] + 31) * 8;
  424. switch(buffer[index + 1] & 0xc0) {
  425. case 0xc0: yres = (xres * 9) / 16; break;
  426. case 0x80: yres = (xres * 4) / 5; break;
  427. case 0x40: yres = (xres * 3) / 4; break;
  428. default: yres = xres; break;
  429. }
  430. refresh = (buffer[index + 1] & 0x3f) + 60;
  431. if((xres >= 640) && (yres >= 480)) {
  432. for(j = 0; j < 8; j++) {
  433. if((xres == sisfb_ddcfmodes[j].x) &&
  434. (yres == sisfb_ddcfmodes[j].y) &&
  435. (refresh == sisfb_ddcfmodes[j].v)) {
  436. if(monitor->hmin > sisfb_ddcfmodes[j].h) monitor->hmin = sisfb_ddcfmodes[j].h;
  437. if(monitor->hmax < sisfb_ddcfmodes[j].h) monitor->hmax = sisfb_ddcfmodes[j].h + 1;
  438. if(monitor->vmin > sisfb_ddcsmodes[j].v) monitor->vmin = sisfb_ddcsmodes[j].v;
  439. if(monitor->vmax < sisfb_ddcsmodes[j].v) monitor->vmax = sisfb_ddcsmodes[j].v;
  440. if(monitor->dclockmax < sisfb_ddcsmodes[j].d) monitor->dclockmax = sisfb_ddcsmodes[j].d;
  441. }
  442. }
  443. }
  444. index += 2;
  445. }
  446. if((monitor->hmin <= monitor->hmax) && (monitor->vmin <= monitor->vmax)) {
  447. monitor->datavalid = TRUE;
  448. }
  449. }
  450. return monitor->datavalid;
  451. }
  452. static void __devinit
  453. sisfb_handle_ddc(struct sis_video_info *ivideo, struct sisfb_monitor *monitor, int crtno)
  454. {
  455. unsigned short temp, i, realcrtno = crtno;
  456. unsigned char buffer[256];
  457. monitor->datavalid = FALSE;
  458. if(crtno) {
  459. if(ivideo->vbflags & CRT2_LCD) realcrtno = 1;
  460. else if(ivideo->vbflags & CRT2_VGA) realcrtno = 2;
  461. else return;
  462. }
  463. if((ivideo->sisfb_crt1off) && (!crtno))
  464. return;
  465. temp = SiS_HandleDDC(&ivideo->SiS_Pr, ivideo->vbflags, ivideo->sisvga_engine,
  466. realcrtno, 0, &buffer[0], ivideo->vbflags2);
  467. if((!temp) || (temp == 0xffff)) {
  468. printk(KERN_INFO "sisfb: CRT%d DDC probing failed\n", crtno + 1);
  469. return;
  470. } else {
  471. printk(KERN_INFO "sisfb: CRT%d DDC supported\n", crtno + 1);
  472. printk(KERN_INFO "sisfb: CRT%d DDC level: %s%s%s%s\n",
  473. crtno + 1,
  474. (temp & 0x1a) ? "" : "[none of the supported]",
  475. (temp & 0x02) ? "2 " : "",
  476. (temp & 0x08) ? "D&P" : "",
  477. (temp & 0x10) ? "FPDI-2" : "");
  478. if(temp & 0x02) {
  479. i = 3; /* Number of retrys */
  480. do {
  481. temp = SiS_HandleDDC(&ivideo->SiS_Pr, ivideo->vbflags, ivideo->sisvga_engine,
  482. realcrtno, 1, &buffer[0], ivideo->vbflags2);
  483. } while((temp) && i--);
  484. if(!temp) {
  485. if(sisfb_interpret_edid(monitor, &buffer[0])) {
  486. printk(KERN_INFO "sisfb: Monitor range H %d-%dKHz, V %d-%dHz, Max. dotclock %dMHz\n",
  487. monitor->hmin, monitor->hmax, monitor->vmin, monitor->vmax,
  488. monitor->dclockmax / 1000);
  489. } else {
  490. printk(KERN_INFO "sisfb: CRT%d DDC EDID corrupt\n", crtno + 1);
  491. }
  492. } else {
  493. printk(KERN_INFO "sisfb: CRT%d DDC reading failed\n", crtno + 1);
  494. }
  495. } else {
  496. printk(KERN_INFO "sisfb: VESA D&P and FPDI-2 not supported yet\n");
  497. }
  498. }
  499. }
  500. /* -------------- Mode validation --------------- */
  501. static BOOLEAN
  502. sisfb_verify_rate(struct sis_video_info *ivideo, struct sisfb_monitor *monitor,
  503. int mode_idx, int rate_idx, int rate)
  504. {
  505. int htotal, vtotal;
  506. unsigned int dclock, hsync;
  507. if(!monitor->datavalid)
  508. return TRUE;
  509. if(mode_idx < 0)
  510. return FALSE;
  511. /* Skip for 320x200, 320x240, 640x400 */
  512. switch(sisbios_mode[mode_idx].mode_no[ivideo->mni]) {
  513. case 0x59:
  514. case 0x41:
  515. case 0x4f:
  516. case 0x50:
  517. case 0x56:
  518. case 0x53:
  519. case 0x2f:
  520. case 0x5d:
  521. case 0x5e:
  522. return TRUE;
  523. #ifdef CONFIG_FB_SIS_315
  524. case 0x5a:
  525. case 0x5b:
  526. if(ivideo->sisvga_engine == SIS_315_VGA) return TRUE;
  527. #endif
  528. }
  529. if(rate < (monitor->vmin - 1))
  530. return FALSE;
  531. if(rate > (monitor->vmax + 1))
  532. return FALSE;
  533. if(sisfb_gettotalfrommode(&ivideo->SiS_Pr,
  534. sisbios_mode[mode_idx].mode_no[ivideo->mni],
  535. &htotal, &vtotal, rate_idx)) {
  536. dclock = (htotal * vtotal * rate) / 1000;
  537. if(dclock > (monitor->dclockmax + 1000))
  538. return FALSE;
  539. hsync = dclock / htotal;
  540. if(hsync < (monitor->hmin - 1))
  541. return FALSE;
  542. if(hsync > (monitor->hmax + 1))
  543. return FALSE;
  544. } else {
  545. return FALSE;
  546. }
  547. return TRUE;
  548. }
  549. static int
  550. sisfb_validate_mode(struct sis_video_info *ivideo, int myindex, u32 vbflags)
  551. {
  552. u16 xres=0, yres, myres;
  553. #ifdef CONFIG_FB_SIS_300
  554. if(ivideo->sisvga_engine == SIS_300_VGA) {
  555. if(!(sisbios_mode[myindex].chipset & MD_SIS300))
  556. return -1 ;
  557. }
  558. #endif
  559. #ifdef CONFIG_FB_SIS_315
  560. if(ivideo->sisvga_engine == SIS_315_VGA) {
  561. if(!(sisbios_mode[myindex].chipset & MD_SIS315))
  562. return -1;
  563. }
  564. #endif
  565. myres = sisbios_mode[myindex].yres;
  566. switch(vbflags & VB_DISPTYPE_DISP2) {
  567. case CRT2_LCD:
  568. xres = ivideo->lcdxres; yres = ivideo->lcdyres;
  569. if((ivideo->SiS_Pr.SiS_CustomT != CUT_PANEL848) &&
  570. (ivideo->SiS_Pr.SiS_CustomT != CUT_PANEL856)) {
  571. if(sisbios_mode[myindex].xres > xres)
  572. return -1;
  573. if(myres > yres)
  574. return -1;
  575. }
  576. if(ivideo->sisfb_fstn) {
  577. if(sisbios_mode[myindex].xres == 320) {
  578. if(myres == 240) {
  579. switch(sisbios_mode[myindex].mode_no[1]) {
  580. case 0x50: myindex = MODE_FSTN_8; break;
  581. case 0x56: myindex = MODE_FSTN_16; break;
  582. case 0x53: return -1;
  583. }
  584. }
  585. }
  586. }
  587. if(SiS_GetModeID_LCD(ivideo->sisvga_engine, vbflags, sisbios_mode[myindex].xres,
  588. sisbios_mode[myindex].yres, 0, ivideo->sisfb_fstn,
  589. ivideo->SiS_Pr.SiS_CustomT, xres, yres, ivideo->vbflags2) < 0x14) {
  590. return -1;
  591. }
  592. break;
  593. case CRT2_TV:
  594. if(SiS_GetModeID_TV(ivideo->sisvga_engine, vbflags, sisbios_mode[myindex].xres,
  595. sisbios_mode[myindex].yres, 0, ivideo->vbflags2) < 0x14) {
  596. return -1;
  597. }
  598. break;
  599. case CRT2_VGA:
  600. if(SiS_GetModeID_VGA2(ivideo->sisvga_engine, vbflags, sisbios_mode[myindex].xres,
  601. sisbios_mode[myindex].yres, 0, ivideo->vbflags2) < 0x14) {
  602. return -1;
  603. }
  604. break;
  605. }
  606. return myindex;
  607. }
  608. static u8
  609. sisfb_search_refresh_rate(struct sis_video_info *ivideo, unsigned int rate, int mode_idx)
  610. {
  611. int i = 0;
  612. u16 xres = sisbios_mode[mode_idx].xres;
  613. u16 yres = sisbios_mode[mode_idx].yres;
  614. ivideo->rate_idx = 0;
  615. while((sisfb_vrate[i].idx != 0) && (sisfb_vrate[i].xres <= xres)) {
  616. if((sisfb_vrate[i].xres == xres) && (sisfb_vrate[i].yres == yres)) {
  617. if(sisfb_vrate[i].refresh == rate) {
  618. ivideo->rate_idx = sisfb_vrate[i].idx;
  619. break;
  620. } else if(sisfb_vrate[i].refresh > rate) {
  621. if((sisfb_vrate[i].refresh - rate) <= 3) {
  622. DPRINTK("sisfb: Adjusting rate from %d up to %d\n",
  623. rate, sisfb_vrate[i].refresh);
  624. ivideo->rate_idx = sisfb_vrate[i].idx;
  625. ivideo->refresh_rate = sisfb_vrate[i].refresh;
  626. } else if(((rate - sisfb_vrate[i-1].refresh) <= 2)
  627. && (sisfb_vrate[i].idx != 1)) {
  628. DPRINTK("sisfb: Adjusting rate from %d down to %d\n",
  629. rate, sisfb_vrate[i-1].refresh);
  630. ivideo->rate_idx = sisfb_vrate[i-1].idx;
  631. ivideo->refresh_rate = sisfb_vrate[i-1].refresh;
  632. }
  633. break;
  634. } else if((rate - sisfb_vrate[i].refresh) <= 2) {
  635. DPRINTK("sisfb: Adjusting rate from %d down to %d\n",
  636. rate, sisfb_vrate[i].refresh);
  637. ivideo->rate_idx = sisfb_vrate[i].idx;
  638. break;
  639. }
  640. }
  641. i++;
  642. }
  643. if(ivideo->rate_idx > 0) {
  644. return ivideo->rate_idx;
  645. } else {
  646. printk(KERN_INFO "sisfb: Unsupported rate %d for %dx%d\n",
  647. rate, xres, yres);
  648. return 0;
  649. }
  650. }
  651. static BOOLEAN
  652. sisfb_bridgeisslave(struct sis_video_info *ivideo)
  653. {
  654. unsigned char P1_00;
  655. if(!(ivideo->vbflags2 & VB2_VIDEOBRIDGE))
  656. return FALSE;
  657. inSISIDXREG(SISPART1,0x00,P1_00);
  658. if( ((ivideo->sisvga_engine == SIS_300_VGA) && (P1_00 & 0xa0) == 0x20) ||
  659. ((ivideo->sisvga_engine == SIS_315_VGA) && (P1_00 & 0x50) == 0x10) ) {
  660. return TRUE;
  661. } else {
  662. return FALSE;
  663. }
  664. }
  665. static BOOLEAN
  666. sisfballowretracecrt1(struct sis_video_info *ivideo)
  667. {
  668. u8 temp;
  669. inSISIDXREG(SISCR,0x17,temp);
  670. if(!(temp & 0x80))
  671. return FALSE;
  672. inSISIDXREG(SISSR,0x1f,temp);
  673. if(temp & 0xc0)
  674. return FALSE;
  675. return TRUE;
  676. }
  677. static BOOLEAN
  678. sisfbcheckvretracecrt1(struct sis_video_info *ivideo)
  679. {
  680. if(!sisfballowretracecrt1(ivideo))
  681. return FALSE;
  682. if(inSISREG(SISINPSTAT) & 0x08)
  683. return TRUE;
  684. else
  685. return FALSE;
  686. }
  687. static void
  688. sisfbwaitretracecrt1(struct sis_video_info *ivideo)
  689. {
  690. int watchdog;
  691. if(!sisfballowretracecrt1(ivideo))
  692. return;
  693. watchdog = 65536;
  694. while((!(inSISREG(SISINPSTAT) & 0x08)) && --watchdog);
  695. watchdog = 65536;
  696. while((inSISREG(SISINPSTAT) & 0x08) && --watchdog);
  697. }
  698. static BOOLEAN
  699. sisfbcheckvretracecrt2(struct sis_video_info *ivideo)
  700. {
  701. unsigned char temp, reg;
  702. switch(ivideo->sisvga_engine) {
  703. case SIS_300_VGA: reg = 0x25; break;
  704. case SIS_315_VGA: reg = 0x30; break;
  705. default: return FALSE;
  706. }
  707. inSISIDXREG(SISPART1, reg, temp);
  708. if(temp & 0x02)
  709. return TRUE;
  710. else
  711. return FALSE;
  712. }
  713. static BOOLEAN
  714. sisfb_CheckVBRetrace(struct sis_video_info *ivideo)
  715. {
  716. if(ivideo->currentvbflags & VB_DISPTYPE_DISP2) {
  717. if(!sisfb_bridgeisslave(ivideo)) {
  718. return sisfbcheckvretracecrt2(ivideo);
  719. }
  720. }
  721. return sisfbcheckvretracecrt1(ivideo);
  722. }
  723. static u32
  724. sisfb_setupvbblankflags(struct sis_video_info *ivideo, u32 *vcount, u32 *hcount)
  725. {
  726. u8 idx, reg1, reg2, reg3, reg4;
  727. u32 ret = 0;
  728. (*vcount) = (*hcount) = 0;
  729. if((ivideo->currentvbflags & VB_DISPTYPE_DISP2) && (!(sisfb_bridgeisslave(ivideo)))) {
  730. ret |= (FB_VBLANK_HAVE_VSYNC |
  731. FB_VBLANK_HAVE_HBLANK |
  732. FB_VBLANK_HAVE_VBLANK |
  733. FB_VBLANK_HAVE_VCOUNT |
  734. FB_VBLANK_HAVE_HCOUNT);
  735. switch(ivideo->sisvga_engine) {
  736. case SIS_300_VGA: idx = 0x25; break;
  737. default:
  738. case SIS_315_VGA: idx = 0x30; break;
  739. }
  740. inSISIDXREG(SISPART1,(idx+0),reg1); /* 30 */
  741. inSISIDXREG(SISPART1,(idx+1),reg2); /* 31 */
  742. inSISIDXREG(SISPART1,(idx+2),reg3); /* 32 */
  743. inSISIDXREG(SISPART1,(idx+3),reg4); /* 33 */
  744. if(reg1 & 0x01) ret |= FB_VBLANK_VBLANKING;
  745. if(reg1 & 0x02) ret |= FB_VBLANK_VSYNCING;
  746. if(reg4 & 0x80) ret |= FB_VBLANK_HBLANKING;
  747. (*vcount) = reg3 | ((reg4 & 0x70) << 4);
  748. (*hcount) = reg2 | ((reg4 & 0x0f) << 8);
  749. } else if(sisfballowretracecrt1(ivideo)) {
  750. ret |= (FB_VBLANK_HAVE_VSYNC |
  751. FB_VBLANK_HAVE_VBLANK |
  752. FB_VBLANK_HAVE_VCOUNT |
  753. FB_VBLANK_HAVE_HCOUNT);
  754. reg1 = inSISREG(SISINPSTAT);
  755. if(reg1 & 0x08) ret |= FB_VBLANK_VSYNCING;
  756. if(reg1 & 0x01) ret |= FB_VBLANK_VBLANKING;
  757. inSISIDXREG(SISCR,0x20,reg1);
  758. inSISIDXREG(SISCR,0x1b,reg1);
  759. inSISIDXREG(SISCR,0x1c,reg2);
  760. inSISIDXREG(SISCR,0x1d,reg3);
  761. (*vcount) = reg2 | ((reg3 & 0x07) << 8);
  762. (*hcount) = (reg1 | ((reg3 & 0x10) << 4)) << 3;
  763. }
  764. return ret;
  765. }
  766. static int
  767. sisfb_myblank(struct sis_video_info *ivideo, int blank)
  768. {
  769. u8 sr01, sr11, sr1f, cr63=0, p2_0, p1_13;
  770. BOOLEAN backlight = TRUE;
  771. switch(blank) {
  772. case FB_BLANK_UNBLANK: /* on */
  773. sr01 = 0x00;
  774. sr11 = 0x00;
  775. sr1f = 0x00;
  776. cr63 = 0x00;
  777. p2_0 = 0x20;
  778. p1_13 = 0x00;
  779. backlight = TRUE;
  780. break;
  781. case FB_BLANK_NORMAL: /* blank */
  782. sr01 = 0x20;
  783. sr11 = 0x00;
  784. sr1f = 0x00;
  785. cr63 = 0x00;
  786. p2_0 = 0x20;
  787. p1_13 = 0x00;
  788. backlight = TRUE;
  789. break;
  790. case FB_BLANK_VSYNC_SUSPEND: /* no vsync */
  791. sr01 = 0x20;
  792. sr11 = 0x08;
  793. sr1f = 0x80;
  794. cr63 = 0x40;
  795. p2_0 = 0x40;
  796. p1_13 = 0x80;
  797. backlight = FALSE;
  798. break;
  799. case FB_BLANK_HSYNC_SUSPEND: /* no hsync */
  800. sr01 = 0x20;
  801. sr11 = 0x08;
  802. sr1f = 0x40;
  803. cr63 = 0x40;
  804. p2_0 = 0x80;
  805. p1_13 = 0x40;
  806. backlight = FALSE;
  807. break;
  808. case FB_BLANK_POWERDOWN: /* off */
  809. sr01 = 0x20;
  810. sr11 = 0x08;
  811. sr1f = 0xc0;
  812. cr63 = 0x40;
  813. p2_0 = 0xc0;
  814. p1_13 = 0xc0;
  815. backlight = FALSE;
  816. break;
  817. default:
  818. return 1;
  819. }
  820. if(ivideo->currentvbflags & VB_DISPTYPE_CRT1) {
  821. if( (!ivideo->sisfb_thismonitor.datavalid) ||
  822. ((ivideo->sisfb_thismonitor.datavalid) &&
  823. (ivideo->sisfb_thismonitor.feature & 0xe0))) {
  824. if(ivideo->sisvga_engine == SIS_315_VGA) {
  825. setSISIDXREG(SISCR, ivideo->SiS_Pr.SiS_MyCR63, 0xbf, cr63);
  826. }
  827. if(!(sisfb_bridgeisslave(ivideo))) {
  828. setSISIDXREG(SISSR, 0x01, ~0x20, sr01);
  829. setSISIDXREG(SISSR, 0x1f, 0x3f, sr1f);
  830. }
  831. }
  832. }
  833. if(ivideo->currentvbflags & CRT2_LCD) {
  834. if(ivideo->vbflags2 & VB2_SISLVDSBRIDGE) {
  835. if(backlight) {
  836. SiS_SiS30xBLOn(&ivideo->SiS_Pr);
  837. } else {
  838. SiS_SiS30xBLOff(&ivideo->SiS_Pr);
  839. }
  840. } else if(ivideo->sisvga_engine == SIS_315_VGA) {
  841. #ifdef CONFIG_FB_SIS_315
  842. if(ivideo->vbflags2 & VB2_CHRONTEL) {
  843. if(backlight) {
  844. SiS_Chrontel701xBLOn(&ivideo->SiS_Pr);
  845. } else {
  846. SiS_Chrontel701xBLOff(&ivideo->SiS_Pr);
  847. }
  848. }
  849. #endif
  850. }
  851. if(((ivideo->sisvga_engine == SIS_300_VGA) &&
  852. (ivideo->vbflags2 & (VB2_301|VB2_30xBDH|VB2_LVDS))) ||
  853. ((ivideo->sisvga_engine == SIS_315_VGA) &&
  854. ((ivideo->vbflags2 & (VB2_LVDS | VB2_CHRONTEL)) == VB2_LVDS))) {
  855. setSISIDXREG(SISSR, 0x11, ~0x0c, sr11);
  856. }
  857. if(ivideo->sisvga_engine == SIS_300_VGA) {
  858. if((ivideo->vbflags2 & VB2_30xB) &&
  859. (!(ivideo->vbflags2 & VB2_30xBDH))) {
  860. setSISIDXREG(SISPART1, 0x13, 0x3f, p1_13);
  861. }
  862. } else if(ivideo->sisvga_engine == SIS_315_VGA) {
  863. if((ivideo->vbflags2 & VB2_30xB) &&
  864. (!(ivideo->vbflags2 & VB2_30xBDH))) {
  865. setSISIDXREG(SISPART2, 0x00, 0x1f, p2_0);
  866. }
  867. }
  868. } else if(ivideo->currentvbflags & CRT2_VGA) {
  869. if(ivideo->vbflags2 & VB2_30xB) {
  870. setSISIDXREG(SISPART2, 0x00, 0x1f, p2_0);
  871. }
  872. }
  873. return 0;
  874. }
  875. /* ------------- Callbacks from init.c/init301.c -------------- */
  876. #ifdef CONFIG_FB_SIS_300
  877. unsigned int
  878. sisfb_read_nbridge_pci_dword(struct SiS_Private *SiS_Pr, int reg)
  879. {
  880. struct sis_video_info *ivideo = (struct sis_video_info *)SiS_Pr->ivideo;
  881. u32 val = 0;
  882. pci_read_config_dword(ivideo->nbridge, reg, &val);
  883. return (unsigned int)val;
  884. }
  885. void
  886. sisfb_write_nbridge_pci_dword(struct SiS_Private *SiS_Pr, int reg, unsigned int val)
  887. {
  888. struct sis_video_info *ivideo = (struct sis_video_info *)SiS_Pr->ivideo;
  889. pci_write_config_dword(ivideo->nbridge, reg, (u32)val);
  890. }
  891. unsigned int
  892. sisfb_read_lpc_pci_dword(struct SiS_Private *SiS_Pr, int reg)
  893. {
  894. struct sis_video_info *ivideo = (struct sis_video_info *)SiS_Pr->ivideo;
  895. u32 val = 0;
  896. if(!ivideo->lpcdev) return 0;
  897. pci_read_config_dword(ivideo->lpcdev, reg, &val);
  898. return (unsigned int)val;
  899. }
  900. #endif
  901. #ifdef CONFIG_FB_SIS_315
  902. void
  903. sisfb_write_nbridge_pci_byte(struct SiS_Private *SiS_Pr, int reg, unsigned char val)
  904. {
  905. struct sis_video_info *ivideo = (struct sis_video_info *)SiS_Pr->ivideo;
  906. pci_write_config_byte(ivideo->nbridge, reg, (u8)val);
  907. }
  908. unsigned int
  909. sisfb_read_mio_pci_word(struct SiS_Private *SiS_Pr, int reg)
  910. {
  911. struct sis_video_info *ivideo = (struct sis_video_info *)SiS_Pr->ivideo;
  912. u16 val = 0;
  913. if(!ivideo->lpcdev) return 0;
  914. pci_read_config_word(ivideo->lpcdev, reg, &val);
  915. return (unsigned int)val;
  916. }
  917. #endif
  918. /* ----------- FBDev related routines for all series ----------- */
  919. static int
  920. sisfb_get_cmap_len(const struct fb_var_screeninfo *var)
  921. {
  922. return (var->bits_per_pixel == 8) ? 256 : 16;
  923. }
  924. static void
  925. sisfb_set_vparms(struct sis_video_info *ivideo)
  926. {
  927. switch(ivideo->video_bpp) {
  928. case 8:
  929. ivideo->DstColor = 0x0000;
  930. ivideo->SiS310_AccelDepth = 0x00000000;
  931. ivideo->video_cmap_len = 256;
  932. break;
  933. case 16:
  934. ivideo->DstColor = 0x8000;
  935. ivideo->SiS310_AccelDepth = 0x00010000;
  936. ivideo->video_cmap_len = 16;
  937. break;
  938. case 32:
  939. ivideo->DstColor = 0xC000;
  940. ivideo->SiS310_AccelDepth = 0x00020000;
  941. ivideo->video_cmap_len = 16;
  942. break;
  943. default:
  944. ivideo->video_cmap_len = 16;
  945. printk(KERN_ERR "sisfb: Unsupported depth %d", ivideo->video_bpp);
  946. ivideo->accel = 0;
  947. }
  948. }
  949. static int
  950. sisfb_calc_maxyres(struct sis_video_info *ivideo, struct fb_var_screeninfo *var)
  951. {
  952. int maxyres = ivideo->sisfb_mem / (var->xres_virtual * (var->bits_per_pixel >> 3));
  953. if(maxyres > 32767) maxyres = 32767;
  954. return maxyres;
  955. }
  956. static void
  957. sisfb_calc_pitch(struct sis_video_info *ivideo, struct fb_var_screeninfo *var)
  958. {
  959. ivideo->video_linelength = var->xres_virtual * (var->bits_per_pixel >> 3);
  960. ivideo->scrnpitchCRT1 = ivideo->video_linelength;
  961. if(!(ivideo->currentvbflags & CRT1_LCDA)) {
  962. if((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
  963. ivideo->scrnpitchCRT1 <<= 1;
  964. }
  965. }
  966. }
  967. static void
  968. sisfb_set_pitch(struct sis_video_info *ivideo)
  969. {
  970. BOOLEAN isslavemode = FALSE;
  971. unsigned short HDisplay1 = ivideo->scrnpitchCRT1 >> 3;
  972. unsigned short HDisplay2 = ivideo->video_linelength >> 3;
  973. if(sisfb_bridgeisslave(ivideo)) isslavemode = TRUE;
  974. /* We need to set pitch for CRT1 if bridge is in slave mode, too */
  975. if((ivideo->currentvbflags & VB_DISPTYPE_DISP1) || (isslavemode)) {
  976. outSISIDXREG(SISCR,0x13,(HDisplay1 & 0xFF));
  977. setSISIDXREG(SISSR,0x0E,0xF0,(HDisplay1 >> 8));
  978. }
  979. /* We must not set the pitch for CRT2 if bridge is in slave mode */
  980. if((ivideo->currentvbflags & VB_DISPTYPE_DISP2) && (!isslavemode)) {
  981. orSISIDXREG(SISPART1,ivideo->CRT2_write_enable,0x01);
  982. outSISIDXREG(SISPART1,0x07,(HDisplay2 & 0xFF));
  983. setSISIDXREG(SISPART1,0x09,0xF0,(HDisplay2 >> 8));
  984. }
  985. }
  986. static void
  987. sisfb_bpp_to_var(struct sis_video_info *ivideo, struct fb_var_screeninfo *var)
  988. {
  989. ivideo->video_cmap_len = sisfb_get_cmap_len(var);
  990. switch(var->bits_per_pixel) {
  991. case 8:
  992. var->red.offset = var->green.offset = var->blue.offset = 0;
  993. var->red.length = var->green.length = var->blue.length = 6;
  994. break;
  995. case 16:
  996. var->red.offset = 11;
  997. var->red.length = 5;
  998. var->green.offset = 5;
  999. var->green.length = 6;
  1000. var->blue.offset = 0;
  1001. var->blue.length = 5;
  1002. var->transp.offset = 0;
  1003. var->transp.length = 0;
  1004. break;
  1005. case 32:
  1006. var->red.offset = 16;
  1007. var->red.length = 8;
  1008. var->green.offset = 8;
  1009. var->green.length = 8;
  1010. var->blue.offset = 0;
  1011. var->blue.length = 8;
  1012. var->transp.offset = 24;
  1013. var->transp.length = 8;
  1014. break;
  1015. }
  1016. }
  1017. static int
  1018. sisfb_set_mode(struct sis_video_info *ivideo, int clrscrn)
  1019. {
  1020. unsigned short modeno = ivideo->mode_no;
  1021. /* >=2.6.12's fbcon clears the screen anyway */
  1022. #if LINUX_VERSION_CODE < KERNEL_VERSION(2,6,12)
  1023. if(!clrscrn) modeno |= 0x80;
  1024. #else
  1025. modeno |= 0x80;
  1026. #endif
  1027. outSISIDXREG(SISSR, IND_SIS_PASSWORD, SIS_PASSWORD);
  1028. sisfb_pre_setmode(ivideo);
  1029. if(SiSSetMode(&ivideo->SiS_Pr, modeno) == 0) {
  1030. printk(KERN_ERR "sisfb: Setting mode[0x%x] failed\n", ivideo->mode_no);
  1031. return -EINVAL;
  1032. }
  1033. outSISIDXREG(SISSR, IND_SIS_PASSWORD, SIS_PASSWORD);
  1034. sisfb_post_setmode(ivideo);
  1035. return 0;
  1036. }
  1037. static int
  1038. sisfb_do_set_var(struct fb_var_screeninfo *var, int isactive, struct fb_info *info)
  1039. {
  1040. struct sis_video_info *ivideo = (struct sis_video_info *)info->par;
  1041. unsigned int htotal = 0, vtotal = 0;
  1042. unsigned int drate = 0, hrate = 0;
  1043. int found_mode = 0, ret;
  1044. int old_mode;
  1045. u32 pixclock;
  1046. htotal = var->left_margin + var->xres + var->right_margin + var->hsync_len;
  1047. vtotal = var->upper_margin + var->lower_margin + var->vsync_len;
  1048. pixclock = var->pixclock;
  1049. if((var->vmode & FB_VMODE_MASK) == FB_VMODE_NONINTERLACED) {
  1050. vtotal += var->yres;
  1051. vtotal <<= 1;
  1052. } else if((var->vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE) {
  1053. vtotal += var->yres;
  1054. vtotal <<= 2;
  1055. } else if((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
  1056. vtotal += var->yres;
  1057. vtotal <<= 1;
  1058. } else vtotal += var->yres;
  1059. if(!(htotal) || !(vtotal)) {
  1060. DPRINTK("sisfb: Invalid 'var' information\n");
  1061. return -EINVAL;
  1062. }
  1063. if(pixclock && htotal && vtotal) {
  1064. drate = 1000000000 / pixclock;
  1065. hrate = (drate * 1000) / htotal;
  1066. ivideo->refresh_rate = (unsigned int) (hrate * 2 / vtotal);
  1067. } else {
  1068. ivideo->refresh_rate = 60;
  1069. }
  1070. old_mode = ivideo->sisfb_mode_idx;
  1071. ivideo->sisfb_mode_idx = 0;
  1072. while( (sisbios_mode[ivideo->sisfb_mode_idx].mode_no[0] != 0) &&
  1073. (sisbios_mode[ivideo->sisfb_mode_idx].xres <= var->xres) ) {
  1074. if( (sisbios_mode[ivideo->sisfb_mode_idx].xres == var->xres) &&
  1075. (sisbios_mode[ivideo->sisfb_mode_idx].yres == var->yres) &&
  1076. (sisbios_mode[ivideo->sisfb_mode_idx].bpp == var->bits_per_pixel)) {
  1077. ivideo->mode_no = sisbios_mode[ivideo->sisfb_mode_idx].mode_no[ivideo->mni];
  1078. found_mode = 1;
  1079. break;
  1080. }
  1081. ivideo->sisfb_mode_idx++;
  1082. }
  1083. if(found_mode) {
  1084. ivideo->sisfb_mode_idx = sisfb_validate_mode(ivideo,
  1085. ivideo->sisfb_mode_idx, ivideo->currentvbflags);
  1086. ivideo->mode_no = sisbios_mode[ivideo->sisfb_mode_idx].mode_no[ivideo->mni];
  1087. } else {
  1088. ivideo->sisfb_mode_idx = -1;
  1089. }
  1090. if(ivideo->sisfb_mode_idx < 0) {
  1091. printk(KERN_ERR "sisfb: Mode %dx%dx%d not supported\n", var->xres,
  1092. var->yres, var->bits_per_pixel);
  1093. ivideo->sisfb_mode_idx = old_mode;
  1094. return -EINVAL;
  1095. }
  1096. if(sisfb_search_refresh_rate(ivideo, ivideo->refresh_rate, ivideo->sisfb_mode_idx) == 0) {
  1097. ivideo->rate_idx = sisbios_mode[ivideo->sisfb_mode_idx].rate_idx;
  1098. ivideo->refresh_rate = 60;
  1099. }
  1100. if(isactive) {
  1101. /* If acceleration to be used? Need to know
  1102. * before pre/post_set_mode()
  1103. */
  1104. ivideo->accel = 0;
  1105. #if defined(FBINFO_HWACCEL_DISABLED) && defined(FBINFO_HWACCEL_XPAN)
  1106. #ifdef STUPID_ACCELF_TEXT_SHIT
  1107. if(var->accel_flags & FB_ACCELF_TEXT) {
  1108. info->flags &= ~FBINFO_HWACCEL_DISABLED;
  1109. } else {
  1110. info->flags |= FBINFO_HWACCEL_DISABLED;
  1111. }
  1112. #endif
  1113. if(!(info->flags & FBINFO_HWACCEL_DISABLED)) ivideo->accel = -1;
  1114. #else
  1115. if(var->accel_flags & FB_ACCELF_TEXT) ivideo->accel = -1;
  1116. #endif
  1117. if((ret = sisfb_set_mode(ivideo, 1))) {
  1118. return ret;
  1119. }
  1120. ivideo->video_bpp = sisbios_mode[ivideo->sisfb_mode_idx].bpp;
  1121. ivideo->video_width = sisbios_mode[ivideo->sisfb_mode_idx].xres;
  1122. ivideo->video_height = sisbios_mode[ivideo->sisfb_mode_idx].yres;
  1123. sisfb_calc_pitch(ivideo, var);
  1124. sisfb_set_pitch(ivideo);
  1125. sisfb_set_vparms(ivideo);
  1126. ivideo->current_width = ivideo->video_width;
  1127. ivideo->current_height = ivideo->video_height;
  1128. ivideo->current_bpp = ivideo->video_bpp;
  1129. ivideo->current_htotal = htotal;
  1130. ivideo->current_vtotal = vtotal;
  1131. ivideo->current_linelength = ivideo->video_linelength;
  1132. ivideo->current_pixclock = var->pixclock;
  1133. ivideo->current_refresh_rate = ivideo->refresh_rate;
  1134. ivideo->sisfb_lastrates[ivideo->mode_no] = ivideo->refresh_rate;
  1135. }
  1136. return 0;
  1137. }
  1138. static void
  1139. sisfb_set_base_CRT1(struct sis_video_info *ivideo, unsigned int base)
  1140. {
  1141. outSISIDXREG(SISSR, IND_SIS_PASSWORD, SIS_PASSWORD);
  1142. outSISIDXREG(SISCR, 0x0D, base & 0xFF);
  1143. outSISIDXREG(SISCR, 0x0C, (base >> 8) & 0xFF);
  1144. outSISIDXREG(SISSR, 0x0D, (base >> 16) & 0xFF);
  1145. if(ivideo->sisvga_engine == SIS_315_VGA) {
  1146. setSISIDXREG(SISSR, 0x37, 0xFE, (base >> 24) & 0x01);
  1147. }
  1148. }
  1149. static void
  1150. sisfb_set_base_CRT2(struct sis_video_info *ivideo, unsigned int base)
  1151. {
  1152. if(ivideo->currentvbflags & VB_DISPTYPE_DISP2) {
  1153. orSISIDXREG(SISPART1, ivideo->CRT2_write_enable, 0x01);
  1154. outSISIDXREG(SISPART1, 0x06, (base & 0xFF));
  1155. outSISIDXREG(SISPART1, 0x05, ((base >> 8) & 0xFF));
  1156. outSISIDXREG(SISPART1, 0x04, ((base >> 16) & 0xFF));
  1157. if(ivideo->sisvga_engine == SIS_315_VGA) {
  1158. setSISIDXREG(SISPART1, 0x02, 0x7F, ((base >> 24) & 0x01) << 7);
  1159. }
  1160. }
  1161. }
  1162. static int
  1163. sisfb_pan_var(struct sis_video_info *ivideo, struct fb_var_screeninfo *var)
  1164. {
  1165. if(var->xoffset > (var->xres_virtual - var->xres)) {
  1166. return -EINVAL;
  1167. }
  1168. if(var->yoffset > (var->yres_virtual - var->yres)) {
  1169. return -EINVAL;
  1170. }
  1171. ivideo->current_base = (var->yoffset * var->xres_virtual) + var->xoffset;
  1172. /* calculate base bpp dep. */
  1173. switch(var->bits_per_pixel) {
  1174. case 32:
  1175. break;
  1176. case 16:
  1177. ivideo->current_base >>= 1;
  1178. break;
  1179. case 8:
  1180. default:
  1181. ivideo->current_base >>= 2;
  1182. break;
  1183. }
  1184. ivideo->current_base += (ivideo->video_offset >> 2);
  1185. sisfb_set_base_CRT1(ivideo, ivideo->current_base);
  1186. sisfb_set_base_CRT2(ivideo, ivideo->current_base);
  1187. return 0;
  1188. }
  1189. static int
  1190. sisfb_open(struct fb_info *info, int user)
  1191. {
  1192. return 0;
  1193. }
  1194. static int
  1195. sisfb_release(struct fb_info *info, int user)
  1196. {
  1197. return 0;
  1198. }
  1199. static int
  1200. sisfb_setcolreg(unsigned regno, unsigned red, unsigned green, unsigned blue,
  1201. unsigned transp, struct fb_info *info)
  1202. {
  1203. struct sis_video_info *ivideo = (struct sis_video_info *)info->par;
  1204. if(regno >= sisfb_get_cmap_len(&info->var))
  1205. return 1;
  1206. switch(info->var.bits_per_pixel) {
  1207. case 8:
  1208. outSISREG(SISDACA, regno);
  1209. outSISREG(SISDACD, (red >> 10));
  1210. outSISREG(SISDACD, (green >> 10));
  1211. outSISREG(SISDACD, (blue >> 10));
  1212. if(ivideo->currentvbflags & VB_DISPTYPE_DISP2) {
  1213. outSISREG(SISDAC2A, regno);
  1214. outSISREG(SISDAC2D, (red >> 8));
  1215. outSISREG(SISDAC2D, (green >> 8));
  1216. outSISREG(SISDAC2D, (blue >> 8));
  1217. }
  1218. break;
  1219. case 16:
  1220. ((u32 *)(info->pseudo_palette))[regno] =
  1221. (red & 0xf800) |
  1222. ((green & 0xfc00) >> 5) |
  1223. ((blue & 0xf800) >> 11);
  1224. break;
  1225. case 32:
  1226. red >>= 8;
  1227. green >>= 8;
  1228. blue >>= 8;
  1229. ((u32 *)(info->pseudo_palette))[regno] =
  1230. (red << 16) | (green << 8) | (blue);
  1231. break;
  1232. }
  1233. return 0;
  1234. }
  1235. static int
  1236. sisfb_set_par(struct fb_info *info)
  1237. {
  1238. int err;
  1239. if((err = sisfb_do_set_var(&info->var, 1, info)))
  1240. return err;
  1241. #if LINUX_VERSION_CODE < KERNEL_VERSION(2,6,10)
  1242. sisfb_get_fix(&info->fix, info->currcon, info);
  1243. #else
  1244. sisfb_get_fix(&info->fix, -1, info);
  1245. #endif
  1246. return 0;
  1247. }
  1248. static int
  1249. sisfb_check_var(struct fb_var_screeninfo *var, struct fb_info *info)
  1250. {
  1251. struct sis_video_info *ivideo = (struct sis_video_info *)info->par;
  1252. unsigned int htotal = 0, vtotal = 0, myrateindex = 0;
  1253. unsigned int drate = 0, hrate = 0, maxyres;
  1254. int found_mode = 0;
  1255. int refresh_rate, search_idx, tidx;
  1256. BOOLEAN recalc_clock = FALSE;
  1257. u32 pixclock;
  1258. htotal = var->left_margin + var->xres + var->right_margin + var->hsync_len;
  1259. vtotal = var->upper_margin + var->lower_margin + var->vsync_len;
  1260. pixclock = var->pixclock;
  1261. if((var->vmode & FB_VMODE_MASK) == FB_VMODE_NONINTERLACED) {
  1262. vtotal += var->yres;
  1263. vtotal <<= 1;
  1264. } else if((var->vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE) {
  1265. vtotal += var->yres;
  1266. vtotal <<= 2;
  1267. } else if((var->vmode & FB_VMODE_MASK) == FB_VMODE_INTERLACED) {
  1268. vtotal += var->yres;
  1269. vtotal <<= 1;
  1270. } else
  1271. vtotal += var->yres;
  1272. if(!(htotal) || !(vtotal)) {
  1273. SISFAIL("sisfb: no valid timing data");
  1274. }
  1275. search_idx = 0;
  1276. while( (sisbios_mode[search_idx].mode_no[0] != 0) &&
  1277. (sisbios_mode[search_idx].xres <= var->xres) ) {
  1278. if( (sisbios_mode[search_idx].xres == var->xres) &&
  1279. (sisbios_mode[search_idx].yres == var->yres) &&
  1280. (sisbios_mode[search_idx].bpp == var->bits_per_pixel)) {
  1281. if((tidx = sisfb_validate_mode(ivideo, search_idx,
  1282. ivideo->currentvbflags)) > 0) {
  1283. found_mode = 1;
  1284. search_idx = tidx;
  1285. break;
  1286. }
  1287. }
  1288. search_idx++;
  1289. }
  1290. if(!found_mode) {
  1291. search_idx = 0;
  1292. while(sisbios_mode[search_idx].mode_no[0] != 0) {
  1293. if( (var->xres <= sisbios_mode[search_idx].xres) &&
  1294. (var->yres <= sisbios_mode[search_idx].yres) &&
  1295. (var->bits_per_pixel == sisbios_mode[search_idx].bpp) ) {
  1296. if((tidx = sisfb_validate_mode(ivideo,search_idx,
  1297. ivideo->currentvbflags)) > 0) {
  1298. found_mode = 1;
  1299. search_idx = tidx;
  1300. break;
  1301. }
  1302. }
  1303. search_idx++;
  1304. }
  1305. if(found_mode) {
  1306. printk(KERN_DEBUG
  1307. "sisfb: Adapted from %dx%dx%d to %dx%dx%d\n",
  1308. var->xres, var->yres, var->bits_per_pixel,
  1309. sisbios_mode[search_idx].xres,
  1310. sisbios_mode[search_idx].yres,
  1311. var->bits_per_pixel);
  1312. var->xres = sisbios_mode[search_idx].xres;
  1313. var->yres = sisbios_mode[search_idx].yres;
  1314. } else {
  1315. printk(KERN_ERR
  1316. "sisfb: Failed to find supported mode near %dx%dx%d\n",
  1317. var->xres, var->yres, var->bits_per_pixel);
  1318. return -EINVAL;
  1319. }
  1320. }
  1321. if( ((ivideo->vbflags2 & VB2_LVDS) ||
  1322. ((ivideo->vbflags2 & VB2_30xBDH) && (ivideo->currentvbflags & CRT2_LCD))) &&
  1323. (var->bits_per_pixel == 8) ) {
  1324. /* Slave modes on LVDS and 301B-DH */
  1325. refresh_rate = 60;
  1326. recalc_clock = TRUE;
  1327. } else if( (ivideo->current_htotal == htotal) &&
  1328. (ivideo->current_vtotal == vtotal) &&
  1329. (ivideo->current_pixclock == pixclock) ) {
  1330. /* x=x & y=y & c=c -> assume depth change */
  1331. drate = 1000000000 / pixclock;
  1332. hrate = (drate * 1000) / htotal;
  1333. refresh_rate = (unsigned int) (hrate * 2 / vtotal);
  1334. } else if( ( (ivideo->current_htotal != htotal) ||
  1335. (ivideo->current_vtotal != vtotal) ) &&
  1336. (ivideo->current_pixclock == var->pixclock) ) {
  1337. /* x!=x | y!=y & c=c -> invalid pixclock */
  1338. if(ivideo->sisfb_lastrates[sisbios_mode[search_idx].mode_no[ivideo->mni]]) {
  1339. refresh_rate =
  1340. ivideo->sisfb_lastrates[sisbios_mode[search_idx].mode_no[ivideo->mni]];
  1341. } else if(ivideo->sisfb_parm_rate != -1) {
  1342. /* Sic, sisfb_parm_rate - want to know originally desired rate here */
  1343. refresh_rate = ivideo->sisfb_parm_rate;
  1344. } else {
  1345. refresh_rate = 60;
  1346. }
  1347. recalc_clock = TRUE;
  1348. } else if((pixclock) && (htotal) && (vtotal)) {
  1349. drate = 1000000000 / pixclock;
  1350. hrate = (drate * 1000) / htotal;
  1351. refresh_rate = (unsigned int) (hrate * 2 / vtotal);
  1352. } else if(ivideo->current_refresh_rate) {
  1353. refresh_rate = ivideo->current_refresh_rate;
  1354. recalc_clock = TRUE;
  1355. } else {
  1356. refresh_rate = 60;
  1357. recalc_clock = TRUE;
  1358. }
  1359. myrateindex = sisfb_search_refresh_rate(ivideo, refresh_rate, search_idx);
  1360. /* Eventually recalculate timing and clock */
  1361. if(recalc_clock) {
  1362. if(!myrateindex) myrateindex = sisbios_mode[search_idx].rate_idx;
  1363. var->pixclock = (u32) (1000000000 / sisfb_mode_rate_to_dclock(&ivideo->SiS_Pr,
  1364. sisbios_mode[search_idx].mode_no[ivideo->mni],
  1365. myrateindex));
  1366. sisfb_mode_rate_to_ddata(&ivideo->SiS_Pr,
  1367. sisbios_mode[search_idx].mode_no[ivideo->mni],
  1368. myrateindex, var);
  1369. if((var->vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE) {
  1370. var->pixclock <<= 1;
  1371. }
  1372. }
  1373. if(ivideo->sisfb_thismonitor.datavalid) {
  1374. if(!sisfb_verify_rate(ivideo, &ivideo->sisfb_thismonitor, search_idx,
  1375. myrateindex, refresh_rate)) {
  1376. printk(KERN_INFO
  1377. "sisfb: WARNING: Refresh rate exceeds monitor specs!\n");
  1378. }
  1379. }
  1380. /* Adapt RGB settings */
  1381. sisfb_bpp_to_var(ivideo, var);
  1382. /* Sanity check for offsets */
  1383. if(var->xoffset < 0) var->xoffset = 0;
  1384. if(var->yoffset < 0) var->yoffset = 0;
  1385. if(var->xres > var->xres_virtual)
  1386. var->xres_virtual = var->xres;
  1387. if(ivideo->sisfb_ypan) {
  1388. maxyres = sisfb_calc_maxyres(ivideo, var);
  1389. if(ivideo->sisfb_max) {
  1390. var->yres_virtual = maxyres;
  1391. } else {
  1392. if(var->yres_virtual > maxyres) {
  1393. var->yres_virtual = maxyres;
  1394. }
  1395. }
  1396. if(var->yres_virtual <= var->yres) {
  1397. var->yres_virtual = var->yres;
  1398. }
  1399. } else {
  1400. if(var->yres != var->yres_virtual) {
  1401. var->yres_virtual = var->yres;
  1402. }
  1403. var->xoffset = 0;
  1404. var->yoffset = 0;
  1405. }
  1406. /* Truncate offsets to maximum if too high */
  1407. if(var->xoffset > var->xres_virtual - var->xres) {
  1408. var->xoffset = var->xres_virtual - var->xres - 1;
  1409. }
  1410. if(var->yoffset > var->yres_virtual - var->yres) {
  1411. var->yoffset = var->yres_virtual - var->yres - 1;
  1412. }
  1413. /* Set everything else to 0 */
  1414. var->red.msb_right =
  1415. var->green.msb_right =
  1416. var->blue.msb_right =
  1417. var->transp.offset =
  1418. var->transp.length =
  1419. var->transp.msb_right = 0;
  1420. return 0;
  1421. }
  1422. static int
  1423. sisfb_pan_display(struct fb_var_screeninfo *var, struct fb_info* info)
  1424. {
  1425. struct sis_video_info *ivideo = (struct sis_video_info *)info->par;
  1426. int err;
  1427. if(var->xoffset > (var->xres_virtual - var->xres))
  1428. return -EINVAL;
  1429. if(var->yoffset > (var->yres_virtual - var->yres))
  1430. return -EINVAL;
  1431. if(var->vmode & FB_VMODE_YWRAP)
  1432. return -EINVAL;
  1433. if(var->xoffset + info->var.xres > info->var.xres_virtual ||
  1434. var->yoffset + info->var.yres > info->var.yres_virtual)
  1435. return -EINVAL;
  1436. if((err = sisfb_pan_var(ivideo, var)) < 0)
  1437. return err;
  1438. info->var.xoffset = var->xoffset;
  1439. info->var.yoffset = var->yoffset;
  1440. return 0;
  1441. }
  1442. static int
  1443. sisfb_blank(int blank, struct fb_info *info)
  1444. {
  1445. struct sis_video_info *ivideo = (struct sis_video_info *)info->par;
  1446. return sisfb_myblank(ivideo, blank);
  1447. }
  1448. /* ----------- FBDev related routines for all series ---------- */
  1449. #if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,15)
  1450. static int sisfb_ioctl(struct fb_info *info, unsigned int cmd,
  1451. unsigned long arg)
  1452. #else
  1453. static int sisfb_ioctl(struct inode *inode, struct file *file,
  1454. unsigned int cmd, unsigned long arg,
  1455. struct fb_info *info)
  1456. #endif
  1457. {
  1458. struct sis_video_info *ivideo = (struct sis_video_info *)info->par;
  1459. struct sis_memreq sismemreq;
  1460. struct fb_vblank sisvbblank;
  1461. u32 gpu32 = 0;
  1462. #ifndef __user
  1463. #define __user
  1464. #endif
  1465. u32 __user *argp = (u32 __user *)arg;
  1466. switch(cmd) {
  1467. case FBIO_ALLOC:
  1468. if(!capable(CAP_SYS_RAWIO))
  1469. return -EPERM;
  1470. if(copy_from_user(&sismemreq, (void __user *)arg, sizeof(sismemreq)))
  1471. return -EFAULT;
  1472. sis_malloc(&sismemreq);
  1473. if(copy_to_user((void __user *)arg, &sismemreq, sizeof(sismemreq))) {
  1474. sis_free((u32)sismemreq.offset);
  1475. return -EFAULT;
  1476. }
  1477. break;
  1478. case FBIO_FREE:
  1479. if(!capable(CAP_SYS_RAWIO))
  1480. return -EPERM;
  1481. if(get_user(gpu32, argp))
  1482. return -EFAULT;
  1483. sis_free(gpu32);
  1484. break;
  1485. case FBIOGET_VBLANK:
  1486. sisvbblank.count = 0;
  1487. sisvbblank.flags = sisfb_setupvbblankflags(ivideo, &sisvbblank.vcount, &sisvbblank.hcount);
  1488. if(copy_to_user((void __user *)arg, &sisvbblank, sizeof(sisvbblank)))
  1489. return -EFAULT;
  1490. break;
  1491. case SISFB_GET_INFO_SIZE:
  1492. return put_user(sizeof(struct sisfb_info), argp);
  1493. case SISFB_GET_INFO_OLD:
  1494. if(ivideo->warncount++ < 10)
  1495. printk(KERN_INFO
  1496. "sisfb: Deprecated ioctl call received - update your application!\n");
  1497. case SISFB_GET_INFO: /* For communication with X driver */
  1498. ivideo->sisfb_infoblock.sisfb_id = SISFB_ID;
  1499. ivideo->sisfb_infoblock.sisfb_version = VER_MAJOR;
  1500. ivideo->sisfb_infoblock.sisfb_revision = VER_MINOR;
  1501. ivideo->sisfb_infoblock.sisfb_patchlevel = VER_LEVEL;
  1502. ivideo->sisfb_infoblock.chip_id = ivideo->chip_id;
  1503. ivideo->sisfb_infoblock.sisfb_pci_vendor = ivideo->chip_vendor;
  1504. ivideo->sisfb_infoblock.memory = ivideo->video_size / 1024;
  1505. ivideo->sisfb_infoblock.heapstart = ivideo->heapstart / 1024;
  1506. if(ivideo->modechanged) {
  1507. ivideo->sisfb_infoblock.fbvidmode = ivideo->mode_no;
  1508. } else {
  1509. ivideo->sisfb_infoblock.fbvidmode = ivideo->modeprechange;
  1510. }
  1511. ivideo->sisfb_infoblock.sisfb_caps = ivideo->caps;
  1512. ivideo->sisfb_infoblock.sisfb_tqlen = ivideo->cmdQueueSize / 1024;
  1513. ivideo->sisfb_infoblock.sisfb_pcibus = ivideo->pcibus;
  1514. ivideo->sisfb_infoblock.sisfb_pcislot = ivideo->pcislot;
  1515. ivideo->sisfb_infoblock.sisfb_pcifunc = ivideo->pcifunc;
  1516. ivideo->sisfb_infoblock.sisfb_lcdpdc = ivideo->detectedpdc;
  1517. ivideo->sisfb_infoblock.sisfb_lcdpdca = ivideo->detectedpdca;
  1518. ivideo->sisfb_infoblock.sisfb_lcda = ivideo->detectedlcda;
  1519. ivideo->sisfb_infoblock.sisfb_vbflags = ivideo->vbflags;
  1520. ivideo->sisfb_infoblock.sisfb_currentvbflags = ivideo->currentvbflags;
  1521. ivideo->sisfb_infoblock.sisfb_scalelcd = ivideo->SiS_Pr.UsePanelScaler;
  1522. ivideo->sisfb_infoblock.sisfb_specialtiming = ivideo->SiS_Pr.SiS_CustomT;
  1523. ivideo->sisfb_infoblock.sisfb_haveemi = ivideo->SiS_Pr.HaveEMI ? 1 : 0;
  1524. ivideo->sisfb_infoblock.sisfb_haveemilcd = ivideo->SiS_Pr.HaveEMILCD ? 1 : 0;
  1525. ivideo->sisfb_infoblock.sisfb_emi30 = ivideo->SiS_Pr.EMI_30;
  1526. ivideo->sisfb_infoblock.sisfb_emi31 = ivideo->SiS_Pr.EMI_31;
  1527. ivideo->sisfb_infoblock.sisfb_emi32 = ivideo->SiS_Pr.EMI_32;
  1528. ivideo->sisfb_infoblock.sisfb_emi33 = ivideo->SiS_Pr.EMI_33;
  1529. ivideo->sisfb_infoblock.sisfb_tvxpos = (u16)(ivideo->tvxpos + 32);
  1530. ivideo->sisfb_infoblock.sisfb_tvypos = (u16)(ivideo->tvypos + 32);
  1531. ivideo->sisfb_infoblock.sisfb_heapsize = ivideo->sisfb_heap_size / 1024;
  1532. ivideo->sisfb_infoblock.sisfb_videooffset = ivideo->video_offset;
  1533. ivideo->sisfb_infoblock.sisfb_curfstn = ivideo->curFSTN;
  1534. ivideo->sisfb_infoblock.sisfb_curdstn = ivideo->curDSTN;
  1535. ivideo->sisfb_infoblock.sisfb_vbflags2 = ivideo->vbflags2;
  1536. ivideo->sisfb_infoblock.sisfb_can_post = ivideo->sisfb_can_post ? 1 : 0;
  1537. ivideo->sisfb_infoblock.sisfb_card_posted = ivideo->sisfb_card_posted ? 1 : 0;
  1538. ivideo->sisfb_infoblock.sisfb_was_boot_device = ivideo->sisfb_was_boot_device ? 1 : 0;
  1539. if(copy_to_user((void __user *)arg, &ivideo->sisfb_infoblock,
  1540. sizeof(ivideo->sisfb_infoblock)))
  1541. return -EFAULT;
  1542. break;
  1543. case SISFB_GET_VBRSTATUS_OLD:
  1544. if(ivideo->warncount++ < 10)
  1545. printk(KERN_INFO
  1546. "sisfb: Deprecated ioctl call received - update your application!\n");
  1547. case SISFB_GET_VBRSTATUS:
  1548. if(sisfb_CheckVBRetrace(ivideo))
  1549. return put_user((u32)1, argp);
  1550. else
  1551. return put_user((u32)0, argp);
  1552. case SISFB_GET_AUTOMAXIMIZE_OLD:
  1553. if(ivideo->warncount++ < 10)
  1554. printk(KERN_INFO
  1555. "sisfb: Deprecated ioctl call received - update your application!\n");
  1556. case SISFB_GET_AUTOMAXIMIZE:
  1557. if(ivideo->sisfb_max)
  1558. return put_user((u32)1, argp);
  1559. else
  1560. return put_user((u32)0, argp);
  1561. case SISFB_SET_AUTOMAXIMIZE_OLD:
  1562. if(ivideo->warncount++ < 10)
  1563. printk(KERN_INFO
  1564. "sisfb: Deprecated ioctl call received - update your application!\n");
  1565. case SISFB_SET_AUTOMAXIMIZE:
  1566. if(get_user(gpu32, argp))
  1567. return -EFAULT;
  1568. ivideo->sisfb_max = (gpu32) ? 1 : 0;
  1569. break;
  1570. case SISFB_SET_TVPOSOFFSET:
  1571. if(get_user(gpu32, argp))
  1572. return -EFAULT;
  1573. sisfb_set_TVxposoffset(ivideo, ((int)(gpu32 >> 16)) - 32);
  1574. sisfb_set_TVyposoffset(ivideo, ((int)(gpu32 & 0xffff)) - 32);
  1575. break;
  1576. case SISFB_GET_TVPOSOFFSET:
  1577. return put_user((u32)(((ivideo->tvxpos+32)<<16)|((ivideo->tvypos+32)&0xffff)),
  1578. argp);
  1579. case SISFB_COMMAND:
  1580. if(copy_from_user(&ivideo->sisfb_command, (void __user *)arg,
  1581. sizeof(struct sisfb_cmd)))
  1582. return -EFAULT;
  1583. sisfb_handle_command(ivideo, &ivideo->sisfb_command);
  1584. if(copy_to_user((void __user *)arg, &ivideo->sisfb_command,
  1585. sizeof(struct sisfb_cmd)))
  1586. return -EFAULT;
  1587. break;
  1588. case SISFB_SET_LOCK:
  1589. if(get_user(gpu32, argp))
  1590. return -EFAULT;
  1591. ivideo->sisfblocked = (gpu32) ? 1 : 0;
  1592. break;
  1593. default:
  1594. #ifdef SIS_NEW_CONFIG_COMPAT
  1595. return -ENOIOCTLCMD;
  1596. #else
  1597. return -EINVAL;
  1598. #endif
  1599. }
  1600. return 0;
  1601. }
  1602. static int
  1603. sisfb_get_fix(struct fb_fix_screeninfo *fix, int con, struct fb_info *info)
  1604. {
  1605. struct sis_video_info *ivideo = (struct sis_video_info *)info->par;
  1606. memset(fix, 0, sizeof(struct fb_fix_screeninfo));
  1607. strcpy(fix->id, ivideo->myid);
  1608. fix->smem_start = ivideo->video_base + ivideo->video_offset;
  1609. fix->smem_len = ivideo->sisfb_mem;
  1610. fix->type = FB_TYPE_PACKED_PIXELS;
  1611. fix->type_aux = 0;
  1612. fix->visual = (ivideo->video_bpp == 8) ? FB_VISUAL_PSEUDOCOLOR : FB_VISUAL_TRUECOLOR;
  1613. fix->xpanstep = 1;
  1614. fix->ypanstep = (ivideo->sisfb_ypan) ? 1 : 0;
  1615. fix->ywrapstep = 0;
  1616. fix->line_length = ivideo->video_linelength;
  1617. fix->mmio_start = ivideo->mmio_base;
  1618. fix->mmio_len = ivideo->mmio_size;
  1619. if(ivideo->sisvga_engine == SIS_300_VGA) {
  1620. fix->accel = FB_ACCEL_SIS_GLAMOUR;
  1621. } else if((ivideo->chip == SIS_330) ||
  1622. (ivideo->chip == SIS_760) ||
  1623. (ivideo->chip == SIS_761)) {
  1624. fix->accel = FB_ACCEL_SIS_XABRE;
  1625. } else if(ivideo->chip == XGI_20) {
  1626. fix->accel = FB_ACCEL_XGI_VOLARI_Z;
  1627. } else if(ivideo->chip >= XGI_40) {
  1628. fix->accel = FB_ACCEL_XGI_VOLARI_V;
  1629. } else {
  1630. fix->accel = FB_ACCEL_SIS_GLAMOUR_2;
  1631. }
  1632. return 0;
  1633. }
  1634. /* ---------------- fb_ops structures ----------------- */
  1635. static struct fb_ops sisfb_ops = {
  1636. .owner = THIS_MODULE,
  1637. .fb_open = sisfb_open,
  1638. .fb_release = sisfb_release,
  1639. .fb_check_var = sisfb_check_var,
  1640. .fb_set_par = sisfb_set_par,
  1641. .fb_setcolreg = sisfb_setcolreg,
  1642. .fb_pan_display = sisfb_pan_display,
  1643. .fb_blank = sisfb_blank,
  1644. .fb_fillrect = fbcon_sis_fillrect,
  1645. .fb_copyarea = fbcon_sis_copyarea,
  1646. .fb_imageblit = cfb_imageblit,
  1647. #ifdef CONFIG_FB_SOFT_CURSOR
  1648. .fb_cursor = soft_cursor,
  1649. #endif
  1650. .fb_sync = fbcon_sis_sync,
  1651. #ifdef SIS_NEW_CONFIG_COMPAT
  1652. .fb_compat_ioctl= sisfb_ioctl,
  1653. #endif
  1654. .fb_ioctl = sisfb_ioctl
  1655. };
  1656. /* ---------------- Chip generation dependent routines ---------------- */
  1657. static struct pci_dev * __devinit
  1658. sisfb_get_northbridge(int basechipid)
  1659. {
  1660. struct pci_dev *pdev = NULL;
  1661. int nbridgenum, nbridgeidx, i;
  1662. static const unsigned short nbridgeids[] = {
  1663. PCI_DEVICE_ID_SI_540, /* for SiS 540 VGA */
  1664. PCI_DEVICE_ID_SI_630, /* for SiS 630/730 VGA */
  1665. PCI_DEVICE_ID_SI_730,
  1666. PCI_DEVICE_ID_SI_550, /* for SiS 550 VGA */
  1667. PCI_DEVICE_ID_SI_650, /* for SiS 650/651/740 VGA */
  1668. PCI_DEVICE_ID_SI_651,
  1669. PCI_DEVICE_ID_SI_740,
  1670. PCI_DEVICE_ID_SI_661, /* for SiS 661/741/660/760/761 VGA */
  1671. PCI_DEVICE_ID_SI_741,
  1672. PCI_DEVICE_ID_SI_660,
  1673. PCI_DEVICE_ID_SI_760,
  1674. PCI_DEVICE_ID_SI_761
  1675. };
  1676. switch(basechipid) {
  1677. #ifdef CONFIG_FB_SIS_300
  1678. case SIS_540: nbridgeidx = 0; nbridgenum = 1; break;
  1679. case SIS_630: nbridgeidx = 1; nbridgenum = 2; break;
  1680. #endif
  1681. #ifdef CONFIG_FB_SIS_315
  1682. case SIS_550: nbridgeidx = 3; nbridgenum = 1; break;
  1683. case SIS_650: nbridgeidx = 4; nbridgenum = 3; break;
  1684. case SIS_660: nbridgeidx = 7; nbridgenum = 5; break;
  1685. #endif
  1686. default: return NULL;
  1687. }
  1688. for(i = 0; i < nbridgenum; i++) {
  1689. if((pdev = SIS_PCI_GET_DEVICE(PCI_VENDOR_ID_SI,
  1690. nbridgeids[nbridgeidx+i], NULL)))
  1691. break;
  1692. }
  1693. return pdev;
  1694. }
  1695. static int __devinit
  1696. sisfb_get_dram_size(struct sis_video_info *ivideo)
  1697. {
  1698. #if defined(CONFIG_FB_SIS_300) || defined(CONFIG_FB_SIS_315)
  1699. u8 reg;
  1700. #endif
  1701. ivideo->video_size = 0;
  1702. ivideo->UMAsize = ivideo->LFBsize = 0;
  1703. switch(ivideo->chip) {
  1704. #ifdef CONFIG_FB_SIS_300
  1705. case SIS_300:
  1706. inSISIDXREG(SISSR, 0x14, reg);
  1707. ivideo->video_size = ((reg & 0x3F) + 1) << 20;
  1708. break;
  1709. case SIS_540:
  1710. case SIS_630:
  1711. case SIS_730:
  1712. if(!ivideo->nbridge)
  1713. return -1;
  1714. pci_read_config_byte(ivideo->nbridge, 0x63, &reg);
  1715. ivideo->video_size = 1 << (((reg & 0x70) >> 4) + 21);
  1716. break;
  1717. #endif
  1718. #ifdef CONFIG_FB_SIS_315
  1719. case SIS_315H:
  1720. case SIS_315PRO:
  1721. case SIS_315:
  1722. inSISIDXREG(SISSR, 0x14, reg);
  1723. ivideo->video_size = (1 << ((reg & 0xf0) >> 4)) << 20;
  1724. switch((reg >> 2) & 0x03) {
  1725. case 0x01:
  1726. case 0x03:
  1727. ivideo->video_size <<= 1;
  1728. break;
  1729. case 0x02:
  1730. ivideo->video_size += (ivideo->video_size/2);
  1731. }
  1732. break;
  1733. case SIS_330:
  1734. inSISIDXREG(SISSR, 0x14, reg);
  1735. ivideo->video_size = (1 << ((reg & 0xf0) >> 4)) << 20;
  1736. if(reg & 0x0c) ivideo->video_size <<= 1;
  1737. break;
  1738. case SIS_550:
  1739. case SIS_650:
  1740. case SIS_740:
  1741. inSISIDXREG(SISSR, 0x14, reg);
  1742. ivideo->video_size = (((reg & 0x3f) + 1) << 2) << 20;
  1743. break;
  1744. case SIS_661:
  1745. case SIS_741:
  1746. inSISIDXREG(SISCR, 0x79, reg);
  1747. ivideo->video_size = (1 << ((reg & 0xf0) >> 4)) << 20;
  1748. break;
  1749. case SIS_660:
  1750. case SIS_760:
  1751. case SIS_761:
  1752. inSISIDXREG(SISCR, 0x79, reg);
  1753. reg = (reg & 0xf0) >> 4;
  1754. if(reg) {
  1755. ivideo->video_size = (1 << reg) << 20;
  1756. ivideo->UMAsize = ivideo->video_size;
  1757. }
  1758. inSISIDXREG(SISCR, 0x78, reg);
  1759. reg &= 0x30;
  1760. if(reg) {
  1761. if(reg == 0x10) {
  1762. ivideo->LFBsize = (32 << 20);
  1763. } else {
  1764. ivideo->LFBsize = (64 << 20);
  1765. }
  1766. ivideo->video_size += ivideo->LFBsize;
  1767. }
  1768. break;
  1769. case SIS_340:
  1770. case XGI_20:
  1771. case XGI_40:
  1772. inSISIDXREG(SISSR, 0x14, reg);
  1773. ivideo->video_size = (1 << ((reg & 0xf0) >> 4)) << 20;
  1774. if(ivideo->chip != XGI_20) {
  1775. reg = (reg & 0x0c) >> 2;
  1776. if(ivideo->revision_id == 2) {
  1777. if(reg & 0x01) reg = 0x02;
  1778. else reg = 0x00;
  1779. }
  1780. if(reg == 0x02) ivideo->video_size <<= 1;
  1781. else if(reg == 0x03) ivideo->video_size <<= 2;
  1782. }
  1783. break;
  1784. #endif
  1785. default:
  1786. return -1;
  1787. }
  1788. return 0;
  1789. }
  1790. /* -------------- video bridge device detection --------------- */
  1791. static void __devinit
  1792. sisfb_detect_VB_connect(struct sis_video_info *ivideo)
  1793. {
  1794. u8 cr32, temp;
  1795. /* No CRT2 on XGI Z7 */
  1796. if(ivideo->chip == XGI_20) {
  1797. ivideo->sisfb_crt1off = 0;
  1798. return;
  1799. }
  1800. #ifdef CONFIG_FB_SIS_300
  1801. if(ivideo->sisvga_engine == SIS_300_VGA) {
  1802. inSISIDXREG(SISSR, 0x17, temp);
  1803. if((temp & 0x0F) && (ivideo->chip != SIS_300)) {
  1804. /* PAL/NTSC is stored on SR16 on such machines */
  1805. if(!(ivideo->vbflags & (TV_PAL | TV_NTSC | TV_PALM | TV_PALN))) {
  1806. inSISIDXREG(SISSR, 0x16, temp);
  1807. if(temp & 0x20)
  1808. ivideo->vbflags |= TV_PAL;
  1809. else
  1810. ivideo->vbflags |= TV_NTSC;
  1811. }
  1812. }
  1813. }
  1814. #endif
  1815. inSISIDXREG(SISCR, 0x32, cr32);
  1816. if(cr32 & SIS_CRT1) {
  1817. ivideo->sisfb_crt1off = 0;
  1818. } else {
  1819. ivideo->sisfb_crt1off = (cr32 & 0xDF) ? 1 : 0;
  1820. }
  1821. ivideo->vbflags &= ~(CRT2_TV | CRT2_LCD | CRT2_VGA);
  1822. if(cr32 & SIS_VB_TV) ivideo->vbflags |= CRT2_TV;
  1823. if(cr32 & SIS_VB_LCD) ivideo->vbflags |= CRT2_LCD;
  1824. if(cr32 & SIS_VB_CRT2) ivideo->vbflags |= CRT2_VGA;
  1825. /* Check given parms for hardware compatibility.
  1826. * (Cannot do this in the search_xx routines since we don't
  1827. * know what hardware we are running on then)
  1828. */
  1829. if(ivideo->chip != SIS_550) {
  1830. ivideo->sisfb_dstn = ivideo->sisfb_fstn = 0;
  1831. }
  1832. if(ivideo->sisfb_tvplug != -1) {
  1833. if( (ivideo->sisvga_engine != SIS_315_VGA) ||
  1834. (!(ivideo->vbflags2 & VB2_SISYPBPRBRIDGE)) ) {
  1835. if(ivideo->sisfb_tvplug & TV_YPBPR) {
  1836. ivideo->sisfb_tvplug = -1;
  1837. printk(KERN_ERR "sisfb: YPbPr not supported\n");
  1838. }
  1839. }
  1840. }
  1841. if(ivideo->sisfb_tvplug != -1) {
  1842. if( (ivideo->sisvga_engine != SIS_315_VGA) ||
  1843. (!(ivideo->vbflags2 & VB2_SISHIVISIONBRIDGE)) ) {
  1844. if(ivideo->sisfb_tvplug & TV_HIVISION) {
  1845. ivideo->sisfb_tvplug = -1;
  1846. printk(KERN_ERR "sisfb: HiVision not supported\n");
  1847. }
  1848. }
  1849. }
  1850. if(ivideo->sisfb_tvstd != -1) {
  1851. if( (!(ivideo->vbflags2 & VB2_SISBRIDGE)) &&
  1852. (!((ivideo->sisvga_engine == SIS_315_VGA) &&
  1853. (ivideo->vbflags2 & VB2_CHRONTEL))) ) {
  1854. if(ivideo->sisfb_tvstd & (TV_PALN | TV_PALN | TV_NTSCJ)) {
  1855. ivideo->sisfb_tvstd = -1;
  1856. printk(KERN_ERR "sisfb: PALM/PALN/NTSCJ not supported\n");
  1857. }
  1858. }
  1859. }
  1860. /* Detect/set TV plug & type */
  1861. if(ivideo->sisfb_tvplug != -1) {
  1862. ivideo->vbflags |= ivideo->sisfb_tvplug;
  1863. } else {
  1864. if(cr32 & SIS_VB_YPBPR) ivideo->vbflags |= (TV_YPBPR|TV_YPBPR525I); /* default: 480i */
  1865. else if(cr32 & SIS_VB_HIVISION) ivideo->vbflags |= TV_HIVISION;
  1866. else if(cr32 & SIS_VB_SCART) ivideo->vbflags |= TV_SCART;
  1867. else {
  1868. if(cr32 & SIS_VB_SVIDEO) ivideo->vbflags |= TV_SVIDEO;
  1869. if(cr32 & SIS_VB_COMPOSITE) ivideo->vbflags |= TV_AVIDEO;
  1870. }
  1871. }
  1872. if(!(ivideo->vbflags & (TV_YPBPR | TV_HIVISION))) {
  1873. if(ivideo->sisfb_tvstd != -1) {
  1874. ivideo->vbflags &= ~(TV_NTSC | TV_PAL | TV_PALM | TV_PALN | TV_NTSCJ);
  1875. ivideo->vbflags |= ivideo->sisfb_tvstd;
  1876. }
  1877. if(ivideo->vbflags & TV_SCART) {
  1878. ivideo->vbflags &= ~(TV_NTSC | TV_PALM | TV_PALN | TV_NTSCJ);
  1879. ivideo->vbflags |= TV_PAL;
  1880. }
  1881. if(!(ivideo->vbflags & (TV_PAL | TV_NTSC | TV_PALM | TV_PALN | TV_NTSCJ))) {
  1882. if(ivideo->sisvga_engine == SIS_300_VGA) {
  1883. inSISIDXREG(SISSR, 0x38, temp);
  1884. if(temp & 0x01) ivideo->vbflags |= TV_PAL;
  1885. else ivideo->vbflags |= TV_NTSC;
  1886. } else if((ivideo->chip <= SIS_315PRO) || (ivideo->chip >= SIS_330)) {
  1887. inSISIDXREG(SISSR, 0x38, temp);
  1888. if(temp & 0x01) ivideo->vbflags |= TV_PAL;
  1889. else ivideo->vbflags |= TV_NTSC;
  1890. } else {
  1891. inSISIDXREG(SISCR, 0x79, temp);
  1892. if(temp & 0x20) ivideo->vbflags |= TV_PAL;
  1893. else ivideo->vbflags |= TV_NTSC;
  1894. }
  1895. }
  1896. }
  1897. /* Copy forceCRT1 option to CRT1off if option is given */
  1898. if(ivideo->sisfb_forcecrt1 != -1) {
  1899. ivideo->sisfb_crt1off = (ivideo->sisfb_forcecrt1) ? 0 : 1;
  1900. }
  1901. }
  1902. /* ------------------ Sensing routines ------------------ */
  1903. static BOOLEAN __devinit
  1904. sisfb_test_DDC1(struct sis_video_info *ivideo)
  1905. {
  1906. unsigned short old;
  1907. int count = 48;
  1908. old = SiS_ReadDDC1Bit(&ivideo->SiS_Pr);
  1909. do {
  1910. if(old != SiS_ReadDDC1Bit(&ivideo->SiS_Pr)) break;
  1911. } while(count--);
  1912. return (count == -1) ? FALSE : TRUE;
  1913. }
  1914. static void __devinit
  1915. sisfb_sense_crt1(struct sis_video_info *ivideo)
  1916. {
  1917. BOOLEAN mustwait = FALSE;
  1918. u8 sr1F, cr17;
  1919. #ifdef CONFIG_FB_SIS_315
  1920. u8 cr63=0;
  1921. #endif
  1922. u16 temp = 0xffff;
  1923. int i;
  1924. inSISIDXREG(SISSR,0x1F,sr1F);
  1925. orSISIDXREG(SISSR,0x1F,0x04);
  1926. andSISIDXREG(SISSR,0x1F,0x3F);
  1927. if(sr1F & 0xc0) mustwait = TRUE;
  1928. #ifdef CONFIG_FB_SIS_315
  1929. if(ivideo->sisvga_engine == SIS_315_VGA) {
  1930. inSISIDXREG(SISCR,ivideo->SiS_Pr.SiS_MyCR63,cr63);
  1931. cr63 &= 0x40;
  1932. andSISIDXREG(SISCR,ivideo->SiS_Pr.SiS_MyCR63,0xBF);
  1933. }
  1934. #endif
  1935. inSISIDXREG(SISCR,0x17,cr17);
  1936. cr17 &= 0x80;
  1937. if(!cr17) {
  1938. orSISIDXREG(SISCR,0x17,0x80);
  1939. mustwait = TRUE;
  1940. outSISIDXREG(SISSR, 0x00, 0x01);
  1941. outSISIDXREG(SISSR, 0x00, 0x03);
  1942. }
  1943. if(mustwait) {
  1944. for(i=0; i < 10; i++) sisfbwaitretracecrt1(ivideo);
  1945. }
  1946. #ifdef CONFIG_FB_SIS_315
  1947. if(ivideo->chip >= SIS_330) {
  1948. andSISIDXREG(SISCR,0x32,~0x20);
  1949. if(ivideo->chip >= SIS_340) {
  1950. outSISIDXREG(SISCR, 0x57, 0x4a);
  1951. } else {
  1952. outSISIDXREG(SISCR, 0x57, 0x5f);
  1953. }
  1954. orSISIDXREG(SISCR, 0x53, 0x02);
  1955. while((inSISREG(SISINPSTAT)) & 0x01) break;
  1956. while(!((inSISREG(SISINPSTAT)) & 0x01)) break;
  1957. if((inSISREG(SISMISCW)) & 0x10) temp = 1;
  1958. andSISIDXREG(SISCR, 0x53, 0xfd);
  1959. andSISIDXREG(SISCR, 0x57, 0x00);
  1960. }
  1961. #endif
  1962. if(temp == 0xffff) {
  1963. i = 3;
  1964. do {
  1965. temp = SiS_HandleDDC(&ivideo->SiS_Pr, ivideo->vbflags,
  1966. ivideo->sisvga_engine, 0, 0, NULL, ivideo->vbflags2);
  1967. } while(((temp == 0) || (temp == 0xffff)) && i--);
  1968. if((temp == 0) || (temp == 0xffff)) {
  1969. if(sisfb_test_DDC1(ivideo)) temp = 1;
  1970. }
  1971. }
  1972. if((temp) && (temp != 0xffff)) {
  1973. orSISIDXREG(SISCR,0x32,0x20);
  1974. }
  1975. #ifdef CONFIG_FB_SIS_315
  1976. if(ivideo->sisvga_engine == SIS_315_VGA) {
  1977. setSISIDXREG(SISCR,ivideo->SiS_Pr.SiS_MyCR63,0xBF,cr63);
  1978. }
  1979. #endif
  1980. setSISIDXREG(SISCR,0x17,0x7F,cr17);
  1981. outSISIDXREG(SISSR,0x1F,sr1F);
  1982. }
  1983. /* Determine and detect attached devices on SiS30x */
  1984. static void __devinit
  1985. SiS_SenseLCD(struct sis_video_info *ivideo)
  1986. {
  1987. unsigned char buffer[256];
  1988. unsigned short temp, realcrtno, i;
  1989. u8 reg, cr37 = 0, paneltype = 0;
  1990. u16 xres, yres;
  1991. ivideo->SiS_Pr.PanelSelfDetected = FALSE;
  1992. /* LCD detection only for TMDS bridges */
  1993. if(!(ivideo->vbflags2 & VB2_SISTMDSBRIDGE))
  1994. return;
  1995. if(ivideo->vbflags2 & VB2_30xBDH)
  1996. return;
  1997. /* If LCD already set up by BIOS, skip it */
  1998. inSISIDXREG(SISCR, 0x32, reg);
  1999. if(reg & 0x08)
  2000. return;
  2001. realcrtno = 1;
  2002. if(ivideo->SiS_Pr.DDCPortMixup)
  2003. realcrtno = 0;
  2004. /* Check DDC capabilities */
  2005. temp = SiS_HandleDDC(&ivideo->SiS_Pr, ivideo->vbflags, ivideo->sisvga_engine,
  2006. realcrtno, 0, &buffer[0], ivideo->vbflags2);
  2007. if((!temp) || (temp == 0xffff) || (!(temp & 0x02)))
  2008. return;
  2009. /* Read DDC data */
  2010. i = 3; /* Number of retrys */
  2011. do {
  2012. temp = SiS_HandleDDC(&ivideo->SiS_Pr, ivideo->vbflags,
  2013. ivideo->sisvga_engine, realcrtno, 1,
  2014. &buffer[0], ivideo->vbflags2);
  2015. } while((temp) && i--);
  2016. if(temp)
  2017. return;
  2018. /* No digital device */
  2019. if(!(buffer[0x14] & 0x80))
  2020. return;
  2021. /* First detailed timing preferred timing? */
  2022. if(!(buffer[0x18] & 0x02))
  2023. return;
  2024. xres = buffer[0x38] | ((buffer[0x3a] & 0xf0) << 4);
  2025. yres = buffer[0x3b] | ((buffer[0x3d] & 0xf0) << 4);
  2026. switch(xres) {
  2027. case 1024:
  2028. if(yres == 768)
  2029. paneltype = 0x02;
  2030. break;
  2031. case 1280:
  2032. if(yres == 1024)
  2033. paneltype = 0x03;
  2034. break;
  2035. case 1600:
  2036. if((yres == 1200) && (ivideo->vbflags2 & VB2_30xC))
  2037. paneltype = 0x0b;
  2038. break;
  2039. }
  2040. if(!paneltype)
  2041. return;
  2042. if(buffer[0x23])
  2043. cr37 |= 0x10;
  2044. if((buffer[0x47] & 0x18) == 0x18)
  2045. cr37 |= ((((buffer[0x47] & 0x06) ^ 0x06) << 5) | 0x20);
  2046. else
  2047. cr37 |= 0xc0;
  2048. outSISIDXREG(SISCR, 0x36, paneltype);
  2049. cr37 &= 0xf1;
  2050. setSISIDXREG(SISCR, 0x37, 0x0c, cr37);
  2051. orSISIDXREG(SISCR, 0x32, 0x08);
  2052. ivideo->SiS_Pr.PanelSelfDetected = TRUE;
  2053. }
  2054. static int __devinit
  2055. SISDoSense(struct sis_video_info *ivideo, u16 type, u16 test)
  2056. {
  2057. int temp, mytest, result, i, j;
  2058. for(j = 0; j < 10; j++) {
  2059. result = 0;
  2060. for(i = 0; i < 3; i++) {
  2061. mytest = test;
  2062. outSISIDXREG(SISPART4,0x11,(type & 0x00ff));
  2063. temp = (type >> 8) | (mytest & 0x00ff);
  2064. setSISIDXREG(SISPART4,0x10,0xe0,temp);
  2065. SiS_DDC2Delay(&ivideo->SiS_Pr, 0x1500);
  2066. mytest >>= 8;
  2067. mytest &= 0x7f;
  2068. inSISIDXREG(SISPART4,0x03,temp);
  2069. temp ^= 0x0e;
  2070. temp &= mytest;
  2071. if(temp == mytest) result++;
  2072. #if 1
  2073. outSISIDXREG(SISPART4,0x11,0x00);
  2074. andSISIDXREG(SISPART4,0x10,0xe0);
  2075. SiS_DDC2Delay(&ivideo->SiS_Pr, 0x1000);
  2076. #endif
  2077. }
  2078. if((result == 0) || (result >= 2)) break;
  2079. }
  2080. return result;
  2081. }
  2082. static void __devinit
  2083. SiS_Sense30x(struct sis_video_info *ivideo)
  2084. {
  2085. u8 backupP4_0d,backupP2_00,backupP2_4d,backupSR_1e,biosflag=0;
  2086. u16 svhs=0, svhs_c=0;
  2087. u16 cvbs=0, cvbs_c=0;
  2088. u16 vga2=0, vga2_c=0;
  2089. int myflag, result;
  2090. char stdstr[] = "sisfb: Detected";
  2091. char tvstr[] = "TV connected to";
  2092. if(ivideo->vbflags2 & VB2_301) {
  2093. svhs = 0x00b9; cvbs = 0x00b3; vga2 = 0x00d1;
  2094. inSISIDXREG(SISPART4,0x01,myflag);
  2095. if(myflag & 0x04) {
  2096. svhs = 0x00dd; cvbs = 0x00ee; vga2 = 0x00fd;
  2097. }
  2098. } else if(ivideo->vbflags2 & (VB2_301B | VB2_302B)) {
  2099. svhs = 0x016b; cvbs = 0x0174; vga2 = 0x0190;
  2100. } else if(ivideo->vbflags2 & (VB2_301LV | VB2_302LV)) {
  2101. svhs = 0x0200; cvbs = 0x0100;
  2102. } else if(ivideo->vbflags2 & (VB2_301C | VB2_302ELV | VB2_307T | VB2_307LV)) {
  2103. svhs = 0x016b; cvbs = 0x0110; vga2 = 0x0190;
  2104. } else
  2105. return;
  2106. vga2_c = 0x0e08; svhs_c = 0x0404; cvbs_c = 0x0804;
  2107. if(ivideo->vbflags & (VB2_301LV|VB2_302LV|VB2_302ELV|VB2_307LV)) {
  2108. svhs_c = 0x0408; cvbs_c = 0x0808;
  2109. }
  2110. biosflag = 2;
  2111. if(ivideo->haveXGIROM) {
  2112. biosflag = ivideo->bios_abase[0x58] & 0x03;
  2113. } else if(ivideo->newrom) {
  2114. if(ivideo->bios_abase[0x5d] & 0x04) biosflag |= 0x01;
  2115. } else if(ivideo->sisvga_engine == SIS_300_VGA) {
  2116. if(ivideo->bios_abase) {
  2117. biosflag = ivideo->bios_abase[0xfe] & 0x03;
  2118. }
  2119. }
  2120. if(ivideo->chip == SIS_300) {
  2121. inSISIDXREG(SISSR,0x3b,myflag);
  2122. if(!(myflag & 0x01)) vga2 = vga2_c = 0;
  2123. }
  2124. if(!(ivideo->vbflags2 & VB2_SISVGA2BRIDGE)) {
  2125. vga2 = vga2_c = 0;
  2126. }
  2127. inSISIDXREG(SISSR,0x1e,backupSR_1e);
  2128. orSISIDXREG(SISSR,0x1e,0x20);
  2129. inSISIDXREG(SISPART4,0x0d,backupP4_0d);
  2130. if(ivideo->vbflags2 & VB2_30xC) {
  2131. setSISIDXREG(SISPART4,0x0d,~0x07,0x01);
  2132. } else {
  2133. orSISIDXREG(SISPART4,0x0d,0x04);
  2134. }
  2135. SiS_DDC2Delay(&ivideo->SiS_Pr, 0x2000);
  2136. inSISIDXREG(SISPART2,0x00,backupP2_00);
  2137. outSISIDXREG(SISPART2,0x00,((backupP2_00 | 0x1c) & 0xfc));
  2138. inSISIDXREG(SISPART2,0x4d,backupP2_4d);
  2139. if(ivideo->vbflags2 & VB2_SISYPBPRBRIDGE) {
  2140. outSISIDXREG(SISPART2,0x4d,(backupP2_4d & ~0x10));
  2141. }
  2142. if(!(ivideo->vbflags2 & VB2_30xCLV)) {
  2143. SISDoSense(ivideo, 0, 0);
  2144. }
  2145. andSISIDXREG(SISCR, 0x32, ~0x14);
  2146. if(vga2_c || vga2) {
  2147. if(SISDoSense(ivideo, vga2, vga2_c)) {
  2148. if(biosflag & 0x01) {
  2149. printk(KERN_INFO "%s %s SCART output\n", stdstr, tvstr);
  2150. orSISIDXREG(SISCR, 0x32, 0x04);
  2151. } else {
  2152. printk(KERN_INFO "%s secondary VGA connection\n", stdstr);
  2153. orSISIDXREG(SISCR, 0x32, 0x10);
  2154. }
  2155. }
  2156. }
  2157. andSISIDXREG(SISCR, 0x32, 0x3f);
  2158. if(ivideo->vbflags2 & VB2_30xCLV) {
  2159. orSISIDXREG(SISPART4,0x0d,0x04);
  2160. }
  2161. if((ivideo->sisvga_engine == SIS_315_VGA) && (ivideo->vbflags2 & VB2_SISYPBPRBRIDGE)) {
  2162. outSISIDXREG(SISPART2,0x4d,(backupP2_4d | 0x10));
  2163. SiS_DDC2Delay(&ivideo->SiS_Pr, 0x2000);
  2164. if((result = SISDoSense(ivideo, svhs, 0x0604))) {
  2165. if((result = SISDoSense(ivideo, cvbs, 0x0804))) {
  2166. printk(KERN_INFO "%s %s YPbPr component output\n", stdstr, tvstr);
  2167. orSISIDXREG(SISCR,0x32,0x80);
  2168. }
  2169. }
  2170. outSISIDXREG(SISPART2,0x4d,backupP2_4d);
  2171. }
  2172. andSISIDXREG(SISCR, 0x32, ~0x03);
  2173. if(!(ivideo->vbflags & TV_YPBPR)) {
  2174. if((result = SISDoSense(ivideo, svhs, svhs_c))) {
  2175. printk(KERN_INFO "%s %s SVIDEO output\n", stdstr, tvstr);
  2176. orSISIDXREG(SISCR, 0x32, 0x02);
  2177. }
  2178. if((biosflag & 0x02) || (!result)) {
  2179. if(SISDoSense(ivideo, cvbs, cvbs_c)) {
  2180. printk(KERN_INFO "%s %s COMPOSITE output\n", stdstr, tvstr);
  2181. orSISIDXREG(SISCR, 0x32, 0x01);
  2182. }
  2183. }
  2184. }
  2185. SISDoSense(ivideo, 0, 0);
  2186. outSISIDXREG(SISPART2,0x00,backupP2_00);
  2187. outSISIDXREG(SISPART4,0x0d,backupP4_0d);
  2188. outSISIDXREG(SISSR,0x1e,backupSR_1e);
  2189. if(ivideo->vbflags2 & VB2_30xCLV) {
  2190. inSISIDXREG(SISPART2,0x00,biosflag);
  2191. if(biosflag & 0x20) {
  2192. for(myflag = 2; myflag > 0; myflag--) {
  2193. biosflag ^= 0x20;
  2194. outSISIDXREG(SISPART2,0x00,biosflag);
  2195. }
  2196. }
  2197. }
  2198. outSISIDXREG(SISPART2,0x00,backupP2_00);
  2199. }
  2200. /* Determine and detect attached TV's on Chrontel */
  2201. static void __devinit
  2202. SiS_SenseCh(struct sis_video_info *ivideo)
  2203. {
  2204. #if defined(CONFIG_FB_SIS_300) || defined(CONFIG_FB_SIS_315)
  2205. u8 temp1, temp2;
  2206. char stdstr[] = "sisfb: Chrontel: Detected TV connected to";
  2207. #endif
  2208. #ifdef CONFIG_FB_SIS_300
  2209. unsigned char test[3];
  2210. int i;
  2211. #endif
  2212. if(ivideo->chip < SIS_315H) {
  2213. #ifdef CONFIG_FB_SIS_300
  2214. ivideo->SiS_Pr.SiS_IF_DEF_CH70xx = 1; /* Chrontel 700x */
  2215. SiS_SetChrontelGPIO(&ivideo->SiS_Pr, 0x9c); /* Set general purpose IO for Chrontel communication */
  2216. SiS_DDC2Delay(&ivideo->SiS_Pr, 1000);
  2217. temp1 = SiS_GetCH700x(&ivideo->SiS_Pr, 0x25);
  2218. /* See Chrontel TB31 for explanation */
  2219. temp2 = SiS_GetCH700x(&ivideo->SiS_Pr, 0x0e);
  2220. if(((temp2 & 0x07) == 0x01) || (temp2 & 0x04)) {
  2221. SiS_SetCH700x(&ivideo->SiS_Pr, 0x0e, 0x0b);
  2222. SiS_DDC2Delay(&ivideo->SiS_Pr, 300);
  2223. }
  2224. temp2 = SiS_GetCH700x(&ivideo->SiS_Pr, 0x25);
  2225. if(temp2 != temp1) temp1 = temp2;
  2226. if((temp1 >= 0x22) && (temp1 <= 0x50)) {
  2227. /* Read power status */
  2228. temp1 = SiS_GetCH700x(&ivideo->SiS_Pr, 0x0e);
  2229. if((temp1 & 0x03) != 0x03) {
  2230. /* Power all outputs */
  2231. SiS_SetCH700x(&ivideo->SiS_Pr, 0x0e,0x0b);
  2232. SiS_DDC2Delay(&ivideo->SiS_Pr, 300);
  2233. }
  2234. /* Sense connected TV devices */
  2235. for(i = 0; i < 3; i++) {
  2236. SiS_SetCH700x(&ivideo->SiS_Pr, 0x10, 0x01);
  2237. SiS_DDC2Delay(&ivideo->SiS_Pr, 0x96);
  2238. SiS_SetCH700x(&ivideo->SiS_Pr, 0x10, 0x00);
  2239. SiS_DDC2Delay(&ivideo->SiS_Pr, 0x96);
  2240. temp1 = SiS_GetCH700x(&ivideo->SiS_Pr, 0x10);
  2241. if(!(temp1 & 0x08)) test[i] = 0x02;
  2242. else if(!(temp1 & 0x02)) test[i] = 0x01;
  2243. else test[i] = 0;
  2244. SiS_DDC2Delay(&ivideo->SiS_Pr, 0x96);
  2245. }
  2246. if(test[0] == test[1]) temp1 = test[0];
  2247. else if(test[0] == test[2]) temp1 = test[0];
  2248. else if(test[1] == test[2]) temp1 = test[1];
  2249. else {
  2250. printk(KERN_INFO
  2251. "sisfb: TV detection unreliable - test results varied\n");
  2252. temp1 = test[2];
  2253. }
  2254. if(temp1 == 0x02) {
  2255. printk(KERN_INFO "%s SVIDEO output\n", stdstr);
  2256. ivideo->vbflags |= TV_SVIDEO;
  2257. orSISIDXREG(SISCR, 0x32, 0x02);
  2258. andSISIDXREG(SISCR, 0x32, ~0x05);
  2259. } else if (temp1 == 0x01) {
  2260. printk(KERN_INFO "%s CVBS output\n", stdstr);
  2261. ivideo->vbflags |= TV_AVIDEO;
  2262. orSISIDXREG(SISCR, 0x32, 0x01);
  2263. andSISIDXREG(SISCR, 0x32, ~0x06);
  2264. } else {
  2265. SiS_SetCH70xxANDOR(&ivideo->SiS_Pr, 0x0e, 0x01, 0xF8);
  2266. andSISIDXREG(SISCR, 0x32, ~0x07);
  2267. }
  2268. } else if(temp1 == 0) {
  2269. SiS_SetCH70xxANDOR(&ivideo->SiS_Pr, 0x0e, 0x01, 0xF8);
  2270. andSISIDXREG(SISCR, 0x32, ~0x07);
  2271. }
  2272. /* Set general purpose IO for Chrontel communication */
  2273. SiS_SetChrontelGPIO(&ivideo->SiS_Pr, 0x00);
  2274. #endif
  2275. } else {
  2276. #ifdef CONFIG_FB_SIS_315
  2277. ivideo->SiS_Pr.SiS_IF_DEF_CH70xx = 2; /* Chrontel 7019 */
  2278. temp1 = SiS_GetCH701x(&ivideo->SiS_Pr, 0x49);
  2279. SiS_SetCH701x(&ivideo->SiS_Pr, 0x49, 0x20);
  2280. SiS_DDC2Delay(&ivideo->SiS_Pr, 0x96);
  2281. temp2 = SiS_GetCH701x(&ivideo->SiS_Pr, 0x20);
  2282. temp2 |= 0x01;
  2283. SiS_SetCH701x(&ivideo->SiS_Pr, 0x20, temp2);
  2284. SiS_DDC2Delay(&ivideo->SiS_Pr, 0x96);
  2285. temp2 ^= 0x01;
  2286. SiS_SetCH701x(&ivideo->SiS_Pr, 0x20, temp2);
  2287. SiS_DDC2Delay(&ivideo->SiS_Pr, 0x96);
  2288. temp2 = SiS_GetCH701x(&ivideo->SiS_Pr, 0x20);
  2289. SiS_SetCH701x(&ivideo->SiS_Pr, 0x49, temp1);
  2290. temp1 = 0;
  2291. if(temp2 & 0x02) temp1 |= 0x01;
  2292. if(temp2 & 0x10) temp1 |= 0x01;
  2293. if(temp2 & 0x04) temp1 |= 0x02;
  2294. if( (temp1 & 0x01) && (temp1 & 0x02) ) temp1 = 0x04;
  2295. switch(temp1) {
  2296. case 0x01:
  2297. printk(KERN_INFO "%s CVBS output\n", stdstr);
  2298. ivideo->vbflags |= TV_AVIDEO;
  2299. orSISIDXREG(SISCR, 0x32, 0x01);
  2300. andSISIDXREG(SISCR, 0x32, ~0x06);
  2301. break;
  2302. case 0x02:
  2303. printk(KERN_INFO "%s SVIDEO output\n", stdstr);
  2304. ivideo->vbflags |= TV_SVIDEO;
  2305. orSISIDXREG(SISCR, 0x32, 0x02);
  2306. andSISIDXREG(SISCR, 0x32, ~0x05);
  2307. break;
  2308. case 0x04:
  2309. printk(KERN_INFO "%s SCART output\n", stdstr);
  2310. orSISIDXREG(SISCR, 0x32, 0x04);
  2311. andSISIDXREG(SISCR, 0x32, ~0x03);
  2312. break;
  2313. default:
  2314. andSISIDXREG(SISCR, 0x32, ~0x07);
  2315. }
  2316. #endif
  2317. }
  2318. }
  2319. static void __devinit
  2320. sisfb_get_VB_type(struct sis_video_info *ivideo)
  2321. {
  2322. char stdstr[] = "sisfb: Detected";
  2323. char bridgestr[] = "video bridge";
  2324. u8 vb_chipid;
  2325. u8 reg;
  2326. /* No CRT2 on XGI Z7 */
  2327. if(ivideo->chip == XGI_20)
  2328. return;
  2329. inSISIDXREG(SISPART4, 0x00, vb_chipid);
  2330. switch(vb_chipid) {
  2331. case 0x01:
  2332. inSISIDXREG(SISPART4, 0x01, reg);
  2333. if(reg < 0xb0) {
  2334. ivideo->vbflags |= VB_301; /* Deprecated */
  2335. ivideo->vbflags2 |= VB2_301;
  2336. printk(KERN_INFO "%s SiS301 %s\n", stdstr, bridgestr);
  2337. } else if(reg < 0xc0) {
  2338. ivideo->vbflags |= VB_301B; /* Deprecated */
  2339. ivideo->vbflags2 |= VB2_301B;
  2340. inSISIDXREG(SISPART4,0x23,reg);
  2341. if(!(reg & 0x02)) {
  2342. ivideo->vbflags |= VB_30xBDH; /* Deprecated */
  2343. ivideo->vbflags2 |= VB2_30xBDH;
  2344. printk(KERN_INFO "%s SiS301B-DH %s\n", stdstr, bridgestr);
  2345. } else {
  2346. printk(KERN_INFO "%s SiS301B %s\n", stdstr, bridgestr);
  2347. }
  2348. } else if(reg < 0xd0) {
  2349. ivideo->vbflags |= VB_301C; /* Deprecated */
  2350. ivideo->vbflags2 |= VB2_301C;
  2351. printk(KERN_INFO "%s SiS301C %s\n", stdstr, bridgestr);
  2352. } else if(reg < 0xe0) {
  2353. ivideo->vbflags |= VB_301LV; /* Deprecated */
  2354. ivideo->vbflags2 |= VB2_301LV;
  2355. printk(KERN_INFO "%s SiS301LV %s\n", stdstr, bridgestr);
  2356. } else if(reg <= 0xe1) {
  2357. inSISIDXREG(SISPART4,0x39,reg);
  2358. if(reg == 0xff) {
  2359. ivideo->vbflags |= VB_302LV; /* Deprecated */
  2360. ivideo->vbflags2 |= VB2_302LV;
  2361. printk(KERN_INFO "%s SiS302LV %s\n", stdstr, bridgestr);
  2362. } else {
  2363. ivideo->vbflags |= VB_301C; /* Deprecated */
  2364. ivideo->vbflags2 |= VB2_301C;
  2365. printk(KERN_INFO "%s SiS301C(P4) %s\n", stdstr, bridgestr);
  2366. #if 0
  2367. ivideo->vbflags |= VB_302ELV; /* Deprecated */
  2368. ivideo->vbflags2 |= VB2_302ELV;
  2369. printk(KERN_INFO "%s SiS302ELV %s\n", stdstr, bridgestr);
  2370. #endif
  2371. }
  2372. }
  2373. break;
  2374. case 0x02:
  2375. ivideo->vbflags |= VB_302B; /* Deprecated */
  2376. ivideo->vbflags2 |= VB2_302B;
  2377. printk(KERN_INFO "%s SiS302B %s\n", stdstr, bridgestr);
  2378. break;
  2379. }
  2380. if((!(ivideo->vbflags2 & VB2_VIDEOBRIDGE)) && (ivideo->chip != SIS_300)) {
  2381. inSISIDXREG(SISCR, 0x37, reg);
  2382. reg &= SIS_EXTERNAL_CHIP_MASK;
  2383. reg >>= 1;
  2384. if(ivideo->sisvga_engine == SIS_300_VGA) {
  2385. #ifdef CONFIG_FB_SIS_300
  2386. switch(reg) {
  2387. case SIS_EXTERNAL_CHIP_LVDS:
  2388. ivideo->vbflags |= VB_LVDS; /* Deprecated */
  2389. ivideo->vbflags2 |= VB2_LVDS;
  2390. break;
  2391. case SIS_EXTERNAL_CHIP_TRUMPION:
  2392. ivideo->vbflags |= (VB_LVDS | VB_TRUMPION); /* Deprecated */
  2393. ivideo->vbflags2 |= (VB2_LVDS | VB2_TRUMPION);
  2394. break;
  2395. case SIS_EXTERNAL_CHIP_CHRONTEL:
  2396. ivideo->vbflags |= VB_CHRONTEL; /* Deprecated */
  2397. ivideo->vbflags2 |= VB2_CHRONTEL;
  2398. break;
  2399. case SIS_EXTERNAL_CHIP_LVDS_CHRONTEL:
  2400. ivideo->vbflags |= (VB_LVDS | VB_CHRONTEL); /* Deprecated */
  2401. ivideo->vbflags2 |= (VB2_LVDS | VB2_CHRONTEL);
  2402. break;
  2403. }
  2404. if(ivideo->vbflags2 & VB2_CHRONTEL) ivideo->chronteltype = 1;
  2405. #endif
  2406. } else if(ivideo->chip < SIS_661) {
  2407. #ifdef CONFIG_FB_SIS_315
  2408. switch (reg) {
  2409. case SIS310_EXTERNAL_CHIP_LVDS:
  2410. ivideo->vbflags |= VB_LVDS; /* Deprecated */
  2411. ivideo->vbflags2 |= VB2_LVDS;
  2412. break;
  2413. case SIS310_EXTERNAL_CHIP_LVDS_CHRONTEL:
  2414. ivideo->vbflags |= (VB_LVDS | VB_CHRONTEL); /* Deprecated */
  2415. ivideo->vbflags2 |= (VB2_LVDS | VB2_CHRONTEL);
  2416. break;
  2417. }
  2418. if(ivideo->vbflags2 & VB2_CHRONTEL) ivideo->chronteltype = 2;
  2419. #endif
  2420. } else if(ivideo->chip >= SIS_661) {
  2421. #ifdef CONFIG_FB_SIS_315
  2422. inSISIDXREG(SISCR, 0x38, reg);
  2423. reg >>= 5;
  2424. switch(reg) {
  2425. case 0x02:
  2426. ivideo->vbflags |= VB_LVDS; /* Deprecated */
  2427. ivideo->vbflags2 |= VB2_LVDS;
  2428. break;
  2429. case 0x03:
  2430. ivideo->vbflags |= (VB_LVDS | VB_CHRONTEL); /* Deprecated */
  2431. ivideo->vbflags2 |= (VB2_LVDS | VB2_CHRONTEL);
  2432. break;
  2433. case 0x04:
  2434. ivideo->vbflags |= (VB_LVDS | VB_CONEXANT); /* Deprecated */
  2435. ivideo->vbflags2 |= (VB2_LVDS | VB2_CONEXANT);
  2436. break;
  2437. }
  2438. if(ivideo->vbflags2 & VB2_CHRONTEL) ivideo->chronteltype = 2;
  2439. #endif
  2440. }
  2441. if(ivideo->vbflags2 & VB2_LVDS) {
  2442. printk(KERN_INFO "%s LVDS transmitter\n", stdstr);
  2443. }
  2444. if((ivideo->sisvga_engine == SIS_300_VGA) && (ivideo->vbflags2 & VB2_TRUMPION)) {
  2445. printk(KERN_INFO "%s Trumpion Zurac LCD scaler\n", stdstr);
  2446. }
  2447. if(ivideo->vbflags2 & VB2_CHRONTEL) {
  2448. printk(KERN_INFO "%s Chrontel TV encoder\n", stdstr);
  2449. }
  2450. if((ivideo->chip >= SIS_661) && (ivideo->vbflags2 & VB2_CONEXANT)) {
  2451. printk(KERN_INFO "%s Conexant external device\n", stdstr);
  2452. }
  2453. }
  2454. if(ivideo->vbflags2 & VB2_SISBRIDGE) {
  2455. SiS_SenseLCD(ivideo);
  2456. SiS_Sense30x(ivideo);
  2457. } else if(ivideo->vbflags2 & VB2_CHRONTEL) {
  2458. SiS_SenseCh(ivideo);
  2459. }
  2460. }
  2461. /* ---------- Engine initialization routines ------------ */
  2462. static void
  2463. sisfb_engine_init(struct sis_video_info *ivideo)
  2464. {
  2465. /* Initialize command queue (we use MMIO only) */
  2466. /* BEFORE THIS IS CALLED, THE ENGINES *MUST* BE SYNC'ED */
  2467. ivideo->caps &= ~(TURBO_QUEUE_CAP |
  2468. MMIO_CMD_QUEUE_CAP |
  2469. VM_CMD_QUEUE_CAP |
  2470. AGP_CMD_QUEUE_CAP);
  2471. #ifdef CONFIG_FB_SIS_300
  2472. if(ivideo->sisvga_engine == SIS_300_VGA) {
  2473. u32 tqueue_pos;
  2474. u8 tq_state;
  2475. tqueue_pos = (ivideo->video_size - ivideo->cmdQueueSize) / (64 * 1024);
  2476. inSISIDXREG(SISSR, IND_SIS_TURBOQUEUE_SET, tq_state);
  2477. tq_state |= 0xf0;
  2478. tq_state &= 0xfc;
  2479. tq_state |= (u8)(tqueue_pos >> 8);
  2480. outSISIDXREG(SISSR, IND_SIS_TURBOQUEUE_SET, tq_state);
  2481. outSISIDXREG(SISSR, IND_SIS_TURBOQUEUE_ADR, (u8)(tqueue_pos & 0xff));
  2482. ivideo->caps |= TURBO_QUEUE_CAP;
  2483. }
  2484. #endif
  2485. #ifdef CONFIG_FB_SIS_315
  2486. if(ivideo->sisvga_engine == SIS_315_VGA) {
  2487. u32 tempq = 0, templ;
  2488. u8 temp;
  2489. if(ivideo->chip == XGI_20) {
  2490. switch(ivideo->cmdQueueSize) {
  2491. case (64 * 1024):
  2492. temp = SIS_CMD_QUEUE_SIZE_Z7_64k;
  2493. break;
  2494. case (128 * 1024):
  2495. default:
  2496. temp = SIS_CMD_QUEUE_SIZE_Z7_128k;
  2497. }
  2498. } else {
  2499. switch(ivideo->cmdQueueSize) {
  2500. case (4 * 1024 * 1024):
  2501. temp = SIS_CMD_QUEUE_SIZE_4M;
  2502. break;
  2503. case (2 * 1024 * 1024):
  2504. temp = SIS_CMD_QUEUE_SIZE_2M;
  2505. break;
  2506. case (1 * 1024 * 1024):
  2507. temp = SIS_CMD_QUEUE_SIZE_1M;
  2508. break;
  2509. default:
  2510. case (512 * 1024):
  2511. temp = SIS_CMD_QUEUE_SIZE_512k;
  2512. }
  2513. }
  2514. outSISIDXREG(SISSR, IND_SIS_CMDQUEUE_THRESHOLD, COMMAND_QUEUE_THRESHOLD);
  2515. outSISIDXREG(SISSR, IND_SIS_CMDQUEUE_SET, SIS_CMD_QUEUE_RESET);
  2516. if((ivideo->chip >= XGI_40) && ivideo->modechanged) {
  2517. /* Must disable dual pipe on XGI_40. Can't do
  2518. * this in MMIO mode, because it requires
  2519. * setting/clearing a bit in the MMIO fire trigger
  2520. * register.
  2521. */
  2522. if(!((templ = MMIO_IN32(ivideo->mmio_vbase, 0x8240)) & (1 << 10))) {
  2523. MMIO_OUT32(ivideo->mmio_vbase, Q_WRITE_PTR, 0);
  2524. outSISIDXREG(SISSR, IND_SIS_CMDQUEUE_SET, (temp | SIS_VRAM_CMDQUEUE_ENABLE));
  2525. tempq = MMIO_IN32(ivideo->mmio_vbase, Q_READ_PTR);
  2526. MMIO_OUT32(ivideo->mmio_vbase, Q_WRITE_PTR, tempq);
  2527. tempq = (u32)(ivideo->video_size - ivideo->cmdQueueSize);
  2528. MMIO_OUT32(ivideo->mmio_vbase, Q_BASE_ADDR, tempq);
  2529. writel(0x16800000 + 0x8240, ivideo->video_vbase + tempq);
  2530. writel(templ | (1 << 10), ivideo->video_vbase + tempq + 4);
  2531. writel(0x168F0000, ivideo->video_vbase + tempq + 8);
  2532. writel(0x168F0000, ivideo->video_vbase + tempq + 12);
  2533. MMIO_OUT32(ivideo->mmio_vbase, Q_WRITE_PTR, (tempq + 16));
  2534. sisfb_syncaccel(ivideo);
  2535. outSISIDXREG(SISSR, IND_SIS_CMDQUEUE_SET, SIS_CMD_QUEUE_RESET);
  2536. }
  2537. }
  2538. tempq = MMIO_IN32(ivideo->mmio_vbase, MMIO_QUEUE_READPORT);
  2539. MMIO_OUT32(ivideo->mmio_vbase, MMIO_QUEUE_WRITEPORT, tempq);
  2540. temp |= (SIS_MMIO_CMD_ENABLE | SIS_CMD_AUTO_CORR);
  2541. outSISIDXREG(SISSR, IND_SIS_CMDQUEUE_SET, temp);
  2542. tempq = (u32)(ivideo->video_size - ivideo->cmdQueueSize);
  2543. MMIO_OUT32(ivideo->mmio_vbase, MMIO_QUEUE_PHYBASE, tempq);
  2544. ivideo->caps |= MMIO_CMD_QUEUE_CAP;
  2545. }
  2546. #endif
  2547. ivideo->engineok = 1;
  2548. }
  2549. static void __devinit
  2550. sisfb_detect_lcd_type(struct sis_video_info *ivideo)
  2551. {
  2552. u8 reg;
  2553. int i;
  2554. inSISIDXREG(SISCR, 0x36, reg);
  2555. reg &= 0x0f;
  2556. if(ivideo->sisvga_engine == SIS_300_VGA) {
  2557. ivideo->CRT2LCDType = sis300paneltype[reg];
  2558. } else if(ivideo->chip >= SIS_661) {
  2559. ivideo->CRT2LCDType = sis661paneltype[reg];
  2560. } else {
  2561. ivideo->CRT2LCDType = sis310paneltype[reg];
  2562. if((ivideo->chip == SIS_550) && (sisfb_fstn)) {
  2563. if((ivideo->CRT2LCDType != LCD_320x240_2) &&
  2564. (ivideo->CRT2LCDType != LCD_320x240_3)) {
  2565. ivideo->CRT2LCDType = LCD_320x240;
  2566. }
  2567. }
  2568. }
  2569. if(ivideo->CRT2LCDType == LCD_UNKNOWN) {
  2570. /* For broken BIOSes: Assume 1024x768, RGB18 */
  2571. ivideo->CRT2LCDType = LCD_1024x768;
  2572. setSISIDXREG(SISCR,0x36,0xf0,0x02);
  2573. setSISIDXREG(SISCR,0x37,0xee,0x01);
  2574. printk(KERN_DEBUG "sisfb: Invalid panel ID (%02x), assuming 1024x768, RGB18\n", reg);
  2575. }
  2576. for(i = 0; i < SIS_LCD_NUMBER; i++) {
  2577. if(ivideo->CRT2LCDType == sis_lcd_data[i].lcdtype) {
  2578. ivideo->lcdxres = sis_lcd_data[i].xres;
  2579. ivideo->lcdyres = sis_lcd_data[i].yres;
  2580. ivideo->lcddefmodeidx = sis_lcd_data[i].default_mode_idx;
  2581. break;
  2582. }
  2583. }
  2584. #ifdef CONFIG_FB_SIS_300
  2585. if(ivideo->SiS_Pr.SiS_CustomT == CUT_BARCO1366) {
  2586. ivideo->lcdxres = 1360; ivideo->lcdyres = 1024;
  2587. ivideo->lcddefmodeidx = DEFAULT_MODE_1360;
  2588. } else if(ivideo->SiS_Pr.SiS_CustomT == CUT_PANEL848) {
  2589. ivideo->lcdxres = 848; ivideo->lcdyres = 480;
  2590. ivideo->lcddefmodeidx = DEFAULT_MODE_848;
  2591. } else if(ivideo->SiS_Pr.SiS_CustomT == CUT_PANEL856) {
  2592. ivideo->lcdxres = 856; ivideo->lcdyres = 480;
  2593. ivideo->lcddefmodeidx = DEFAULT_MODE_856;
  2594. }
  2595. #endif
  2596. printk(KERN_DEBUG "sisfb: Detected %dx%d flat panel\n",
  2597. ivideo->lcdxres, ivideo->lcdyres);
  2598. }
  2599. static void __devinit
  2600. sisfb_save_pdc_emi(struct sis_video_info *ivideo)
  2601. {
  2602. #ifdef CONFIG_FB_SIS_300
  2603. /* Save the current PanelDelayCompensation if the LCD is currently used */
  2604. if(ivideo->sisvga_engine == SIS_300_VGA) {
  2605. if(ivideo->vbflags2 & (VB2_LVDS | VB2_30xBDH)) {
  2606. int tmp;
  2607. inSISIDXREG(SISCR,0x30,tmp);
  2608. if(tmp & 0x20) {
  2609. /* Currently on LCD? If yes, read current pdc */
  2610. inSISIDXREG(SISPART1,0x13,ivideo->detectedpdc);
  2611. ivideo->detectedpdc &= 0x3c;
  2612. if(ivideo->SiS_Pr.PDC == -1) {
  2613. /* Let option override detection */
  2614. ivideo->SiS_Pr.PDC = ivideo->detectedpdc;
  2615. }
  2616. printk(KERN_INFO "sisfb: Detected LCD PDC 0x%02x\n",
  2617. ivideo->detectedpdc);
  2618. }
  2619. if((ivideo->SiS_Pr.PDC != -1) &&
  2620. (ivideo->SiS_Pr.PDC != ivideo->detectedpdc)) {
  2621. printk(KERN_INFO "sisfb: Using LCD PDC 0x%02x\n",
  2622. ivideo->SiS_Pr.PDC);
  2623. }
  2624. }
  2625. }
  2626. #endif
  2627. #ifdef CONFIG_FB_SIS_315
  2628. if(ivideo->sisvga_engine == SIS_315_VGA) {
  2629. /* Try to find about LCDA */
  2630. if(ivideo->vbflags2 & VB2_SISLCDABRIDGE) {
  2631. int tmp;
  2632. inSISIDXREG(SISPART1,0x13,tmp);
  2633. if(tmp & 0x04) {
  2634. ivideo->SiS_Pr.SiS_UseLCDA = TRUE;
  2635. ivideo->detectedlcda = 0x03;
  2636. }
  2637. }
  2638. /* Save PDC */
  2639. if(ivideo->vbflags2 & VB2_SISLVDSBRIDGE) {
  2640. int tmp;
  2641. inSISIDXREG(SISCR,0x30,tmp);
  2642. if((tmp & 0x20) || (ivideo->detectedlcda != 0xff)) {
  2643. /* Currently on LCD? If yes, read current pdc */
  2644. u8 pdc;
  2645. inSISIDXREG(SISPART1,0x2D,pdc);
  2646. ivideo->detectedpdc = (pdc & 0x0f) << 1;
  2647. ivideo->detectedpdca = (pdc & 0xf0) >> 3;
  2648. inSISIDXREG(SISPART1,0x35,pdc);
  2649. ivideo->detectedpdc |= ((pdc >> 7) & 0x01);
  2650. inSISIDXREG(SISPART1,0x20,pdc);
  2651. ivideo->detectedpdca |= ((pdc >> 6) & 0x01);
  2652. if(ivideo->newrom) {
  2653. /* New ROM invalidates other PDC resp. */
  2654. if(ivideo->detectedlcda != 0xff) {
  2655. ivideo->detectedpdc = 0xff;
  2656. } else {
  2657. ivideo->detectedpdca = 0xff;
  2658. }
  2659. }
  2660. if(ivideo->SiS_Pr.PDC == -1) {
  2661. if(ivideo->detectedpdc != 0xff) {
  2662. ivideo->SiS_Pr.PDC = ivideo->detectedpdc;
  2663. }
  2664. }
  2665. if(ivideo->SiS_Pr.PDCA == -1) {
  2666. if(ivideo->detectedpdca != 0xff) {
  2667. ivideo->SiS_Pr.PDCA = ivideo->detectedpdca;
  2668. }
  2669. }
  2670. if(ivideo->detectedpdc != 0xff) {
  2671. printk(KERN_INFO
  2672. "sisfb: Detected LCD PDC 0x%02x (for LCD=CRT2)\n",
  2673. ivideo->detectedpdc);
  2674. }
  2675. if(ivideo->detectedpdca != 0xff) {
  2676. printk(KERN_INFO
  2677. "sisfb: Detected LCD PDC1 0x%02x (for LCD=CRT1)\n",
  2678. ivideo->detectedpdca);
  2679. }
  2680. }
  2681. /* Save EMI */
  2682. if(ivideo->vbflags2 & VB2_SISEMIBRIDGE) {
  2683. inSISIDXREG(SISPART4,0x30,ivideo->SiS_Pr.EMI_30);
  2684. inSISIDXREG(SISPART4,0x31,ivideo->SiS_Pr.EMI_31);
  2685. inSISIDXREG(SISPART4,0x32,ivideo->SiS_Pr.EMI_32);
  2686. inSISIDXREG(SISPART4,0x33,ivideo->SiS_Pr.EMI_33);
  2687. ivideo->SiS_Pr.HaveEMI = TRUE;
  2688. if((tmp & 0x20) || (ivideo->detectedlcda != 0xff)) {
  2689. ivideo->SiS_Pr.HaveEMILCD = TRUE;
  2690. }
  2691. }
  2692. }
  2693. /* Let user override detected PDCs (all bridges) */
  2694. if(ivideo->vbflags2 & VB2_30xBLV) {
  2695. if((ivideo->SiS_Pr.PDC != -1) &&
  2696. (ivideo->SiS_Pr.PDC != ivideo->detectedpdc)) {
  2697. printk(KERN_INFO "sisfb: Using LCD PDC 0x%02x (for LCD=CRT2)\n",
  2698. ivideo->SiS_Pr.PDC);
  2699. }
  2700. if((ivideo->SiS_Pr.PDCA != -1) &&
  2701. (ivideo->SiS_Pr.PDCA != ivideo->detectedpdca)) {
  2702. printk(KERN_INFO "sisfb: Using LCD PDC1 0x%02x (for LCD=CRT1)\n",
  2703. ivideo->SiS_Pr.PDCA);
  2704. }
  2705. }
  2706. }
  2707. #endif
  2708. }
  2709. /* -------------------- Memory manager routines ---------------------- */
  2710. static u32 __devinit
  2711. sisfb_getheapstart(struct sis_video_info *ivideo)
  2712. {
  2713. u32 ret = ivideo->sisfb_parm_mem * 1024;
  2714. u32 maxoffs = ivideo->video_size - ivideo->hwcursor_size - ivideo->cmdQueueSize;
  2715. u32 def;
  2716. /* Calculate heap start = end of memory for console
  2717. *
  2718. * CCCCCCCCDDDDDDDDDDDDDDDDDDDDDDDDDDDDHHHHQQQQQQQQQQ
  2719. * C = console, D = heap, H = HWCursor, Q = cmd-queue
  2720. *
  2721. * On 76x in UMA+LFB mode, the layout is as follows:
  2722. * DDDDDDDDDDDCCCCCCCCCCCCCCCCCCCCCCCCHHHHQQQQQQQQQQQ
  2723. * where the heap is the entire UMA area, eventually
  2724. * into the LFB area if the given mem parameter is
  2725. * higher than the size of the UMA memory.
  2726. *
  2727. * Basically given by "mem" parameter
  2728. *
  2729. * maximum = videosize - cmd_queue - hwcursor
  2730. * (results in a heap of size 0)
  2731. * default = SiS 300: depends on videosize
  2732. * SiS 315/330/340/XGI: 32k below max
  2733. */
  2734. if(ivideo->sisvga_engine == SIS_300_VGA) {
  2735. if(ivideo->video_size > 0x1000000) {
  2736. def = 0xc00000;
  2737. } else if(ivideo->video_size > 0x800000) {
  2738. def = 0x800000;
  2739. } else {
  2740. def = 0x400000;
  2741. }
  2742. } else if(ivideo->UMAsize && ivideo->LFBsize) {
  2743. ret = def = 0;
  2744. } else {
  2745. def = maxoffs - 0x8000;
  2746. }
  2747. /* Use default for secondary card for now (FIXME) */
  2748. if((!ret) || (ret > maxoffs) || (ivideo->cardnumber != 0))
  2749. ret = def;
  2750. return ret;
  2751. }
  2752. static u32 __devinit
  2753. sisfb_getheapsize(struct sis_video_info *ivideo)
  2754. {
  2755. u32 max = ivideo->video_size - ivideo->hwcursor_size - ivideo->cmdQueueSize;
  2756. u32 ret = 0;
  2757. if(ivideo->UMAsize && ivideo->LFBsize) {
  2758. if( (!ivideo->sisfb_parm_mem) ||
  2759. ((ivideo->sisfb_parm_mem * 1024) > max) ||
  2760. ((max - (ivideo->sisfb_parm_mem * 1024)) < ivideo->UMAsize) ) {
  2761. ret = ivideo->UMAsize;
  2762. max -= ivideo->UMAsize;
  2763. } else {
  2764. ret = max - (ivideo->sisfb_parm_mem * 1024);
  2765. max = ivideo->sisfb_parm_mem * 1024;
  2766. }
  2767. ivideo->video_offset = ret;
  2768. ivideo->sisfb_mem = max;
  2769. } else {
  2770. ret = max - ivideo->heapstart;
  2771. ivideo->sisfb_mem = ivideo->heapstart;
  2772. }
  2773. return ret;
  2774. }
  2775. static int __devinit
  2776. sisfb_heap_init(struct sis_video_info *ivideo)
  2777. {
  2778. struct SIS_OH *poh;
  2779. ivideo->video_offset = 0;
  2780. if(ivideo->sisfb_parm_mem) {
  2781. if( (ivideo->sisfb_parm_mem < (2 * 1024 * 1024)) ||
  2782. (ivideo->sisfb_parm_mem > ivideo->video_size) ) {
  2783. ivideo->sisfb_parm_mem = 0;
  2784. }
  2785. }
  2786. ivideo->heapstart = sisfb_getheapstart(ivideo);
  2787. ivideo->sisfb_heap_size = sisfb_getheapsize(ivideo);
  2788. ivideo->sisfb_heap_start = ivideo->video_vbase + ivideo->heapstart;
  2789. ivideo->sisfb_heap_end = ivideo->sisfb_heap_start + ivideo->sisfb_heap_size;
  2790. printk(KERN_INFO "sisfb: Memory heap starting at %dK, size %dK\n",
  2791. (int)(ivideo->heapstart / 1024), (int)(ivideo->sisfb_heap_size / 1024));
  2792. ivideo->sisfb_heap.vinfo = ivideo;
  2793. ivideo->sisfb_heap.poha_chain = NULL;
  2794. ivideo->sisfb_heap.poh_freelist = NULL;
  2795. poh = sisfb_poh_new_node(&ivideo->sisfb_heap);
  2796. if(poh == NULL)
  2797. return 1;
  2798. poh->poh_next = &ivideo->sisfb_heap.oh_free;
  2799. poh->poh_prev = &ivideo->sisfb_heap.oh_free;
  2800. poh->size = ivideo->sisfb_heap_size;
  2801. poh->offset = ivideo->heapstart;
  2802. ivideo->sisfb_heap.oh_free.poh_next = poh;
  2803. ivideo->sisfb_heap.oh_free.poh_prev = poh;
  2804. ivideo->sisfb_heap.oh_free.size = 0;
  2805. ivideo->sisfb_heap.max_freesize = poh->size;
  2806. ivideo->sisfb_heap.oh_used.poh_next = &ivideo->sisfb_heap.oh_used;
  2807. ivideo->sisfb_heap.oh_used.poh_prev = &ivideo->sisfb_heap.oh_used;
  2808. ivideo->sisfb_heap.oh_used.size = SENTINEL;
  2809. if(ivideo->cardnumber == 0) {
  2810. /* For the first card, make this heap the "global" one
  2811. * for old DRM (which could handle only one card)
  2812. */
  2813. sisfb_heap = &ivideo->sisfb_heap;
  2814. }
  2815. return 0;
  2816. }
  2817. static struct SIS_OH *
  2818. sisfb_poh_new_node(struct SIS_HEAP *memheap)
  2819. {
  2820. struct SIS_OHALLOC *poha;
  2821. struct SIS_OH *poh;
  2822. unsigned long cOhs;
  2823. int i;
  2824. if(memheap->poh_freelist == NULL) {
  2825. poha = kmalloc(SIS_OH_ALLOC_SIZE, GFP_KERNEL);
  2826. if(!poha)
  2827. return NULL;
  2828. poha->poha_next = memheap->poha_chain;
  2829. memheap->poha_chain = poha;
  2830. cOhs = (SIS_OH_ALLOC_SIZE - sizeof(struct SIS_OHALLOC)) / sizeof(struct SIS_OH) + 1;
  2831. poh = &poha->aoh[0];
  2832. for(i = cOhs - 1; i != 0; i--) {
  2833. poh->poh_next = poh + 1;
  2834. poh = poh + 1;
  2835. }
  2836. poh->poh_next = NULL;
  2837. memheap->poh_freelist = &poha->aoh[0];
  2838. }
  2839. poh = memheap->poh_freelist;
  2840. memheap->poh_freelist = poh->poh_next;
  2841. return poh;
  2842. }
  2843. static struct SIS_OH *
  2844. sisfb_poh_allocate(struct SIS_HEAP *memheap, u32 size)
  2845. {
  2846. struct SIS_OH *pohThis;
  2847. struct SIS_OH *pohRoot;
  2848. int bAllocated = 0;
  2849. if(size > memheap->max_freesize) {
  2850. DPRINTK("sisfb: Can't allocate %dk video memory\n",
  2851. (unsigned int) size / 1024);
  2852. return NULL;
  2853. }
  2854. pohThis = memheap->oh_free.poh_next;
  2855. while(pohThis != &memheap->oh_free) {
  2856. if(size <= pohThis->size) {
  2857. bAllocated = 1;
  2858. break;
  2859. }
  2860. pohThis = pohThis->poh_next;
  2861. }
  2862. if(!bAllocated) {
  2863. DPRINTK("sisfb: Can't allocate %dk video memory\n",
  2864. (unsigned int) size / 1024);
  2865. return NULL;
  2866. }
  2867. if(size == pohThis->size) {
  2868. pohRoot = pohThis;
  2869. sisfb_delete_node(pohThis);
  2870. } else {
  2871. pohRoot = sisfb_poh_new_node(memheap);
  2872. if(pohRoot == NULL)
  2873. return NULL;
  2874. pohRoot->offset = pohThis->offset;
  2875. pohRoot->size = size;
  2876. pohThis->offset += size;
  2877. pohThis->size -= size;
  2878. }
  2879. memheap->max_freesize -= size;
  2880. pohThis = &memheap->oh_used;
  2881. sisfb_insert_node(pohThis, pohRoot);
  2882. return pohRoot;
  2883. }
  2884. static void
  2885. sisfb_delete_node(struct SIS_OH *poh)
  2886. {
  2887. poh->poh_prev->poh_next = poh->poh_next;
  2888. poh->poh_next->poh_prev = poh->poh_prev;
  2889. }
  2890. static void
  2891. sisfb_insert_node(struct SIS_OH *pohList, struct SIS_OH *poh)
  2892. {
  2893. struct SIS_OH *pohTemp = pohList->poh_next;
  2894. pohList->poh_next = poh;
  2895. pohTemp->poh_prev = poh;
  2896. poh->poh_prev = pohList;
  2897. poh->poh_next = pohTemp;
  2898. }
  2899. static struct SIS_OH *
  2900. sisfb_poh_free(struct SIS_HEAP *memheap, u32 base)
  2901. {
  2902. struct SIS_OH *pohThis;
  2903. struct SIS_OH *poh_freed;
  2904. struct SIS_OH *poh_prev;
  2905. struct SIS_OH *poh_next;
  2906. u32 ulUpper;
  2907. u32 ulLower;
  2908. int foundNode = 0;
  2909. poh_freed = memheap->oh_used.poh_next;
  2910. while(poh_freed != &memheap->oh_used) {
  2911. if(poh_freed->offset == base) {
  2912. foundNode = 1;
  2913. break;
  2914. }
  2915. poh_freed = poh_freed->poh_next;
  2916. }
  2917. if(!foundNode)
  2918. return NULL;
  2919. memheap->max_freesize += poh_freed->size;
  2920. poh_prev = poh_next = NULL;
  2921. ulUpper = poh_freed->offset + poh_freed->size;
  2922. ulLower = poh_freed->offset;
  2923. pohThis = memheap->oh_free.poh_next;
  2924. while(pohThis != &memheap->oh_free) {
  2925. if(pohThis->offset == ulUpper) {
  2926. poh_next = pohThis;
  2927. } else if((pohThis->offset + pohThis->size) == ulLower) {
  2928. poh_prev = pohThis;
  2929. }
  2930. pohThis = pohThis->poh_next;
  2931. }
  2932. sisfb_delete_node(poh_freed);
  2933. if(poh_prev && poh_next) {
  2934. poh_prev->size += (poh_freed->size + poh_next->size);
  2935. sisfb_delete_node(poh_next);
  2936. sisfb_free_node(memheap, poh_freed);
  2937. sisfb_free_node(memheap, poh_next);
  2938. return poh_prev;
  2939. }
  2940. if(poh_prev) {
  2941. poh_prev->size += poh_freed->size;
  2942. sisfb_free_node(memheap, poh_freed);
  2943. return poh_prev;
  2944. }
  2945. if(poh_next) {
  2946. poh_next->size += poh_freed->size;
  2947. poh_next->offset = poh_freed->offset;
  2948. sisfb_free_node(memheap, poh_freed);
  2949. return poh_next;
  2950. }
  2951. sisfb_insert_node(&memheap->oh_free, poh_freed);
  2952. return poh_freed;
  2953. }
  2954. static void
  2955. sisfb_free_node(struct SIS_HEAP *memheap, struct SIS_OH *poh)
  2956. {
  2957. if(poh == NULL)
  2958. return;
  2959. poh->poh_next = memheap->poh_freelist;
  2960. memheap->poh_freelist = poh;
  2961. }
  2962. static void
  2963. sis_int_malloc(struct sis_video_info *ivideo, struct sis_memreq *req)
  2964. {
  2965. struct SIS_OH *poh = NULL;
  2966. if((ivideo) && (ivideo->sisfb_id == SISFB_ID) && (!ivideo->havenoheap))
  2967. poh = sisfb_poh_allocate(&ivideo->sisfb_heap, (u32)req->size);
  2968. if(poh == NULL) {
  2969. req->offset = req->size = 0;
  2970. DPRINTK("sisfb: Video RAM allocation failed\n");
  2971. } else {
  2972. req->offset = poh->offset;
  2973. req->size = poh->size;
  2974. DPRINTK("sisfb: Video RAM allocation succeeded: 0x%lx\n",
  2975. (poh->offset + ivideo->video_vbase));
  2976. }
  2977. }
  2978. void
  2979. sis_malloc(struct sis_memreq *req)
  2980. {
  2981. struct sis_video_info *ivideo = sisfb_heap->vinfo;
  2982. if(&ivideo->sisfb_heap == sisfb_heap)
  2983. sis_int_malloc(ivideo, req);
  2984. else
  2985. req->offset = req->size = 0;
  2986. }
  2987. void
  2988. sis_malloc_new(struct pci_dev *pdev, struct sis_memreq *req)
  2989. {
  2990. struct sis_video_info *ivideo = pci_get_drvdata(pdev);
  2991. sis_int_malloc(ivideo, req);
  2992. }
  2993. /* sis_free: u32 because "base" is offset inside video ram, can never be >4GB */
  2994. static void
  2995. sis_int_free(struct sis_video_info *ivideo, u32 base)
  2996. {
  2997. struct SIS_OH *poh;
  2998. if((!ivideo) || (ivideo->sisfb_id != SISFB_ID) || (ivideo->havenoheap))
  2999. return;
  3000. poh = sisfb_poh_free(&ivideo->sisfb_heap, base);
  3001. if(poh == NULL) {
  3002. DPRINTK("sisfb: sisfb_poh_free() failed at base 0x%x\n",
  3003. (unsigned int) base);
  3004. }
  3005. }
  3006. void
  3007. sis_free(u32 base)
  3008. {
  3009. struct sis_video_info *ivideo = sisfb_heap->vinfo;
  3010. sis_int_free(ivideo, base);
  3011. }
  3012. void
  3013. sis_free_new(struct pci_dev *pdev, u32 base)
  3014. {
  3015. struct sis_video_info *ivideo = pci_get_drvdata(pdev);
  3016. sis_int_free(ivideo, base);
  3017. }
  3018. /* --------------------- SetMode routines ------------------------- */
  3019. static void
  3020. sisfb_check_engine_and_sync(struct sis_video_info *ivideo)
  3021. {
  3022. u8 cr30, cr31;
  3023. /* Check if MMIO and engines are enabled,
  3024. * and sync in case they are. Can't use
  3025. * ivideo->accel here, as this might have
  3026. * been changed before this is called.
  3027. */
  3028. inSISIDXREG(SISSR, IND_SIS_PCI_ADDRESS_SET, cr30);
  3029. inSISIDXREG(SISSR, IND_SIS_MODULE_ENABLE, cr31);
  3030. /* MMIO and 2D/3D engine enabled? */
  3031. if((cr30 & SIS_MEM_MAP_IO_ENABLE) && (cr31 & 0x42)) {
  3032. #ifdef CONFIG_FB_SIS_300
  3033. if(ivideo->sisvga_engine == SIS_300_VGA) {
  3034. /* Don't care about TurboQueue. It's
  3035. * enough to know that the engines
  3036. * are enabled
  3037. */
  3038. sisfb_syncaccel(ivideo);
  3039. }
  3040. #endif
  3041. #ifdef CONFIG_FB_SIS_315
  3042. if(ivideo->sisvga_engine == SIS_315_VGA) {
  3043. /* Check that any queue mode is
  3044. * enabled, and that the queue
  3045. * is not in the state of "reset"
  3046. */
  3047. inSISIDXREG(SISSR, 0x26, cr30);
  3048. if((cr30 & 0xe0) && (!(cr30 & 0x01))) {
  3049. sisfb_syncaccel(ivideo);
  3050. }
  3051. }
  3052. #endif
  3053. }
  3054. }
  3055. static void
  3056. sisfb_pre_setmode(struct sis_video_info *ivideo)
  3057. {
  3058. u8 cr30 = 0, cr31 = 0, cr33 = 0, cr35 = 0, cr38 = 0;
  3059. int tvregnum = 0;
  3060. ivideo->currentvbflags &= (VB_VIDEOBRIDGE | VB_DISPTYPE_DISP2);
  3061. outSISIDXREG(SISSR, 0x05, 0x86);
  3062. inSISIDXREG(SISCR, 0x31, cr31);
  3063. cr31 &= ~0x60;
  3064. cr31 |= 0x04;
  3065. cr33 = ivideo->rate_idx & 0x0F;
  3066. #ifdef CONFIG_FB_SIS_315
  3067. if(ivideo->sisvga_engine == SIS_315_VGA) {
  3068. if(ivideo->chip >= SIS_661) {
  3069. inSISIDXREG(SISCR, 0x38, cr38);
  3070. cr38 &= ~0x07; /* Clear LCDA/DualEdge and YPbPr bits */
  3071. } else {
  3072. tvregnum = 0x38;
  3073. inSISIDXREG(SISCR, tvregnum, cr38);
  3074. cr38 &= ~0x3b; /* Clear LCDA/DualEdge and YPbPr bits */
  3075. }
  3076. }
  3077. #endif
  3078. #ifdef CONFIG_FB_SIS_300
  3079. if(ivideo->sisvga_engine == SIS_300_VGA) {
  3080. tvregnum = 0x35;
  3081. inSISIDXREG(SISCR, tvregnum, cr38);
  3082. }
  3083. #endif
  3084. SiS_SetEnableDstn(&ivideo->SiS_Pr, FALSE);
  3085. SiS_SetEnableFstn(&ivideo->SiS_Pr, FALSE);
  3086. ivideo->curFSTN = ivideo->curDSTN = 0;
  3087. switch(ivideo->currentvbflags & VB_DISPTYPE_DISP2) {
  3088. case CRT2_TV:
  3089. cr38 &= ~0xc0; /* Clear PAL-M / PAL-N bits */
  3090. if((ivideo->vbflags & TV_YPBPR) && (ivideo->vbflags2 & VB2_SISYPBPRBRIDGE)) {
  3091. #ifdef CONFIG_FB_SIS_315
  3092. if(ivideo->chip >= SIS_661) {
  3093. cr38 |= 0x04;
  3094. if(ivideo->vbflags & TV_YPBPR525P) cr35 |= 0x20;
  3095. else if(ivideo->vbflags & TV_YPBPR750P) cr35 |= 0x40;
  3096. else if(ivideo->vbflags & TV_YPBPR1080I) cr35 |= 0x60;
  3097. cr30 |= SIS_SIMULTANEOUS_VIEW_ENABLE;
  3098. cr35 &= ~0x01;
  3099. ivideo->currentvbflags |= (TV_YPBPR | (ivideo->vbflags & TV_YPBPRALL));
  3100. } else if(ivideo->sisvga_engine == SIS_315_VGA) {
  3101. cr30 |= (0x80 | SIS_SIMULTANEOUS_VIEW_ENABLE);
  3102. cr38 |= 0x08;
  3103. if(ivideo->vbflags & TV_YPBPR525P) cr38 |= 0x10;
  3104. else if(ivideo->vbflags & TV_YPBPR750P) cr38 |= 0x20;
  3105. else if(ivideo->vbflags & TV_YPBPR1080I) cr38 |= 0x30;
  3106. cr31 &= ~0x01;
  3107. ivideo->currentvbflags |= (TV_YPBPR | (ivideo->vbflags & TV_YPBPRALL));
  3108. }
  3109. #endif
  3110. } else if((ivideo->vbflags & TV_HIVISION) &&
  3111. (ivideo->vbflags2 & VB2_SISHIVISIONBRIDGE)) {
  3112. if(ivideo->chip >= SIS_661) {
  3113. cr38 |= 0x04;
  3114. cr35 |= 0x60;
  3115. } else {
  3116. cr30 |= 0x80;
  3117. }
  3118. cr30 |= SIS_SIMULTANEOUS_VIEW_ENABLE;
  3119. cr31 |= 0x01;
  3120. cr35 |= 0x01;
  3121. ivideo->currentvbflags |= TV_HIVISION;
  3122. } else if(ivideo->vbflags & TV_SCART) {
  3123. cr30 = (SIS_VB_OUTPUT_SCART | SIS_SIMULTANEOUS_VIEW_ENABLE);
  3124. cr31 |= 0x01;
  3125. cr35 |= 0x01;
  3126. ivideo->currentvbflags |= TV_SCART;
  3127. } else {
  3128. if(ivideo->vbflags & TV_SVIDEO) {
  3129. cr30 = (SIS_VB_OUTPUT_SVIDEO | SIS_SIMULTANEOUS_VIEW_ENABLE);
  3130. ivideo->currentvbflags |= TV_SVIDEO;
  3131. }
  3132. if(ivideo->vbflags & TV_AVIDEO) {
  3133. cr30 = (SIS_VB_OUTPUT_COMPOSITE | SIS_SIMULTANEOUS_VIEW_ENABLE);
  3134. ivideo->currentvbflags |= TV_AVIDEO;
  3135. }
  3136. }
  3137. cr31 |= SIS_DRIVER_MODE;
  3138. if(ivideo->vbflags & (TV_AVIDEO | TV_SVIDEO)) {
  3139. if(ivideo->vbflags & TV_PAL) {
  3140. cr31 |= 0x01; cr35 |= 0x01;
  3141. ivideo->currentvbflags |= TV_PAL;
  3142. if(ivideo->vbflags & TV_PALM) {
  3143. cr38 |= 0x40; cr35 |= 0x04;
  3144. ivideo->currentvbflags |= TV_PALM;
  3145. } else if(ivideo->vbflags & TV_PALN) {
  3146. cr38 |= 0x80; cr35 |= 0x08;
  3147. ivideo->currentvbflags |= TV_PALN;
  3148. }
  3149. } else {
  3150. cr31 &= ~0x01; cr35 &= ~0x01;
  3151. ivideo->currentvbflags |= TV_NTSC;
  3152. if(ivideo->vbflags & TV_NTSCJ) {
  3153. cr38 |= 0x40; cr35 |= 0x02;
  3154. ivideo->currentvbflags |= TV_NTSCJ;
  3155. }
  3156. }
  3157. }
  3158. break;
  3159. case CRT2_LCD:
  3160. cr30 = (SIS_VB_OUTPUT_LCD | SIS_SIMULTANEOUS_VIEW_ENABLE);
  3161. cr31 |= SIS_DRIVER_MODE;
  3162. SiS_SetEnableDstn(&ivideo->SiS_Pr, ivideo->sisfb_dstn);
  3163. SiS_SetEnableFstn(&ivideo->SiS_Pr, ivideo->sisfb_fstn);
  3164. ivideo->curFSTN = ivideo->sisfb_fstn;
  3165. ivideo->curDSTN = ivideo->sisfb_dstn;
  3166. break;
  3167. case CRT2_VGA:
  3168. cr30 = (SIS_VB_OUTPUT_CRT2 | SIS_SIMULTANEOUS_VIEW_ENABLE);
  3169. cr31 |= SIS_DRIVER_MODE;
  3170. if(ivideo->sisfb_nocrt2rate) {
  3171. cr33 |= (sisbios_mode[ivideo->sisfb_mode_idx].rate_idx << 4);
  3172. } else {
  3173. cr33 |= ((ivideo->rate_idx & 0x0F) << 4);
  3174. }
  3175. break;
  3176. default: /* disable CRT2 */
  3177. cr30 = 0x00;
  3178. cr31 |= (SIS_DRIVER_MODE | SIS_VB_OUTPUT_DISABLE);
  3179. }
  3180. outSISIDXREG(SISCR, 0x30, cr30);
  3181. outSISIDXREG(SISCR, 0x33, cr33);
  3182. if(ivideo->chip >= SIS_661) {
  3183. #ifdef CONFIG_FB_SIS_315
  3184. cr31 &= ~0x01; /* Clear PAL flag (now in CR35) */
  3185. setSISIDXREG(SISCR, 0x35, ~0x10, cr35); /* Leave overscan bit alone */
  3186. cr38 &= 0x07; /* Use only LCDA and HiVision/YPbPr bits */
  3187. setSISIDXREG(SISCR, 0x38, 0xf8, cr38);
  3188. #endif
  3189. } else if(ivideo->chip != SIS_300) {
  3190. outSISIDXREG(SISCR, tvregnum, cr38);
  3191. }
  3192. outSISIDXREG(SISCR, 0x31, cr31);
  3193. ivideo->SiS_Pr.SiS_UseOEM = ivideo->sisfb_useoem;
  3194. sisfb_check_engine_and_sync(ivideo);
  3195. }
  3196. /* Fix SR11 for 661 and later */
  3197. #ifdef CONFIG_FB_SIS_315
  3198. static void
  3199. sisfb_fixup_SR11(struct sis_video_info *ivideo)
  3200. {
  3201. u8 tmpreg;
  3202. if(ivideo->chip >= SIS_661) {
  3203. inSISIDXREG(SISSR,0x11,tmpreg);
  3204. if(tmpreg & 0x20) {
  3205. inSISIDXREG(SISSR,0x3e,tmpreg);
  3206. tmpreg = (tmpreg + 1) & 0xff;
  3207. outSISIDXREG(SISSR,0x3e,tmpreg);
  3208. inSISIDXREG(SISSR,0x11,tmpreg);
  3209. }
  3210. if(tmpreg & 0xf0) {
  3211. andSISIDXREG(SISSR,0x11,0x0f);
  3212. }
  3213. }
  3214. }
  3215. #endif
  3216. static void
  3217. sisfb_set_TVxposoffset(struct sis_video_info *ivideo, int val)
  3218. {
  3219. if(val > 32) val = 32;
  3220. if(val < -32) val = -32;
  3221. ivideo->tvxpos = val;
  3222. if(ivideo->sisfblocked) return;
  3223. if(!ivideo->modechanged) return;
  3224. if(ivideo->currentvbflags & CRT2_TV) {
  3225. if(ivideo->vbflags2 & VB2_CHRONTEL) {
  3226. int x = ivideo->tvx;
  3227. switch(ivideo->chronteltype) {
  3228. case 1:
  3229. x += val;
  3230. if(x < 0) x = 0;
  3231. outSISIDXREG(SISSR,0x05,0x86);
  3232. SiS_SetCH700x(&ivideo->SiS_Pr, 0x0a, (x & 0xff));
  3233. SiS_SetCH70xxANDOR(&ivideo->SiS_Pr, 0x08, ((x & 0x0100) >> 7), 0xFD);
  3234. break;
  3235. case 2:
  3236. /* Not supported by hardware */
  3237. break;
  3238. }
  3239. } else if(ivideo->vbflags2 & VB2_SISBRIDGE) {
  3240. u8 p2_1f,p2_20,p2_2b,p2_42,p2_43;
  3241. unsigned short temp;
  3242. p2_1f = ivideo->p2_1f;
  3243. p2_20 = ivideo->p2_20;
  3244. p2_2b = ivideo->p2_2b;
  3245. p2_42 = ivideo->p2_42;
  3246. p2_43 = ivideo->p2_43;
  3247. temp = p2_1f | ((p2_20 & 0xf0) << 4);
  3248. temp += (val * 2);
  3249. p2_1f = temp & 0xff;
  3250. p2_20 = (temp & 0xf00) >> 4;
  3251. p2_2b = ((p2_2b & 0x0f) + (val * 2)) & 0x0f;
  3252. temp = p2_43 | ((p2_42 & 0xf0) << 4);
  3253. temp += (val * 2);
  3254. p2_43 = temp & 0xff;
  3255. p2_42 = (temp & 0xf00) >> 4;
  3256. outSISIDXREG(SISPART2,0x1f,p2_1f);
  3257. setSISIDXREG(SISPART2,0x20,0x0F,p2_20);
  3258. setSISIDXREG(SISPART2,0x2b,0xF0,p2_2b);
  3259. setSISIDXREG(SISPART2,0x42,0x0F,p2_42);
  3260. outSISIDXREG(SISPART2,0x43,p2_43);
  3261. }
  3262. }
  3263. }
  3264. static void
  3265. sisfb_set_TVyposoffset(struct sis_video_info *ivideo, int val)
  3266. {
  3267. if(val > 32) val = 32;
  3268. if(val < -32) val = -32;
  3269. ivideo->tvypos = val;
  3270. if(ivideo->sisfblocked) return;
  3271. if(!ivideo->modechanged) return;
  3272. if(ivideo->currentvbflags & CRT2_TV) {
  3273. if(ivideo->vbflags2 & VB2_CHRONTEL) {
  3274. int y = ivideo->tvy;
  3275. switch(ivideo->chronteltype) {
  3276. case 1:
  3277. y -= val;
  3278. if(y < 0) y = 0;
  3279. outSISIDXREG(SISSR,0x05,0x86);
  3280. SiS_SetCH700x(&ivideo->SiS_Pr, 0x0b, (y & 0xff));
  3281. SiS_SetCH70xxANDOR(&ivideo->SiS_Pr, 0x08, ((y & 0x0100) >> 8), 0xFE);
  3282. break;
  3283. case 2:
  3284. /* Not supported by hardware */
  3285. break;
  3286. }
  3287. } else if(ivideo->vbflags2 & VB2_SISBRIDGE) {
  3288. char p2_01, p2_02;
  3289. val /= 2;
  3290. p2_01 = ivideo->p2_01;
  3291. p2_02 = ivideo->p2_02;
  3292. p2_01 += val;
  3293. p2_02 += val;
  3294. if(!(ivideo->currentvbflags & (TV_HIVISION | TV_YPBPR))) {
  3295. while((p2_01 <= 0) || (p2_02 <= 0)) {
  3296. p2_01 += 2;
  3297. p2_02 += 2;
  3298. }
  3299. }
  3300. outSISIDXREG(SISPART2,0x01,p2_01);
  3301. outSISIDXREG(SISPART2,0x02,p2_02);
  3302. }
  3303. }
  3304. }
  3305. static void
  3306. sisfb_post_setmode(struct sis_video_info *ivideo)
  3307. {
  3308. BOOLEAN crt1isoff = FALSE;
  3309. BOOLEAN doit = TRUE;
  3310. #if defined(CONFIG_FB_SIS_300) || defined(CONFIG_FB_SIS_315)
  3311. u8 reg;
  3312. #endif
  3313. #ifdef CONFIG_FB_SIS_315
  3314. u8 reg1;
  3315. #endif
  3316. outSISIDXREG(SISSR, 0x05, 0x86);
  3317. #ifdef CONFIG_FB_SIS_315
  3318. sisfb_fixup_SR11(ivideo);
  3319. #endif
  3320. /* Now we actually HAVE changed the display mode */
  3321. ivideo->modechanged = 1;
  3322. /* We can't switch off CRT1 if bridge is in slave mode */
  3323. if(ivideo->vbflags2 & VB2_VIDEOBRIDGE) {
  3324. if(sisfb_bridgeisslave(ivideo)) doit = FALSE;
  3325. } else
  3326. ivideo->sisfb_crt1off = 0;
  3327. #ifdef CONFIG_FB_SIS_300
  3328. if(ivideo->sisvga_engine == SIS_300_VGA) {
  3329. if((ivideo->sisfb_crt1off) && (doit)) {
  3330. crt1isoff = TRUE;
  3331. reg = 0x00;
  3332. } else {
  3333. crt1isoff = FALSE;
  3334. reg = 0x80;
  3335. }
  3336. setSISIDXREG(SISCR, 0x17, 0x7f, reg);
  3337. }
  3338. #endif
  3339. #ifdef CONFIG_FB_SIS_315
  3340. if(ivideo->sisvga_engine == SIS_315_VGA) {
  3341. if((ivideo->sisfb_crt1off) && (doit)) {
  3342. crt1isoff = TRUE;
  3343. reg = 0x40;
  3344. reg1 = 0xc0;
  3345. } else {
  3346. crt1isoff = FALSE;
  3347. reg = 0x00;
  3348. reg1 = 0x00;
  3349. }
  3350. setSISIDXREG(SISCR, ivideo->SiS_Pr.SiS_MyCR63, ~0x40, reg);
  3351. setSISIDXREG(SISSR, 0x1f, ~0xc0, reg1);
  3352. }
  3353. #endif
  3354. if(crt1isoff) {
  3355. ivideo->currentvbflags &= ~VB_DISPTYPE_CRT1;
  3356. ivideo->currentvbflags |= VB_SINGLE_MODE;
  3357. } else {
  3358. ivideo->currentvbflags |= VB_DISPTYPE_CRT1;
  3359. if(ivideo->currentvbflags & VB_DISPTYPE_CRT2) {
  3360. ivideo->currentvbflags |= VB_MIRROR_MODE;
  3361. } else {
  3362. ivideo->currentvbflags |= VB_SINGLE_MODE;
  3363. }
  3364. }
  3365. andSISIDXREG(SISSR, IND_SIS_RAMDAC_CONTROL, ~0x04);
  3366. if(ivideo->currentvbflags & CRT2_TV) {
  3367. if(ivideo->vbflags2 & VB2_SISBRIDGE) {
  3368. inSISIDXREG(SISPART2,0x1f,ivideo->p2_1f);
  3369. inSISIDXREG(SISPART2,0x20,ivideo->p2_20);
  3370. inSISIDXREG(SISPART2,0x2b,ivideo->p2_2b);
  3371. inSISIDXREG(SISPART2,0x42,ivideo->p2_42);
  3372. inSISIDXREG(SISPART2,0x43,ivideo->p2_43);
  3373. inSISIDXREG(SISPART2,0x01,ivideo->p2_01);
  3374. inSISIDXREG(SISPART2,0x02,ivideo->p2_02);
  3375. } else if(ivideo->vbflags2 & VB2_CHRONTEL) {
  3376. if(ivideo->chronteltype == 1) {
  3377. ivideo->tvx = SiS_GetCH700x(&ivideo->SiS_Pr, 0x0a);
  3378. ivideo->tvx |= (((SiS_GetCH700x(&ivideo->SiS_Pr, 0x08) & 0x02) >> 1) << 8);
  3379. ivideo->tvy = SiS_GetCH700x(&ivideo->SiS_Pr, 0x0b);
  3380. ivideo->tvy |= ((SiS_GetCH700x(&ivideo->SiS_Pr, 0x08) & 0x01) << 8);
  3381. }
  3382. }
  3383. }
  3384. if(ivideo->tvxpos) {
  3385. sisfb_set_TVxposoffset(ivideo, ivideo->tvxpos);
  3386. }
  3387. if(ivideo->tvypos) {
  3388. sisfb_set_TVyposoffset(ivideo, ivideo->tvypos);
  3389. }
  3390. /* Eventually sync engines */
  3391. sisfb_check_engine_and_sync(ivideo);
  3392. /* (Re-)Initialize chip engines */
  3393. if(ivideo->accel) {
  3394. sisfb_engine_init(ivideo);
  3395. } else {
  3396. ivideo->engineok = 0;
  3397. }
  3398. }
  3399. static int
  3400. sisfb_reset_mode(struct sis_video_info *ivideo)
  3401. {
  3402. if(sisfb_set_mode(ivideo, 0))
  3403. return 1;
  3404. sisfb_set_pitch(ivideo);
  3405. sisfb_set_base_CRT1(ivideo, ivideo->current_base);
  3406. sisfb_set_base_CRT2(ivideo, ivideo->current_base);
  3407. return 0;
  3408. }
  3409. static void
  3410. sisfb_handle_command(struct sis_video_info *ivideo, struct sisfb_cmd *sisfb_command)
  3411. {
  3412. int mycrt1off;
  3413. switch(sisfb_command->sisfb_cmd) {
  3414. case SISFB_CMD_GETVBFLAGS:
  3415. if(!ivideo->modechanged) {
  3416. sisfb_command->sisfb_result[0] = SISFB_CMD_ERR_EARLY;
  3417. } else {
  3418. sisfb_command->sisfb_result[0] = SISFB_CMD_ERR_OK;
  3419. sisfb_command->sisfb_result[1] = ivideo->currentvbflags;
  3420. sisfb_command->sisfb_result[2] = ivideo->vbflags2;
  3421. }
  3422. break;
  3423. case SISFB_CMD_SWITCHCRT1:
  3424. /* arg[0]: 0 = off, 1 = on, 99 = query */
  3425. if(!ivideo->modechanged) {
  3426. sisfb_command->sisfb_result[0] = SISFB_CMD_ERR_EARLY;
  3427. } else if(sisfb_command->sisfb_arg[0] == 99) {
  3428. /* Query */
  3429. sisfb_command->sisfb_result[1] = ivideo->sisfb_crt1off ? 0 : 1;
  3430. sisfb_command->sisfb_result[0] = SISFB_CMD_ERR_OK;
  3431. } else if(ivideo->sisfblocked) {
  3432. sisfb_command->sisfb_result[0] = SISFB_CMD_ERR_LOCKED;
  3433. } else if((!(ivideo->currentvbflags & CRT2_ENABLE)) &&
  3434. (sisfb_command->sisfb_arg[0] == 0)) {
  3435. sisfb_command->sisfb_result[0] = SISFB_CMD_ERR_NOCRT2;
  3436. } else {
  3437. sisfb_command->sisfb_result[0] = SISFB_CMD_ERR_OK;
  3438. mycrt1off = sisfb_command->sisfb_arg[0] ? 0 : 1;
  3439. if( ((ivideo->currentvbflags & VB_DISPTYPE_CRT1) && mycrt1off) ||
  3440. ((!(ivideo->currentvbflags & VB_DISPTYPE_CRT1)) && !mycrt1off) ) {
  3441. ivideo->sisfb_crt1off = mycrt1off;
  3442. if(sisfb_reset_mode(ivideo)) {
  3443. sisfb_command->sisfb_result[0] = SISFB_CMD_ERR_OTHER;
  3444. }
  3445. }
  3446. sisfb_command->sisfb_result[1] = ivideo->sisfb_crt1off ? 0 : 1;
  3447. }
  3448. break;
  3449. /* more to come */
  3450. default:
  3451. sisfb_command->sisfb_result[0] = SISFB_CMD_ERR_UNKNOWN;
  3452. printk(KERN_ERR "sisfb: Unknown command 0x%x\n",
  3453. sisfb_command->sisfb_cmd);
  3454. }
  3455. }
  3456. #ifndef MODULE
  3457. SISINITSTATIC int __init
  3458. sisfb_setup(char *options)
  3459. {
  3460. char *this_opt;
  3461. sisfb_setdefaultparms();
  3462. if(!options || !(*options))
  3463. return 0;
  3464. while((this_opt = strsep(&options, ",")) != NULL) {
  3465. if(!(*this_opt)) continue;
  3466. if(!strnicmp(this_opt, "off", 3)) {
  3467. sisfb_off = 1;
  3468. } else if(!strnicmp(this_opt, "forcecrt2type:", 14)) {
  3469. /* Need to check crt2 type first for fstn/dstn */
  3470. sisfb_search_crt2type(this_opt + 14);
  3471. } else if(!strnicmp(this_opt, "tvmode:",7)) {
  3472. sisfb_search_tvstd(this_opt + 7);
  3473. } else if(!strnicmp(this_opt, "tvstandard:",11)) {
  3474. sisfb_search_tvstd(this_opt + 11);
  3475. } else if(!strnicmp(this_opt, "mode:", 5)) {
  3476. sisfb_search_mode(this_opt + 5, FALSE);
  3477. } else if(!strnicmp(this_opt, "vesa:", 5)) {
  3478. sisfb_search_vesamode(simple_strtoul(this_opt + 5, NULL, 0), FALSE);
  3479. } else if(!strnicmp(this_opt, "rate:", 5)) {
  3480. sisfb_parm_rate = simple_strtoul(this_opt + 5, NULL, 0);
  3481. } else if(!strnicmp(this_opt, "forcecrt1:", 10)) {
  3482. sisfb_forcecrt1 = (int)simple_strtoul(this_opt + 10, NULL, 0);
  3483. } else if(!strnicmp(this_opt, "mem:",4)) {
  3484. sisfb_parm_mem = simple_strtoul(this_opt + 4, NULL, 0);
  3485. } else if(!strnicmp(this_opt, "pdc:", 4)) {
  3486. sisfb_pdc = simple_strtoul(this_opt + 4, NULL, 0);
  3487. } else if(!strnicmp(this_opt, "pdc1:", 5)) {
  3488. sisfb_pdca = simple_strtoul(this_opt + 5, NULL, 0);
  3489. } else if(!strnicmp(this_opt, "noaccel", 7)) {
  3490. sisfb_accel = 0;
  3491. } else if(!strnicmp(this_opt, "accel", 5)) {
  3492. sisfb_accel = -1;
  3493. } else if(!strnicmp(this_opt, "noypan", 6)) {
  3494. sisfb_ypan = 0;
  3495. } else if(!strnicmp(this_opt, "ypan", 4)) {
  3496. sisfb_ypan = -1;
  3497. } else if(!strnicmp(this_opt, "nomax", 5)) {
  3498. sisfb_max = 0;
  3499. } else if(!strnicmp(this_opt, "max", 3)) {
  3500. sisfb_max = -1;
  3501. } else if(!strnicmp(this_opt, "userom:", 7)) {
  3502. sisfb_userom = (int)simple_strtoul(this_opt + 7, NULL, 0);
  3503. } else if(!strnicmp(this_opt, "useoem:", 7)) {
  3504. sisfb_useoem = (int)simple_strtoul(this_opt + 7, NULL, 0);
  3505. } else if(!strnicmp(this_opt, "nocrt2rate", 10)) {
  3506. sisfb_nocrt2rate = 1;
  3507. } else if(!strnicmp(this_opt, "scalelcd:", 9)) {
  3508. unsigned long temp = 2;
  3509. temp = simple_strtoul(this_opt + 9, NULL, 0);
  3510. if((temp == 0) || (temp == 1)) {
  3511. sisfb_scalelcd = temp ^ 1;
  3512. }
  3513. } else if(!strnicmp(this_opt, "tvxposoffset:", 13)) {
  3514. int temp = 0;
  3515. temp = (int)simple_strtol(this_opt + 13, NULL, 0);
  3516. if((temp >= -32) && (temp <= 32)) {
  3517. sisfb_tvxposoffset = temp;
  3518. }
  3519. } else if(!strnicmp(this_opt, "tvyposoffset:", 13)) {
  3520. int temp = 0;
  3521. temp = (int)simple_strtol(this_opt + 13, NULL, 0);
  3522. if((temp >= -32) && (temp <= 32)) {
  3523. sisfb_tvyposoffset = temp;
  3524. }
  3525. } else if(!strnicmp(this_opt, "specialtiming:", 14)) {
  3526. sisfb_search_specialtiming(this_opt + 14);
  3527. } else if(!strnicmp(this_opt, "lvdshl:", 7)) {
  3528. int temp = 4;
  3529. temp = simple_strtoul(this_opt + 7, NULL, 0);
  3530. if((temp >= 0) && (temp <= 3)) {
  3531. sisfb_lvdshl = temp;
  3532. }
  3533. } else if(this_opt[0] >= '0' && this_opt[0] <= '9') {
  3534. sisfb_search_mode(this_opt, TRUE);
  3535. #if !defined(__i386__) && !defined(__x86_64__)
  3536. } else if(!strnicmp(this_opt, "resetcard", 9)) {
  3537. sisfb_resetcard = 1;
  3538. } else if(!strnicmp(this_opt, "videoram:", 9)) {
  3539. sisfb_videoram = simple_strtoul(this_opt + 9, NULL, 0);
  3540. #endif
  3541. } else {
  3542. printk(KERN_INFO "sisfb: Invalid option %s\n", this_opt);
  3543. }
  3544. }
  3545. return 0;
  3546. }
  3547. #endif
  3548. static int __devinit
  3549. sisfb_check_rom(SIS_IOTYPE1 *rom_base, struct sis_video_info *ivideo)
  3550. {
  3551. SIS_IOTYPE1 *rom;
  3552. int romptr;
  3553. if((readb(rom_base) != 0x55) || (readb(rom_base + 1) != 0xaa))
  3554. return 0;
  3555. romptr = (readb(rom_base + 0x18) | (readb(rom_base + 0x19) << 8));
  3556. if(romptr > (0x10000 - 8))
  3557. return 0;
  3558. rom = rom_base + romptr;
  3559. if((readb(rom) != 'P') || (readb(rom + 1) != 'C') ||
  3560. (readb(rom + 2) != 'I') || (readb(rom + 3) != 'R'))
  3561. return 0;
  3562. if((readb(rom + 4) | (readb(rom + 5) << 8)) != ivideo->chip_vendor)
  3563. return 0;
  3564. if((readb(rom + 6) | (readb(rom + 7) << 8)) != ivideo->chip_id)
  3565. return 0;
  3566. return 1;
  3567. }
  3568. static unsigned char * __devinit
  3569. sisfb_find_rom(struct pci_dev *pdev)
  3570. {
  3571. struct sis_video_info *ivideo = pci_get_drvdata(pdev);
  3572. SIS_IOTYPE1 *rom_base;
  3573. unsigned char *myrombase = NULL;
  3574. u32 temp;
  3575. #if LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,11)
  3576. size_t romsize;
  3577. /* First, try the official pci ROM functions (except
  3578. * on integrated chipsets which have no ROM).
  3579. */
  3580. if(!ivideo->nbridge) {
  3581. if((rom_base = pci_map_rom(pdev, &romsize))) {
  3582. if(sisfb_check_rom(rom_base, ivideo)) {
  3583. if((myrombase = vmalloc(65536))) {
  3584. /* Work around bug in pci/rom.c: Folks forgot to check
  3585. * whether the size retrieved from the BIOS image eventually
  3586. * is larger than the mapped size
  3587. */
  3588. if(pci_resource_len(pdev, PCI_ROM_RESOURCE) < romsize)
  3589. romsize = pci_resource_len(pdev, PCI_ROM_RESOURCE);
  3590. memcpy_fromio(myrombase, rom_base,
  3591. (romsize > 65536) ? 65536 : romsize);
  3592. }
  3593. }
  3594. pci_unmap_rom(pdev, rom_base);
  3595. }
  3596. }
  3597. if(myrombase) return myrombase;
  3598. #endif
  3599. /* Otherwise do it the conventional way. */
  3600. #if defined(__i386__) || defined(__x86_64__)
  3601. for(temp = 0x000c0000; temp < 0x000f0000; temp += 0x00001000) {
  3602. rom_base = ioremap(temp, 65536);
  3603. if(!rom_base)
  3604. continue;
  3605. if(!sisfb_check_rom(rom_base, ivideo)) {
  3606. iounmap(rom_base);
  3607. continue;
  3608. }
  3609. if((myrombase = vmalloc(65536)))
  3610. memcpy_fromio(myrombase, rom_base, 65536);
  3611. iounmap(rom_base);
  3612. break;
  3613. }
  3614. #else
  3615. pci_read_config_dword(pdev, PCI_ROM_ADDRESS, &temp);
  3616. pci_write_config_dword(pdev, PCI_ROM_ADDRESS,
  3617. (ivideo->video_base & PCI_ROM_ADDRESS_MASK) | PCI_ROM_ADDRESS_ENABLE);
  3618. rom_base = ioremap(ivideo->video_base, 65536);
  3619. if(rom_base) {
  3620. if(sisfb_check_rom(rom_base, ivideo)) {
  3621. if((myrombase = vmalloc(65536)))
  3622. memcpy_fromio(myrombase, rom_base, 65536);
  3623. }
  3624. iounmap(rom_base);
  3625. }
  3626. pci_write_config_dword(pdev, PCI_ROM_ADDRESS, temp);
  3627. #endif
  3628. return myrombase;
  3629. }
  3630. static void __devinit
  3631. sisfb_post_map_vram(struct sis_video_info *ivideo, unsigned int *mapsize,
  3632. unsigned int min)
  3633. {
  3634. ivideo->video_vbase = ioremap(ivideo->video_base, (*mapsize));
  3635. if(!ivideo->video_vbase) {
  3636. printk(KERN_ERR
  3637. "sisfb: Unable to map maximum video RAM for size detection\n");
  3638. (*mapsize) >>= 1;
  3639. while((!(ivideo->video_vbase = ioremap(ivideo->video_base, (*mapsize))))) {
  3640. (*mapsize) >>= 1;
  3641. if((*mapsize) < (min << 20))
  3642. break;
  3643. }
  3644. if(ivideo->video_vbase) {
  3645. printk(KERN_ERR
  3646. "sisfb: Video RAM size detection limited to %dMB\n",
  3647. (int)((*mapsize) >> 20));
  3648. }
  3649. }
  3650. }
  3651. #ifdef CONFIG_FB_SIS_300
  3652. static int __devinit
  3653. sisfb_post_300_buswidth(struct sis_video_info *ivideo)
  3654. {
  3655. SIS_IOTYPE1 *FBAddress = ivideo->video_vbase;
  3656. unsigned short temp;
  3657. unsigned char reg;
  3658. int i, j;
  3659. andSISIDXREG(SISSR, 0x15, 0xFB);
  3660. orSISIDXREG(SISSR, 0x15, 0x04);
  3661. outSISIDXREG(SISSR, 0x13, 0x00);
  3662. outSISIDXREG(SISSR, 0x14, 0xBF);
  3663. for(i = 0; i < 2; i++) {
  3664. temp = 0x1234;
  3665. for(j = 0; j < 4; j++) {
  3666. writew(temp, FBAddress);
  3667. if(readw(FBAddress) == temp)
  3668. break;
  3669. orSISIDXREG(SISSR, 0x3c, 0x01);
  3670. inSISIDXREG(SISSR, 0x05, reg);
  3671. inSISIDXREG(SISSR, 0x05, reg);
  3672. andSISIDXREG(SISSR, 0x3c, 0xfe);
  3673. inSISIDXREG(SISSR, 0x05, reg);
  3674. inSISIDXREG(SISSR, 0x05, reg);
  3675. temp++;
  3676. }
  3677. }
  3678. writel(0x01234567L, FBAddress);
  3679. writel(0x456789ABL, (FBAddress + 4));
  3680. writel(0x89ABCDEFL, (FBAddress + 8));
  3681. writel(0xCDEF0123L, (FBAddress + 12));
  3682. inSISIDXREG(SISSR, 0x3b, reg);
  3683. if(reg & 0x01) {
  3684. if(readl((FBAddress + 12)) == 0xCDEF0123L)
  3685. return 4; /* Channel A 128bit */
  3686. }
  3687. if(readl((FBAddress + 4)) == 0x456789ABL)
  3688. return 2; /* Channel B 64bit */
  3689. return 1; /* 32bit */
  3690. }
  3691. static int __devinit
  3692. sisfb_post_300_rwtest(struct sis_video_info *ivideo, int iteration, int buswidth,
  3693. int PseudoRankCapacity, int PseudoAdrPinCount,
  3694. unsigned int mapsize)
  3695. {
  3696. SIS_IOTYPE1 *FBAddr = ivideo->video_vbase;
  3697. unsigned short sr14;
  3698. unsigned int k, RankCapacity, PageCapacity, BankNumHigh, BankNumMid;
  3699. unsigned int PhysicalAdrOtherPage, PhysicalAdrHigh, PhysicalAdrHalfPage;
  3700. static const unsigned short SiS_DRAMType[17][5] = {
  3701. {0x0C,0x0A,0x02,0x40,0x39},
  3702. {0x0D,0x0A,0x01,0x40,0x48},
  3703. {0x0C,0x09,0x02,0x20,0x35},
  3704. {0x0D,0x09,0x01,0x20,0x44},
  3705. {0x0C,0x08,0x02,0x10,0x31},
  3706. {0x0D,0x08,0x01,0x10,0x40},
  3707. {0x0C,0x0A,0x01,0x20,0x34},
  3708. {0x0C,0x09,0x01,0x08,0x32},
  3709. {0x0B,0x08,0x02,0x08,0x21},
  3710. {0x0C,0x08,0x01,0x08,0x30},
  3711. {0x0A,0x08,0x02,0x04,0x11},
  3712. {0x0B,0x0A,0x01,0x10,0x28},
  3713. {0x09,0x08,0x02,0x02,0x01},
  3714. {0x0B,0x09,0x01,0x08,0x24},
  3715. {0x0B,0x08,0x01,0x04,0x20},
  3716. {0x0A,0x08,0x01,0x02,0x10},
  3717. {0x09,0x08,0x01,0x01,0x00}
  3718. };
  3719. for(k = 0; k <= 16; k++) {
  3720. RankCapacity = buswidth * SiS_DRAMType[k][3];
  3721. if(RankCapacity != PseudoRankCapacity)
  3722. continue;
  3723. if((SiS_DRAMType[k][2] + SiS_DRAMType[k][0]) > PseudoAdrPinCount)
  3724. continue;
  3725. BankNumHigh = RankCapacity * 16 * iteration - 1;
  3726. if(iteration == 3) { /* Rank No */
  3727. BankNumMid = RankCapacity * 16 - 1;
  3728. } else {
  3729. BankNumMid = RankCapacity * 16 * iteration / 2 - 1;
  3730. }
  3731. PageCapacity = (1 << SiS_DRAMType[k][1]) * buswidth * 4;
  3732. PhysicalAdrHigh = BankNumHigh;
  3733. PhysicalAdrHalfPage = (PageCapacity / 2 + PhysicalAdrHigh) % PageCapacity;
  3734. PhysicalAdrOtherPage = PageCapacity * SiS_DRAMType[k][2] + PhysicalAdrHigh;
  3735. andSISIDXREG(SISSR, 0x15, 0xFB); /* Test */
  3736. orSISIDXREG(SISSR, 0x15, 0x04); /* Test */
  3737. sr14 = (SiS_DRAMType[k][3] * buswidth) - 1;
  3738. if(buswidth == 4) sr14 |= 0x80;
  3739. else if(buswidth == 2) sr14 |= 0x40;
  3740. outSISIDXREG(SISSR, 0x13, SiS_DRAMType[k][4]);
  3741. outSISIDXREG(SISSR, 0x14, sr14);
  3742. BankNumHigh <<= 16;
  3743. BankNumMid <<= 16;
  3744. if((BankNumHigh + PhysicalAdrHigh >= mapsize) ||
  3745. (BankNumMid + PhysicalAdrHigh >= mapsize) ||
  3746. (BankNumHigh + PhysicalAdrHalfPage >= mapsize) ||
  3747. (BankNumHigh + PhysicalAdrOtherPage >= mapsize))
  3748. continue;
  3749. /* Write data */
  3750. writew(((unsigned short)PhysicalAdrHigh),
  3751. (FBAddr + BankNumHigh + PhysicalAdrHigh));
  3752. writew(((unsigned short)BankNumMid),
  3753. (FBAddr + BankNumMid + PhysicalAdrHigh));
  3754. writew(((unsigned short)PhysicalAdrHalfPage),
  3755. (FBAddr + BankNumHigh + PhysicalAdrHalfPage));
  3756. writew(((unsigned short)PhysicalAdrOtherPage),
  3757. (FBAddr + BankNumHigh + PhysicalAdrOtherPage));
  3758. /* Read data */
  3759. if(readw(FBAddr + BankNumHigh + PhysicalAdrHigh) == PhysicalAdrHigh)
  3760. return 1;
  3761. }
  3762. return 0;
  3763. }
  3764. static void __devinit
  3765. sisfb_post_300_ramsize(struct pci_dev *pdev, unsigned int mapsize)
  3766. {
  3767. struct sis_video_info *ivideo = pci_get_drvdata(pdev);
  3768. int i, j, buswidth;
  3769. int PseudoRankCapacity, PseudoAdrPinCount;
  3770. buswidth = sisfb_post_300_buswidth(ivideo);
  3771. for(i = 6; i >= 0; i--) {
  3772. PseudoRankCapacity = 1 << i;
  3773. for(j = 4; j >= 1; j--) {
  3774. PseudoAdrPinCount = 15 - j;
  3775. if((PseudoRankCapacity * j) <= 64) {
  3776. if(sisfb_post_300_rwtest(ivideo,
  3777. j,
  3778. buswidth,
  3779. PseudoRankCapacity,
  3780. PseudoAdrPinCount,
  3781. mapsize))
  3782. return;
  3783. }
  3784. }
  3785. }
  3786. }
  3787. static void __devinit
  3788. sisfb_post_sis300(struct pci_dev *pdev)
  3789. {
  3790. struct sis_video_info *ivideo = pci_get_drvdata(pdev);
  3791. unsigned char *bios = ivideo->SiS_Pr.VirtualRomBase;
  3792. u8 reg, v1, v2, v3, v4, v5, v6, v7, v8;
  3793. u16 index, rindex, memtype = 0;
  3794. unsigned int mapsize;
  3795. if(!ivideo->SiS_Pr.UseROM)
  3796. bios = NULL;
  3797. outSISIDXREG(SISSR, 0x05, 0x86);
  3798. if(bios) {
  3799. if(bios[0x52] & 0x80) {
  3800. memtype = bios[0x52];
  3801. } else {
  3802. inSISIDXREG(SISSR, 0x3a, memtype);
  3803. }
  3804. memtype &= 0x07;
  3805. }
  3806. v3 = 0x80; v6 = 0x80;
  3807. if(ivideo->revision_id <= 0x13) {
  3808. v1 = 0x44; v2 = 0x42;
  3809. v4 = 0x44; v5 = 0x42;
  3810. } else {
  3811. v1 = 0x68; v2 = 0x43; /* Assume 125Mhz MCLK */
  3812. v4 = 0x68; v5 = 0x43; /* Assume 125Mhz ECLK */
  3813. if(bios) {
  3814. index = memtype * 5;
  3815. rindex = index + 0x54;
  3816. v1 = bios[rindex++];
  3817. v2 = bios[rindex++];
  3818. v3 = bios[rindex++];
  3819. rindex = index + 0x7c;
  3820. v4 = bios[rindex++];
  3821. v5 = bios[rindex++];
  3822. v6 = bios[rindex++];
  3823. }
  3824. }
  3825. outSISIDXREG(SISSR, 0x28, v1);
  3826. outSISIDXREG(SISSR, 0x29, v2);
  3827. outSISIDXREG(SISSR, 0x2a, v3);
  3828. outSISIDXREG(SISSR, 0x2e, v4);
  3829. outSISIDXREG(SISSR, 0x2f, v5);
  3830. outSISIDXREG(SISSR, 0x30, v6);
  3831. v1 = 0x10;
  3832. if(bios)
  3833. v1 = bios[0xa4];
  3834. outSISIDXREG(SISSR, 0x07, v1); /* DAC speed */
  3835. outSISIDXREG(SISSR, 0x11, 0x0f); /* DDC, power save */
  3836. v1 = 0x01; v2 = 0x43; v3 = 0x1e; v4 = 0x2a;
  3837. v5 = 0x06; v6 = 0x00; v7 = 0x00; v8 = 0x00;
  3838. if(bios) {
  3839. memtype += 0xa5;
  3840. v1 = bios[memtype];
  3841. v2 = bios[memtype + 8];
  3842. v3 = bios[memtype + 16];
  3843. v4 = bios[memtype + 24];
  3844. v5 = bios[memtype + 32];
  3845. v6 = bios[memtype + 40];
  3846. v7 = bios[memtype + 48];
  3847. v8 = bios[memtype + 56];
  3848. }
  3849. if(ivideo->revision_id >= 0x80)
  3850. v3 &= 0xfd;
  3851. outSISIDXREG(SISSR, 0x15, v1); /* Ram type (assuming 0, BIOS 0xa5 step 8) */
  3852. outSISIDXREG(SISSR, 0x16, v2);
  3853. outSISIDXREG(SISSR, 0x17, v3);
  3854. outSISIDXREG(SISSR, 0x18, v4);
  3855. outSISIDXREG(SISSR, 0x19, v5);
  3856. outSISIDXREG(SISSR, 0x1a, v6);
  3857. outSISIDXREG(SISSR, 0x1b, v7);
  3858. outSISIDXREG(SISSR, 0x1c, v8); /* ---- */
  3859. andSISIDXREG(SISSR, 0x15 ,0xfb);
  3860. orSISIDXREG(SISSR, 0x15, 0x04);
  3861. if(bios) {
  3862. if(bios[0x53] & 0x02) {
  3863. orSISIDXREG(SISSR, 0x19, 0x20);
  3864. }
  3865. }
  3866. v1 = 0x04; /* DAC pedestal (BIOS 0xe5) */
  3867. if(ivideo->revision_id >= 0x80)
  3868. v1 |= 0x01;
  3869. outSISIDXREG(SISSR, 0x1f, v1);
  3870. outSISIDXREG(SISSR, 0x20, 0xa4); /* linear & relocated io & disable a0000 */
  3871. v1 = 0xf6; v2 = 0x0d; v3 = 0x00;
  3872. if(bios) {
  3873. v1 = bios[0xe8];
  3874. v2 = bios[0xe9];
  3875. v3 = bios[0xea];
  3876. }
  3877. outSISIDXREG(SISSR, 0x23, v1);
  3878. outSISIDXREG(SISSR, 0x24, v2);
  3879. outSISIDXREG(SISSR, 0x25, v3);
  3880. outSISIDXREG(SISSR, 0x21, 0x84);
  3881. outSISIDXREG(SISSR, 0x22, 0x00);
  3882. outSISIDXREG(SISCR, 0x37, 0x00);
  3883. orSISIDXREG(SISPART1, 0x24, 0x01); /* unlock crt2 */
  3884. outSISIDXREG(SISPART1, 0x00, 0x00);
  3885. v1 = 0x40; v2 = 0x11;
  3886. if(bios) {
  3887. v1 = bios[0xec];
  3888. v2 = bios[0xeb];
  3889. }
  3890. outSISIDXREG(SISPART1, 0x02, v1);
  3891. if(ivideo->revision_id >= 0x80)
  3892. v2 &= ~0x01;
  3893. inSISIDXREG(SISPART4, 0x00, reg);
  3894. if((reg == 1) || (reg == 2)) {
  3895. outSISIDXREG(SISCR, 0x37, 0x02);
  3896. outSISIDXREG(SISPART2, 0x00, 0x1c);
  3897. v4 = 0x00; v5 = 0x00; v6 = 0x10;
  3898. if(ivideo->SiS_Pr.UseROM) {
  3899. v4 = bios[0xf5];
  3900. v5 = bios[0xf6];
  3901. v6 = bios[0xf7];
  3902. }
  3903. outSISIDXREG(SISPART4, 0x0d, v4);
  3904. outSISIDXREG(SISPART4, 0x0e, v5);
  3905. outSISIDXREG(SISPART4, 0x10, v6);
  3906. outSISIDXREG(SISPART4, 0x0f, 0x3f);
  3907. inSISIDXREG(SISPART4, 0x01, reg);
  3908. if(reg >= 0xb0) {
  3909. inSISIDXREG(SISPART4, 0x23, reg);
  3910. reg &= 0x20;
  3911. reg <<= 1;
  3912. outSISIDXREG(SISPART4, 0x23, reg);
  3913. }
  3914. } else {
  3915. v2 &= ~0x10;
  3916. }
  3917. outSISIDXREG(SISSR, 0x32, v2);
  3918. andSISIDXREG(SISPART1, 0x24, 0xfe); /* Lock CRT2 */
  3919. inSISIDXREG(SISSR, 0x16, reg);
  3920. reg &= 0xc3;
  3921. outSISIDXREG(SISCR, 0x35, reg);
  3922. outSISIDXREG(SISCR, 0x83, 0x00);
  3923. #if !defined(__i386__) && !defined(__x86_64__)
  3924. if(sisfb_videoram) {
  3925. outSISIDXREG(SISSR, 0x13, 0x28); /* ? */
  3926. reg = ((sisfb_videoram >> 10) - 1) | 0x40;
  3927. outSISIDXREG(SISSR, 0x14, reg);
  3928. } else {
  3929. #endif
  3930. /* Need to map max FB size for finding out about RAM size */
  3931. mapsize = 64 << 20;
  3932. sisfb_post_map_vram(ivideo, &mapsize, 4);
  3933. if(ivideo->video_vbase) {
  3934. sisfb_post_300_ramsize(pdev, mapsize);
  3935. iounmap(ivideo->video_vbase);
  3936. } else {
  3937. printk(KERN_DEBUG
  3938. "sisfb: Failed to map memory for size detection, assuming 8MB\n");
  3939. outSISIDXREG(SISSR, 0x13, 0x28); /* ? */
  3940. outSISIDXREG(SISSR, 0x14, 0x47); /* 8MB, 64bit default */
  3941. }
  3942. #if !defined(__i386__) && !defined(__x86_64__)
  3943. }
  3944. #endif
  3945. if(bios) {
  3946. v1 = bios[0xe6];
  3947. v2 = bios[0xe7];
  3948. } else {
  3949. inSISIDXREG(SISSR, 0x3a, reg);
  3950. if((reg & 0x30) == 0x30) {
  3951. v1 = 0x04; /* PCI */
  3952. v2 = 0x92;
  3953. } else {
  3954. v1 = 0x14; /* AGP */
  3955. v2 = 0xb2;
  3956. }
  3957. }
  3958. outSISIDXREG(SISSR, 0x21, v1);
  3959. outSISIDXREG(SISSR, 0x22, v2);
  3960. /* Sense CRT1 */
  3961. sisfb_sense_crt1(ivideo);
  3962. /* Set default mode, don't clear screen */
  3963. ivideo->SiS_Pr.SiS_UseOEM = FALSE;
  3964. SiS_SetEnableDstn(&ivideo->SiS_Pr, FALSE);
  3965. SiS_SetEnableFstn(&ivideo->SiS_Pr, FALSE);
  3966. ivideo->curFSTN = ivideo->curDSTN = 0;
  3967. ivideo->SiS_Pr.VideoMemorySize = 8 << 20;
  3968. SiSSetMode(&ivideo->SiS_Pr, 0x2e | 0x80);
  3969. outSISIDXREG(SISSR, 0x05, 0x86);
  3970. /* Display off */
  3971. orSISIDXREG(SISSR, 0x01, 0x20);
  3972. /* Save mode number in CR34 */
  3973. outSISIDXREG(SISCR, 0x34, 0x2e);
  3974. /* Let everyone know what the current mode is */
  3975. ivideo->modeprechange = 0x2e;
  3976. }
  3977. #endif
  3978. #ifdef CONFIG_FB_SIS_315
  3979. #if 0
  3980. static void __devinit
  3981. sisfb_post_sis315330(struct pci_dev *pdev)
  3982. {
  3983. /* TODO */
  3984. }
  3985. #endif
  3986. static void __devinit
  3987. sisfb_post_xgi_delay(struct sis_video_info *ivideo, int delay)
  3988. {
  3989. unsigned int i;
  3990. u8 reg;
  3991. for(i = 0; i <= (delay * 10 * 36); i++) {
  3992. inSISIDXREG(SISSR, 0x05, reg);
  3993. reg++;
  3994. }
  3995. }
  3996. static int __devinit
  3997. sisfb_find_host_bridge(struct sis_video_info *ivideo, struct pci_dev *mypdev,
  3998. unsigned short pcivendor)
  3999. {
  4000. struct pci_dev *pdev = NULL;
  4001. unsigned short temp;
  4002. int ret = 0;
  4003. while((pdev = SIS_PCI_GET_CLASS(PCI_CLASS_BRIDGE_HOST, pdev))) {
  4004. temp = pdev->vendor;
  4005. SIS_PCI_PUT_DEVICE(pdev);
  4006. if(temp == pcivendor) {
  4007. ret = 1;
  4008. break;
  4009. }
  4010. }
  4011. return ret;
  4012. }
  4013. static int __devinit
  4014. sisfb_post_xgi_rwtest(struct sis_video_info *ivideo, int starta,
  4015. unsigned int enda, unsigned int mapsize)
  4016. {
  4017. unsigned int pos;
  4018. int i;
  4019. writel(0, ivideo->video_vbase);
  4020. for(i = starta; i <= enda; i++) {
  4021. pos = 1 << i;
  4022. if(pos < mapsize)
  4023. writel(pos, ivideo->video_vbase + pos);
  4024. }
  4025. sisfb_post_xgi_delay(ivideo, 150);
  4026. if(readl(ivideo->video_vbase) != 0)
  4027. return 0;
  4028. for(i = starta; i <= enda; i++) {
  4029. pos = 1 << i;
  4030. if(pos < mapsize) {
  4031. if(readl(ivideo->video_vbase + pos) != pos)
  4032. return 0;
  4033. } else
  4034. return 0;
  4035. }
  4036. return 1;
  4037. }
  4038. static void __devinit
  4039. sisfb_post_xgi_ramsize(struct sis_video_info *ivideo)
  4040. {
  4041. unsigned int buswidth, ranksize, channelab, mapsize;
  4042. int i, j, k, l;
  4043. u8 reg, sr14;
  4044. static const u8 dramsr13[12 * 5] = {
  4045. 0x02, 0x0e, 0x0b, 0x80, 0x5d,
  4046. 0x02, 0x0e, 0x0a, 0x40, 0x59,
  4047. 0x02, 0x0d, 0x0b, 0x40, 0x4d,
  4048. 0x02, 0x0e, 0x09, 0x20, 0x55,
  4049. 0x02, 0x0d, 0x0a, 0x20, 0x49,
  4050. 0x02, 0x0c, 0x0b, 0x20, 0x3d,
  4051. 0x02, 0x0e, 0x08, 0x10, 0x51,
  4052. 0x02, 0x0d, 0x09, 0x10, 0x45,
  4053. 0x02, 0x0c, 0x0a, 0x10, 0x39,
  4054. 0x02, 0x0d, 0x08, 0x08, 0x41,
  4055. 0x02, 0x0c, 0x09, 0x08, 0x35,
  4056. 0x02, 0x0c, 0x08, 0x04, 0x31
  4057. };
  4058. static const u8 dramsr13_4[4 * 5] = {
  4059. 0x02, 0x0d, 0x09, 0x40, 0x45,
  4060. 0x02, 0x0c, 0x09, 0x20, 0x35,
  4061. 0x02, 0x0c, 0x08, 0x10, 0x31,
  4062. 0x02, 0x0b, 0x08, 0x08, 0x21
  4063. };
  4064. /* Enable linear mode, disable 0xa0000 address decoding */
  4065. /* We disable a0000 address decoding, because
  4066. * - if running on x86, if the card is disabled, it means
  4067. * that another card is in the system. We don't want
  4068. * to interphere with that primary card's textmode.
  4069. * - if running on non-x86, there usually is no VGA window
  4070. * at a0000.
  4071. */
  4072. orSISIDXREG(SISSR, 0x20, (0x80 | 0x04));
  4073. /* Need to map max FB size for finding out about RAM size */
  4074. mapsize = 256 << 20;
  4075. sisfb_post_map_vram(ivideo, &mapsize, 32);
  4076. if(!ivideo->video_vbase) {
  4077. printk(KERN_ERR "sisfb: Unable to detect RAM size. Setting default.\n");
  4078. outSISIDXREG(SISSR, 0x13, 0x35);
  4079. outSISIDXREG(SISSR, 0x14, 0x41);
  4080. /* TODO */
  4081. return;
  4082. }
  4083. /* Non-interleaving */
  4084. outSISIDXREG(SISSR, 0x15, 0x00);
  4085. /* No tiling */
  4086. outSISIDXREG(SISSR, 0x1c, 0x00);
  4087. if(ivideo->chip == XGI_20) {
  4088. channelab = 1;
  4089. inSISIDXREG(SISCR, 0x97, reg);
  4090. if(!(reg & 0x01)) { /* Single 32/16 */
  4091. buswidth = 32;
  4092. outSISIDXREG(SISSR, 0x13, 0xb1);
  4093. outSISIDXREG(SISSR, 0x14, 0x52);
  4094. sisfb_post_xgi_delay(ivideo, 1);
  4095. sr14 = 0x02;
  4096. if(sisfb_post_xgi_rwtest(ivideo, 23, 24, mapsize))
  4097. goto bail_out;
  4098. outSISIDXREG(SISSR, 0x13, 0x31);
  4099. outSISIDXREG(SISSR, 0x14, 0x42);
  4100. sisfb_post_xgi_delay(ivideo, 1);
  4101. if(sisfb_post_xgi_rwtest(ivideo, 23, 23, mapsize))
  4102. goto bail_out;
  4103. buswidth = 16;
  4104. outSISIDXREG(SISSR, 0x13, 0xb1);
  4105. outSISIDXREG(SISSR, 0x14, 0x41);
  4106. sisfb_post_xgi_delay(ivideo, 1);
  4107. sr14 = 0x01;
  4108. if(sisfb_post_xgi_rwtest(ivideo, 22, 23, mapsize))
  4109. goto bail_out;
  4110. else
  4111. outSISIDXREG(SISSR, 0x13, 0x31);
  4112. } else { /* Dual 16/8 */
  4113. buswidth = 16;
  4114. outSISIDXREG(SISSR, 0x13, 0xb1);
  4115. outSISIDXREG(SISSR, 0x14, 0x41);
  4116. sisfb_post_xgi_delay(ivideo, 1);
  4117. sr14 = 0x01;
  4118. if(sisfb_post_xgi_rwtest(ivideo, 22, 23, mapsize))
  4119. goto bail_out;
  4120. outSISIDXREG(SISSR, 0x13, 0x31);
  4121. outSISIDXREG(SISSR, 0x14, 0x31);
  4122. sisfb_post_xgi_delay(ivideo, 1);
  4123. if(sisfb_post_xgi_rwtest(ivideo, 22, 22, mapsize))
  4124. goto bail_out;
  4125. buswidth = 8;
  4126. outSISIDXREG(SISSR, 0x13, 0xb1);
  4127. outSISIDXREG(SISSR, 0x14, 0x30);
  4128. sisfb_post_xgi_delay(ivideo, 1);
  4129. sr14 = 0x00;
  4130. if(sisfb_post_xgi_rwtest(ivideo, 21, 22, mapsize))
  4131. goto bail_out;
  4132. else
  4133. outSISIDXREG(SISSR, 0x13, 0x31);
  4134. }
  4135. } else { /* XGI_40 */
  4136. inSISIDXREG(SISCR, 0x97, reg);
  4137. if(!(reg & 0x10)) {
  4138. inSISIDXREG(SISSR, 0x39, reg);
  4139. reg >>= 1;
  4140. }
  4141. if(reg & 0x01) { /* DDRII */
  4142. buswidth = 32;
  4143. if(ivideo->revision_id == 2) {
  4144. channelab = 2;
  4145. outSISIDXREG(SISSR, 0x13, 0xa1);
  4146. outSISIDXREG(SISSR, 0x14, 0x44);
  4147. sr14 = 0x04;
  4148. sisfb_post_xgi_delay(ivideo, 1);
  4149. if(sisfb_post_xgi_rwtest(ivideo, 23, 24, mapsize))
  4150. goto bail_out;
  4151. outSISIDXREG(SISSR, 0x13, 0x21);
  4152. outSISIDXREG(SISSR, 0x14, 0x34);
  4153. if(sisfb_post_xgi_rwtest(ivideo, 22, 23, mapsize))
  4154. goto bail_out;
  4155. channelab = 1;
  4156. outSISIDXREG(SISSR, 0x13, 0xa1);
  4157. outSISIDXREG(SISSR, 0x14, 0x40);
  4158. sr14 = 0x00;
  4159. if(sisfb_post_xgi_rwtest(ivideo, 22, 23, mapsize))
  4160. goto bail_out;
  4161. outSISIDXREG(SISSR, 0x13, 0x21);
  4162. outSISIDXREG(SISSR, 0x14, 0x30);
  4163. } else {
  4164. channelab = 3;
  4165. outSISIDXREG(SISSR, 0x13, 0xa1);
  4166. outSISIDXREG(SISSR, 0x14, 0x4c);
  4167. sr14 = 0x0c;
  4168. sisfb_post_xgi_delay(ivideo, 1);
  4169. if(sisfb_post_xgi_rwtest(ivideo, 23, 25, mapsize))
  4170. goto bail_out;
  4171. channelab = 2;
  4172. outSISIDXREG(SISSR, 0x14, 0x48);
  4173. sisfb_post_xgi_delay(ivideo, 1);
  4174. sr14 = 0x08;
  4175. if(sisfb_post_xgi_rwtest(ivideo, 23, 24, mapsize))
  4176. goto bail_out;
  4177. outSISIDXREG(SISSR, 0x13, 0x21);
  4178. outSISIDXREG(SISSR, 0x14, 0x3c);
  4179. sr14 = 0x0c;
  4180. if(sisfb_post_xgi_rwtest(ivideo, 23, 24, mapsize)) {
  4181. channelab = 3;
  4182. } else {
  4183. channelab = 2;
  4184. outSISIDXREG(SISSR, 0x14, 0x38);
  4185. sr14 = 0x08;
  4186. }
  4187. }
  4188. sisfb_post_xgi_delay(ivideo, 1);
  4189. } else { /* DDR */
  4190. buswidth = 64;
  4191. if(ivideo->revision_id == 2) {
  4192. channelab = 1;
  4193. outSISIDXREG(SISSR, 0x13, 0xa1);
  4194. outSISIDXREG(SISSR, 0x14, 0x52);
  4195. sisfb_post_xgi_delay(ivideo, 1);
  4196. sr14 = 0x02;
  4197. if(sisfb_post_xgi_rwtest(ivideo, 23, 24, mapsize))
  4198. goto bail_out;
  4199. outSISIDXREG(SISSR, 0x13, 0x21);
  4200. outSISIDXREG(SISSR, 0x14, 0x42);
  4201. } else {
  4202. channelab = 2;
  4203. outSISIDXREG(SISSR, 0x13, 0xa1);
  4204. outSISIDXREG(SISSR, 0x14, 0x5a);
  4205. sisfb_post_xgi_delay(ivideo, 1);
  4206. sr14 = 0x0a;
  4207. if(sisfb_post_xgi_rwtest(ivideo, 24, 25, mapsize))
  4208. goto bail_out;
  4209. outSISIDXREG(SISSR, 0x13, 0x21);
  4210. outSISIDXREG(SISSR, 0x14, 0x4a);
  4211. }
  4212. sisfb_post_xgi_delay(ivideo, 1);
  4213. }
  4214. }
  4215. bail_out:
  4216. setSISIDXREG(SISSR, 0x14, 0xf0, sr14);
  4217. sisfb_post_xgi_delay(ivideo, 1);
  4218. j = (ivideo->chip == XGI_20) ? 5 : 9;
  4219. k = (ivideo->chip == XGI_20) ? 12 : 4;
  4220. for(i = 0; i < k; i++) {
  4221. reg = (ivideo->chip == XGI_20) ?
  4222. dramsr13[(i * 5) + 4] : dramsr13_4[(i * 5) + 4];
  4223. setSISIDXREG(SISSR, 0x13, 0x80, reg);
  4224. sisfb_post_xgi_delay(ivideo, 50);
  4225. ranksize = (ivideo->chip == XGI_20) ?
  4226. dramsr13[(i * 5) + 3] : dramsr13_4[(i * 5) + 3];
  4227. inSISIDXREG(SISSR, 0x13, reg);
  4228. if(reg & 0x80) ranksize <<= 1;
  4229. if(ivideo->chip == XGI_20) {
  4230. if(buswidth == 16) ranksize <<= 1;
  4231. else if(buswidth == 32) ranksize <<= 2;
  4232. } else {
  4233. if(buswidth == 64) ranksize <<= 1;
  4234. }
  4235. reg = 0;
  4236. l = channelab;
  4237. if(l == 3) l = 4;
  4238. if((ranksize * l) <= 256) {
  4239. while((ranksize >>= 1)) reg += 0x10;
  4240. }
  4241. if(!reg) continue;
  4242. setSISIDXREG(SISSR, 0x14, 0x0f, (reg & 0xf0));
  4243. sisfb_post_xgi_delay(ivideo, 1);
  4244. if(sisfb_post_xgi_rwtest(ivideo, j, ((reg >> 4) + channelab - 2 + 20), mapsize))
  4245. break;
  4246. }
  4247. iounmap(ivideo->video_vbase);
  4248. }
  4249. static void __devinit
  4250. sisfb_post_xgi_setclocks(struct sis_video_info *ivideo, u8 regb)
  4251. {
  4252. u8 v1, v2, v3;
  4253. int index;
  4254. static const u8 cs90[8 * 3] = {
  4255. 0x16, 0x01, 0x01,
  4256. 0x3e, 0x03, 0x01,
  4257. 0x7c, 0x08, 0x01,
  4258. 0x79, 0x06, 0x01,
  4259. 0x29, 0x01, 0x81,
  4260. 0x5c, 0x23, 0x01,
  4261. 0x5c, 0x23, 0x01,
  4262. 0x5c, 0x23, 0x01
  4263. };
  4264. static const u8 csb8[8 * 3] = {
  4265. 0x5c, 0x23, 0x01,
  4266. 0x29, 0x01, 0x01,
  4267. 0x7c, 0x08, 0x01,
  4268. 0x79, 0x06, 0x01,
  4269. 0x29, 0x01, 0x81,
  4270. 0x5c, 0x23, 0x01,
  4271. 0x5c, 0x23, 0x01,
  4272. 0x5c, 0x23, 0x01
  4273. };
  4274. regb = 0; /* ! */
  4275. index = regb * 3;
  4276. v1 = cs90[index]; v2 = cs90[index + 1]; v3 = cs90[index + 2];
  4277. if(ivideo->haveXGIROM) {
  4278. v1 = ivideo->bios_abase[0x90 + index];
  4279. v2 = ivideo->bios_abase[0x90 + index + 1];
  4280. v3 = ivideo->bios_abase[0x90 + index + 2];
  4281. }
  4282. outSISIDXREG(SISSR, 0x28, v1);
  4283. outSISIDXREG(SISSR, 0x29, v2);
  4284. outSISIDXREG(SISSR, 0x2a, v3);
  4285. sisfb_post_xgi_delay(ivideo, 0x43);
  4286. sisfb_post_xgi_delay(ivideo, 0x43);
  4287. sisfb_post_xgi_delay(ivideo, 0x43);
  4288. index = regb * 3;
  4289. v1 = csb8[index]; v2 = csb8[index + 1]; v3 = csb8[index + 2];
  4290. if(ivideo->haveXGIROM) {
  4291. v1 = ivideo->bios_abase[0xb8 + index];
  4292. v2 = ivideo->bios_abase[0xb8 + index + 1];
  4293. v3 = ivideo->bios_abase[0xb8 + index + 2];
  4294. }
  4295. outSISIDXREG(SISSR, 0x2e, v1);
  4296. outSISIDXREG(SISSR, 0x2f, v2);
  4297. outSISIDXREG(SISSR, 0x30, v3);
  4298. sisfb_post_xgi_delay(ivideo, 0x43);
  4299. sisfb_post_xgi_delay(ivideo, 0x43);
  4300. sisfb_post_xgi_delay(ivideo, 0x43);
  4301. }
  4302. static int __devinit
  4303. sisfb_post_xgi(struct pci_dev *pdev)
  4304. {
  4305. struct sis_video_info *ivideo = pci_get_drvdata(pdev);
  4306. unsigned char *bios = ivideo->bios_abase;
  4307. struct pci_dev *mypdev = NULL;
  4308. const u8 *ptr, *ptr2;
  4309. u8 v1, v2, v3, v4, v5, reg, ramtype;
  4310. u32 rega, regb, regd;
  4311. int i, j, k, index;
  4312. static const u8 cs78[3] = { 0xf6, 0x0d, 0x00 };
  4313. static const u8 cs76[2] = { 0xa3, 0xfb };
  4314. static const u8 cs7b[3] = { 0xc0, 0x11, 0x00 };
  4315. static const u8 cs158[8] = {
  4316. 0x88, 0xaa, 0x48, 0x00, 0x00, 0x00, 0x00, 0x00
  4317. };
  4318. static const u8 cs160[8] = {
  4319. 0x44, 0x77, 0x77, 0x00, 0x00, 0x00, 0x00, 0x00
  4320. };
  4321. static const u8 cs168[8] = {
  4322. 0x48, 0x78, 0x88, 0x00, 0x00, 0x00, 0x00, 0x00
  4323. };
  4324. static const u8 cs128[3 * 8] = {
  4325. 0x90, 0x28, 0x24, 0x00, 0x00, 0x00, 0x00, 0x00,
  4326. 0x77, 0x44, 0x44, 0x00, 0x00, 0x00, 0x00, 0x00,
  4327. 0x77, 0x44, 0x44, 0x00, 0x00, 0x00, 0x00, 0x00
  4328. };
  4329. static const u8 cs148[2 * 8] = {
  4330. 0x55, 0x55, 0x55, 0x00, 0x00, 0x00, 0x00, 0x00,
  4331. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  4332. };
  4333. static const u8 cs31a[8 * 4] = {
  4334. 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
  4335. 0xaa, 0xaa, 0xaa, 0xaa, 0x00, 0x00, 0x00, 0x00,
  4336. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  4337. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  4338. };
  4339. static const u8 cs33a[8 * 4] = {
  4340. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  4341. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  4342. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
  4343. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  4344. };
  4345. static const u8 cs45a[8 * 2] = {
  4346. 0x00, 0x00, 0xa0, 0x00, 0xa0, 0x00, 0x00, 0x00,
  4347. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  4348. };
  4349. static const u8 cs170[7 * 8] = {
  4350. 0x54, 0x32, 0x44, 0x00, 0x00, 0x00, 0x00, 0x00,
  4351. 0x54, 0x43, 0x44, 0x00, 0x00, 0x00, 0x00, 0x00,
  4352. 0x0a, 0x05, 0x07, 0x00, 0x00, 0x00, 0x00, 0x00,
  4353. 0x44, 0x34, 0x44, 0x00, 0x00, 0x00, 0x00, 0x00,
  4354. 0x10, 0x0a, 0x0a, 0x00, 0x00, 0x00, 0x00, 0x00,
  4355. 0x11, 0x0c, 0x0c, 0x00, 0x00, 0x00, 0x00, 0x00,
  4356. 0x05, 0x05, 0x05, 0x00, 0x00, 0x00, 0x00, 0x00
  4357. };
  4358. static const u8 cs1a8[3 * 8] = {
  4359. 0xf0, 0xf0, 0xf0, 0x00, 0x00, 0x00, 0x00, 0x00,
  4360. 0x05, 0x02, 0x02, 0x00, 0x00, 0x00, 0x00, 0x00,
  4361. 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00
  4362. };
  4363. static const u8 cs100[2 * 8] = {
  4364. 0xc4, 0x04, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00,
  4365. 0xc4, 0x04, 0x84, 0x00, 0x00, 0x00, 0x00, 0x00
  4366. };
  4367. /* VGA enable */
  4368. reg = inSISREG(SISVGAENABLE) | 0x01;
  4369. outSISREG(SISVGAENABLE, reg);
  4370. /* Misc */
  4371. reg = inSISREG(SISMISCR) | 0x01;
  4372. outSISREG(SISMISCW, reg);
  4373. /* Unlock SR */
  4374. outSISIDXREG(SISSR, 0x05, 0x86);
  4375. inSISIDXREG(SISSR, 0x05, reg);
  4376. if(reg != 0xa1)
  4377. return 0;
  4378. /* Clear some regs */
  4379. for(i = 0; i < 0x22; i++) {
  4380. if(0x06 + i == 0x20) continue;
  4381. outSISIDXREG(SISSR, 0x06 + i, 0x00);
  4382. }
  4383. for(i = 0; i < 0x0b; i++) {
  4384. outSISIDXREG(SISSR, 0x31 + i, 0x00);
  4385. }
  4386. for(i = 0; i < 0x10; i++) {
  4387. outSISIDXREG(SISCR, 0x30 + i, 0x00);
  4388. }
  4389. ptr = cs78;
  4390. if(ivideo->haveXGIROM) {
  4391. ptr = (const u8 *)&bios[0x78];
  4392. }
  4393. for(i = 0; i < 3; i++) {
  4394. outSISIDXREG(SISSR, 0x23 + i, ptr[i]);
  4395. }
  4396. ptr = cs76;
  4397. if(ivideo->haveXGIROM) {
  4398. ptr = (const u8 *)&bios[0x76];
  4399. }
  4400. for(i = 0; i < 2; i++) {
  4401. outSISIDXREG(SISSR, 0x21 + i, ptr[i]);
  4402. }
  4403. v1 = 0x18; v2 = 0x00;
  4404. if(ivideo->haveXGIROM) {
  4405. v1 = bios[0x74];
  4406. v2 = bios[0x75];
  4407. }
  4408. outSISIDXREG(SISSR, 0x07, v1);
  4409. outSISIDXREG(SISSR, 0x11, 0x0f);
  4410. outSISIDXREG(SISSR, 0x1f, v2);
  4411. /* PCI linear mode, RelIO enabled, A0000 decoding disabled */
  4412. outSISIDXREG(SISSR, 0x20, 0x80 | 0x20 | 0x04);
  4413. outSISIDXREG(SISSR, 0x27, 0x74);
  4414. ptr = cs7b;
  4415. if(ivideo->haveXGIROM) {
  4416. ptr = (const u8 *)&bios[0x7b];
  4417. }
  4418. for(i = 0; i < 3; i++) {
  4419. outSISIDXREG(SISSR, 0x31 + i, ptr[i]);
  4420. }
  4421. if(ivideo->chip == XGI_40) {
  4422. if(ivideo->revision_id == 2) {
  4423. setSISIDXREG(SISSR, 0x3b, 0x3f, 0xc0);
  4424. }
  4425. outSISIDXREG(SISCR, 0x7d, 0xfe);
  4426. outSISIDXREG(SISCR, 0x7e, 0x0f);
  4427. }
  4428. if(ivideo->revision_id == 0) { /* 40 *and* 20? */
  4429. andSISIDXREG(SISCR, 0x58, 0xd7);
  4430. inSISIDXREG(SISCR, 0xcb, reg);
  4431. if(reg & 0x20) {
  4432. setSISIDXREG(SISCR, 0x58, 0xd7, (reg & 0x10) ? 0x08 : 0x20); /* =0x28 Z7 ? */
  4433. }
  4434. }
  4435. reg = (ivideo->chip == XGI_40) ? 0x20 : 0x00;
  4436. setSISIDXREG(SISCR, 0x38, 0x1f, reg);
  4437. if(ivideo->chip == XGI_20) {
  4438. outSISIDXREG(SISSR, 0x36, 0x70);
  4439. } else {
  4440. outSISIDXREG(SISVID, 0x00, 0x86);
  4441. outSISIDXREG(SISVID, 0x32, 0x00);
  4442. outSISIDXREG(SISVID, 0x30, 0x00);
  4443. outSISIDXREG(SISVID, 0x32, 0x01);
  4444. outSISIDXREG(SISVID, 0x30, 0x00);
  4445. andSISIDXREG(SISVID, 0x2f, 0xdf);
  4446. andSISIDXREG(SISCAP, 0x00, 0x3f);
  4447. outSISIDXREG(SISPART1, 0x2f, 0x01);
  4448. outSISIDXREG(SISPART1, 0x00, 0x00);
  4449. outSISIDXREG(SISPART1, 0x02, bios[0x7e]);
  4450. outSISIDXREG(SISPART1, 0x2e, 0x08);
  4451. andSISIDXREG(SISPART1, 0x35, 0x7f);
  4452. andSISIDXREG(SISPART1, 0x50, 0xfe);
  4453. inSISIDXREG(SISPART4, 0x00, reg);
  4454. if(reg == 1 || reg == 2) {
  4455. outSISIDXREG(SISPART2, 0x00, 0x1c);
  4456. outSISIDXREG(SISPART4, 0x0d, bios[0x7f]);
  4457. outSISIDXREG(SISPART4, 0x0e, bios[0x80]);
  4458. outSISIDXREG(SISPART4, 0x10, bios[0x81]);
  4459. andSISIDXREG(SISPART4, 0x0f, 0x3f);
  4460. inSISIDXREG(SISPART4, 0x01, reg);
  4461. if((reg & 0xf0) >= 0xb0) {
  4462. inSISIDXREG(SISPART4, 0x23, reg);
  4463. if(reg & 0x20) reg |= 0x40;
  4464. outSISIDXREG(SISPART4, 0x23, reg);
  4465. reg = (reg & 0x20) ? 0x02 : 0x00;
  4466. setSISIDXREG(SISPART1, 0x1e, 0xfd, reg);
  4467. }
  4468. }
  4469. v1 = bios[0x77];
  4470. inSISIDXREG(SISSR, 0x3b, reg);
  4471. if(reg & 0x02) {
  4472. inSISIDXREG(SISSR, 0x3a, reg);
  4473. v2 = (reg & 0x30) >> 3;
  4474. if(!(v2 & 0x04)) v2 ^= 0x02;
  4475. inSISIDXREG(SISSR, 0x39, reg);
  4476. if(reg & 0x80) v2 |= 0x80;
  4477. v2 |= 0x01;
  4478. if((mypdev = SIS_PCI_GET_DEVICE(PCI_VENDOR_ID_SI, 0x0730, NULL))) {
  4479. SIS_PCI_PUT_DEVICE(mypdev);
  4480. if(((v2 & 0x06) == 2) || ((v2 & 0x06) == 4))
  4481. v2 &= 0xf9;
  4482. v2 |= 0x08;
  4483. v1 &= 0xfe;
  4484. } else {
  4485. mypdev = SIS_PCI_GET_DEVICE(PCI_VENDOR_ID_SI, 0x0735, NULL);
  4486. if(!mypdev)
  4487. mypdev = SIS_PCI_GET_DEVICE(PCI_VENDOR_ID_SI, 0x0645, NULL);
  4488. if(!mypdev)
  4489. mypdev = SIS_PCI_GET_DEVICE(PCI_VENDOR_ID_SI, 0x0650, NULL);
  4490. if(mypdev) {
  4491. pci_read_config_dword(mypdev, 0x94, &regd);
  4492. regd &= 0xfffffeff;
  4493. pci_write_config_dword(mypdev, 0x94, regd);
  4494. v1 &= 0xfe;
  4495. SIS_PCI_PUT_DEVICE(mypdev);
  4496. } else if(sisfb_find_host_bridge(ivideo, pdev, PCI_VENDOR_ID_SI)) {
  4497. v1 &= 0xfe;
  4498. } else if(sisfb_find_host_bridge(ivideo, pdev, 0x1106) ||
  4499. sisfb_find_host_bridge(ivideo, pdev, 0x1022) ||
  4500. sisfb_find_host_bridge(ivideo, pdev, 0x700e) ||
  4501. sisfb_find_host_bridge(ivideo, pdev, 0x10de)) {
  4502. if((v2 & 0x06) == 4)
  4503. v2 ^= 0x06;
  4504. v2 |= 0x08;
  4505. }
  4506. }
  4507. setSISIDXREG(SISCR, 0x5f, 0xf0, v2);
  4508. }
  4509. outSISIDXREG(SISSR, 0x22, v1);
  4510. if(ivideo->revision_id == 2) {
  4511. inSISIDXREG(SISSR, 0x3b, v1);
  4512. inSISIDXREG(SISSR, 0x3a, v2);
  4513. regd = bios[0x90 + 3] | (bios[0x90 + 4] << 8);
  4514. if( (!(v1 & 0x02)) && (v2 & 0x30) && (regd < 0xcf) )
  4515. setSISIDXREG(SISCR, 0x5f, 0xf1, 0x01);
  4516. if((mypdev = SIS_PCI_GET_DEVICE(0x10de, 0x01e0, NULL))) {
  4517. /* TODO: set CR5f &0xf1 | 0x01 for version 6570
  4518. * of nforce 2 ROM
  4519. */
  4520. if(0)
  4521. setSISIDXREG(SISCR, 0x5f, 0xf1, 0x01);
  4522. SIS_PCI_PUT_DEVICE(mypdev);
  4523. }
  4524. }
  4525. v1 = 0x30;
  4526. inSISIDXREG(SISSR, 0x3b, reg);
  4527. inSISIDXREG(SISCR, 0x5f, v2);
  4528. if((!(reg & 0x02)) && (v2 & 0x0e))
  4529. v1 |= 0x08;
  4530. outSISIDXREG(SISSR, 0x27, v1);
  4531. if(bios[0x64] & 0x01) {
  4532. setSISIDXREG(SISCR, 0x5f, 0xf0, bios[0x64]);
  4533. }
  4534. v1 = bios[0x4f7];
  4535. pci_read_config_dword(pdev, 0x50, &regd);
  4536. regd = (regd >> 20) & 0x0f;
  4537. if(regd == 1) {
  4538. v1 &= 0xfc;
  4539. orSISIDXREG(SISCR, 0x5f, 0x08);
  4540. }
  4541. outSISIDXREG(SISCR, 0x48, v1);
  4542. setSISIDXREG(SISCR, 0x47, 0x04, bios[0x4f6] & 0xfb);
  4543. setSISIDXREG(SISCR, 0x49, 0xf0, bios[0x4f8] & 0x0f);
  4544. setSISIDXREG(SISCR, 0x4a, 0x60, bios[0x4f9] & 0x9f);
  4545. setSISIDXREG(SISCR, 0x4b, 0x08, bios[0x4fa] & 0xf7);
  4546. setSISIDXREG(SISCR, 0x4c, 0x80, bios[0x4fb] & 0x7f);
  4547. outSISIDXREG(SISCR, 0x70, bios[0x4fc]);
  4548. setSISIDXREG(SISCR, 0x71, 0xf0, bios[0x4fd] & 0x0f);
  4549. outSISIDXREG(SISCR, 0x74, 0xd0);
  4550. setSISIDXREG(SISCR, 0x74, 0xcf, bios[0x4fe] & 0x30);
  4551. setSISIDXREG(SISCR, 0x75, 0xe0, bios[0x4ff] & 0x1f);
  4552. setSISIDXREG(SISCR, 0x76, 0xe0, bios[0x500] & 0x1f);
  4553. v1 = bios[0x501];
  4554. if((mypdev = SIS_PCI_GET_DEVICE(0x8086, 0x2530, NULL))) {
  4555. v1 = 0xf0;
  4556. SIS_PCI_PUT_DEVICE(mypdev);
  4557. }
  4558. outSISIDXREG(SISCR, 0x77, v1);
  4559. }
  4560. /* RAM type */
  4561. regb = 0; /* ! */
  4562. v1 = 0xff;
  4563. if(ivideo->haveXGIROM) {
  4564. v1 = bios[0x140 + regb];
  4565. }
  4566. outSISIDXREG(SISCR, 0x6d, v1);
  4567. ptr = cs128;
  4568. if(ivideo->haveXGIROM) {
  4569. ptr = (const u8 *)&bios[0x128];
  4570. }
  4571. for(i = 0, j = 0; i < 3; i++, j += 8) {
  4572. outSISIDXREG(SISCR, 0x68 + i, ptr[j + regb]);
  4573. }
  4574. ptr = cs31a;
  4575. ptr2 = cs33a;
  4576. if(ivideo->haveXGIROM) {
  4577. index = (ivideo->chip == XGI_20) ? 0x31a : 0x3a6;
  4578. ptr = (const u8 *)&bios[index];
  4579. ptr2 = (const u8 *)&bios[index + 0x20];
  4580. }
  4581. for(i = 0; i < 2; i++) {
  4582. if(i == 0) {
  4583. regd = le32_to_cpu(((u32 *)ptr)[regb]);
  4584. rega = 0x6b;
  4585. } else {
  4586. regd = le32_to_cpu(((u32 *)ptr2)[regb]);
  4587. rega = 0x6e;
  4588. }
  4589. reg = 0x00;
  4590. for(j = 0; j < 16; j++) {
  4591. reg &= 0xf3;
  4592. if(regd & 0x01) reg |= 0x04;
  4593. if(regd & 0x02) reg |= 0x08;
  4594. regd >>= 2;
  4595. outSISIDXREG(SISCR, rega, reg);
  4596. inSISIDXREG(SISCR, rega, reg);
  4597. inSISIDXREG(SISCR, rega, reg);
  4598. reg += 0x10;
  4599. }
  4600. }
  4601. andSISIDXREG(SISCR, 0x6e, 0xfc);
  4602. ptr = NULL;
  4603. if(ivideo->haveXGIROM) {
  4604. index = (ivideo->chip == XGI_20) ? 0x35a : 0x3e6;
  4605. ptr = (const u8 *)&bios[index];
  4606. }
  4607. for(i = 0; i < 4; i++) {
  4608. setSISIDXREG(SISCR, 0x6e, 0xfc, i);
  4609. reg = 0x00;
  4610. for(j = 0; j < 2; j++) {
  4611. regd = 0;
  4612. if(ptr) {
  4613. regd = le32_to_cpu(((u32 *)ptr)[regb * 8]);
  4614. ptr += 4;
  4615. }
  4616. /* reg = 0x00; */
  4617. for(k = 0; k < 16; k++) {
  4618. reg &= 0xfc;
  4619. if(regd & 0x01) reg |= 0x01;
  4620. if(regd & 0x02) reg |= 0x02;
  4621. regd >>= 2;
  4622. outSISIDXREG(SISCR, 0x6f, reg);
  4623. inSISIDXREG(SISCR, 0x6f, reg);
  4624. inSISIDXREG(SISCR, 0x6f, reg);
  4625. reg += 0x08;
  4626. }
  4627. }
  4628. }
  4629. ptr = cs148;
  4630. if(ivideo->haveXGIROM) {
  4631. ptr = (const u8 *)&bios[0x148];
  4632. }
  4633. for(i = 0, j = 0; i < 2; i++, j += 8) {
  4634. outSISIDXREG(SISCR, 0x80 + i, ptr[j + regb]);
  4635. }
  4636. andSISIDXREG(SISCR, 0x89, 0x8f);
  4637. ptr = cs45a;
  4638. if(ivideo->haveXGIROM) {
  4639. index = (ivideo->chip == XGI_20) ? 0x45a : 0x4e6;
  4640. ptr = (const u8 *)&bios[index];
  4641. }
  4642. regd = le16_to_cpu(((const u16 *)ptr)[regb]);
  4643. reg = 0x80;
  4644. for(i = 0; i < 5; i++) {
  4645. reg &= 0xfc;
  4646. if(regd & 0x01) reg |= 0x01;
  4647. if(regd & 0x02) reg |= 0x02;
  4648. regd >>= 2;
  4649. outSISIDXREG(SISCR, 0x89, reg);
  4650. inSISIDXREG(SISCR, 0x89, reg);
  4651. inSISIDXREG(SISCR, 0x89, reg);
  4652. reg += 0x10;
  4653. }
  4654. v1 = 0xb5; v2 = 0x20; v3 = 0xf0; v4 = 0x13;
  4655. if(ivideo->haveXGIROM) {
  4656. v1 = bios[0x118 + regb];
  4657. v2 = bios[0xf8 + regb];
  4658. v3 = bios[0x120 + regb];
  4659. v4 = bios[0x1ca];
  4660. }
  4661. outSISIDXREG(SISCR, 0x45, v1 & 0x0f);
  4662. outSISIDXREG(SISCR, 0x99, (v1 >> 4) & 0x07);
  4663. orSISIDXREG(SISCR, 0x40, v1 & 0x80);
  4664. outSISIDXREG(SISCR, 0x41, v2);
  4665. ptr = cs170;
  4666. if(ivideo->haveXGIROM) {
  4667. ptr = (const u8 *)&bios[0x170];
  4668. }
  4669. for(i = 0, j = 0; i < 7; i++, j += 8) {
  4670. outSISIDXREG(SISCR, 0x90 + i, ptr[j + regb]);
  4671. }
  4672. outSISIDXREG(SISCR, 0x59, v3);
  4673. ptr = cs1a8;
  4674. if(ivideo->haveXGIROM) {
  4675. ptr = (const u8 *)&bios[0x1a8];
  4676. }
  4677. for(i = 0, j = 0; i < 3; i++, j += 8) {
  4678. outSISIDXREG(SISCR, 0xc3 + i, ptr[j + regb]);
  4679. }
  4680. ptr = cs100;
  4681. if(ivideo->haveXGIROM) {
  4682. ptr = (const u8 *)&bios[0x100];
  4683. }
  4684. for(i = 0, j = 0; i < 2; i++, j += 8) {
  4685. outSISIDXREG(SISCR, 0x8a + i, ptr[j + regb]);
  4686. }
  4687. outSISIDXREG(SISCR, 0xcf, v4);
  4688. outSISIDXREG(SISCR, 0x83, 0x09);
  4689. outSISIDXREG(SISCR, 0x87, 0x00);
  4690. if(ivideo->chip == XGI_40) {
  4691. if( (ivideo->revision_id == 1) ||
  4692. (ivideo->revision_id == 2) ) {
  4693. outSISIDXREG(SISCR, 0x8c, 0x87);
  4694. }
  4695. }
  4696. outSISIDXREG(SISSR, 0x17, 0x00);
  4697. outSISIDXREG(SISSR, 0x1a, 0x87);
  4698. if(ivideo->chip == XGI_20) {
  4699. outSISIDXREG(SISSR, 0x15, 0x00);
  4700. outSISIDXREG(SISSR, 0x1c, 0x00);
  4701. }
  4702. ramtype = 0x00; v1 = 0x10;
  4703. if(ivideo->haveXGIROM) {
  4704. ramtype = bios[0x62];
  4705. v1 = bios[0x1d2];
  4706. }
  4707. if(!(ramtype & 0x80)) {
  4708. if(ivideo->chip == XGI_20) {
  4709. outSISIDXREG(SISCR, 0x97, v1);
  4710. inSISIDXREG(SISCR, 0x97, reg);
  4711. if(reg & 0x10) {
  4712. ramtype = (reg & 0x01) << 1;
  4713. }
  4714. } else {
  4715. inSISIDXREG(SISSR, 0x39, reg);
  4716. ramtype = reg & 0x02;
  4717. if(!(ramtype)) {
  4718. inSISIDXREG(SISSR, 0x3a, reg);
  4719. ramtype = (reg >> 1) & 0x01;
  4720. }
  4721. }
  4722. }
  4723. ramtype &= 0x07;
  4724. regb = 0; /* ! */
  4725. switch(ramtype) {
  4726. case 0:
  4727. sisfb_post_xgi_setclocks(ivideo, regb);
  4728. if((ivideo->chip == XGI_20) ||
  4729. (ivideo->revision_id == 1) ||
  4730. (ivideo->revision_id == 2)) {
  4731. v1 = cs158[regb]; v2 = cs160[regb]; v3 = cs168[regb];
  4732. if(ivideo->haveXGIROM) {
  4733. v1 = bios[regb + 0x158];
  4734. v2 = bios[regb + 0x160];
  4735. v3 = bios[regb + 0x168];
  4736. }
  4737. outSISIDXREG(SISCR, 0x82, v1);
  4738. outSISIDXREG(SISCR, 0x85, v2);
  4739. outSISIDXREG(SISCR, 0x86, v3);
  4740. } else {
  4741. outSISIDXREG(SISCR, 0x82, 0x88);
  4742. outSISIDXREG(SISCR, 0x86, 0x00);
  4743. inSISIDXREG(SISCR, 0x86, reg);
  4744. outSISIDXREG(SISCR, 0x86, 0x88);
  4745. inSISIDXREG(SISCR, 0x86, reg);
  4746. outSISIDXREG(SISCR, 0x86, bios[regb + 0x168]);
  4747. outSISIDXREG(SISCR, 0x82, 0x77);
  4748. outSISIDXREG(SISCR, 0x85, 0x00);
  4749. inSISIDXREG(SISCR, 0x85, reg);
  4750. outSISIDXREG(SISCR, 0x85, 0x88);
  4751. inSISIDXREG(SISCR, 0x85, reg);
  4752. outSISIDXREG(SISCR, 0x85, bios[regb + 0x160]);
  4753. outSISIDXREG(SISCR, 0x82, bios[regb + 0x158]);
  4754. }
  4755. if(ivideo->chip == XGI_40) {
  4756. outSISIDXREG(SISCR, 0x97, 0x00);
  4757. }
  4758. outSISIDXREG(SISCR, 0x98, 0x01);
  4759. outSISIDXREG(SISCR, 0x9a, 0x02);
  4760. outSISIDXREG(SISSR, 0x18, 0x01);
  4761. if((ivideo->chip == XGI_20) ||
  4762. (ivideo->revision_id == 2)) {
  4763. outSISIDXREG(SISSR, 0x19, 0x40);
  4764. } else {
  4765. outSISIDXREG(SISSR, 0x19, 0x20);
  4766. }
  4767. outSISIDXREG(SISSR, 0x16, 0x00);
  4768. outSISIDXREG(SISSR, 0x16, 0x80);
  4769. if((ivideo->chip == XGI_20) || (bios[0x1cb] != 0x0c)) {
  4770. sisfb_post_xgi_delay(ivideo, 0x43);
  4771. sisfb_post_xgi_delay(ivideo, 0x43);
  4772. sisfb_post_xgi_delay(ivideo, 0x43);
  4773. outSISIDXREG(SISSR, 0x18, 0x00);
  4774. if((ivideo->chip == XGI_20) ||
  4775. (ivideo->revision_id == 2)) {
  4776. outSISIDXREG(SISSR, 0x19, 0x40);
  4777. } else {
  4778. outSISIDXREG(SISSR, 0x19, 0x20);
  4779. }
  4780. } else if((ivideo->chip == XGI_40) && (bios[0x1cb] == 0x0c)) {
  4781. /* outSISIDXREG(SISSR, 0x16, 0x0c); */ /* ? */
  4782. }
  4783. outSISIDXREG(SISSR, 0x16, 0x00);
  4784. outSISIDXREG(SISSR, 0x16, 0x80);
  4785. sisfb_post_xgi_delay(ivideo, 4);
  4786. v1 = 0x31; v2 = 0x03; v3 = 0x83; v4 = 0x03; v5 = 0x83;
  4787. if(ivideo->haveXGIROM) {
  4788. v1 = bios[0xf0];
  4789. index = (ivideo->chip == XGI_20) ? 0x4b2 : 0x53e;
  4790. v2 = bios[index];
  4791. v3 = bios[index + 1];
  4792. v4 = bios[index + 2];
  4793. v5 = bios[index + 3];
  4794. }
  4795. outSISIDXREG(SISSR, 0x18, v1);
  4796. outSISIDXREG(SISSR, 0x19, ((ivideo->chip == XGI_20) ? 0x02 : 0x01));
  4797. outSISIDXREG(SISSR, 0x16, v2);
  4798. outSISIDXREG(SISSR, 0x16, v3);
  4799. sisfb_post_xgi_delay(ivideo, 0x43);
  4800. outSISIDXREG(SISSR, 0x1b, 0x03);
  4801. sisfb_post_xgi_delay(ivideo, 0x22);
  4802. outSISIDXREG(SISSR, 0x18, v1);
  4803. outSISIDXREG(SISSR, 0x19, 0x00);
  4804. outSISIDXREG(SISSR, 0x16, v4);
  4805. outSISIDXREG(SISSR, 0x16, v5);
  4806. outSISIDXREG(SISSR, 0x1b, 0x00);
  4807. break;
  4808. case 1:
  4809. outSISIDXREG(SISCR, 0x82, 0x77);
  4810. outSISIDXREG(SISCR, 0x86, 0x00);
  4811. inSISIDXREG(SISCR, 0x86, reg);
  4812. outSISIDXREG(SISCR, 0x86, 0x88);
  4813. inSISIDXREG(SISCR, 0x86, reg);
  4814. v1 = cs168[regb]; v2 = cs160[regb]; v3 = cs158[regb];
  4815. if(ivideo->haveXGIROM) {
  4816. v1 = bios[regb + 0x168];
  4817. v2 = bios[regb + 0x160];
  4818. v3 = bios[regb + 0x158];
  4819. }
  4820. outSISIDXREG(SISCR, 0x86, v1);
  4821. outSISIDXREG(SISCR, 0x82, 0x77);
  4822. outSISIDXREG(SISCR, 0x85, 0x00);
  4823. inSISIDXREG(SISCR, 0x85, reg);
  4824. outSISIDXREG(SISCR, 0x85, 0x88);
  4825. inSISIDXREG(SISCR, 0x85, reg);
  4826. outSISIDXREG(SISCR, 0x85, v2);
  4827. outSISIDXREG(SISCR, 0x82, v3);
  4828. outSISIDXREG(SISCR, 0x98, 0x01);
  4829. outSISIDXREG(SISCR, 0x9a, 0x02);
  4830. outSISIDXREG(SISSR, 0x28, 0x64);
  4831. outSISIDXREG(SISSR, 0x29, 0x63);
  4832. sisfb_post_xgi_delay(ivideo, 15);
  4833. outSISIDXREG(SISSR, 0x18, 0x00);
  4834. outSISIDXREG(SISSR, 0x19, 0x20);
  4835. outSISIDXREG(SISSR, 0x16, 0x00);
  4836. outSISIDXREG(SISSR, 0x16, 0x80);
  4837. outSISIDXREG(SISSR, 0x18, 0xc5);
  4838. outSISIDXREG(SISSR, 0x19, 0x23);
  4839. outSISIDXREG(SISSR, 0x16, 0x00);
  4840. outSISIDXREG(SISSR, 0x16, 0x80);
  4841. sisfb_post_xgi_delay(ivideo, 1);
  4842. outSISIDXREG(SISCR, 0x97,0x11);
  4843. sisfb_post_xgi_setclocks(ivideo, regb);
  4844. sisfb_post_xgi_delay(ivideo, 0x46);
  4845. outSISIDXREG(SISSR, 0x18, 0xc5);
  4846. outSISIDXREG(SISSR, 0x19, 0x23);
  4847. outSISIDXREG(SISSR, 0x16, 0x00);
  4848. outSISIDXREG(SISSR, 0x16, 0x80);
  4849. sisfb_post_xgi_delay(ivideo, 1);
  4850. outSISIDXREG(SISSR, 0x1b, 0x04);
  4851. sisfb_post_xgi_delay(ivideo, 1);
  4852. outSISIDXREG(SISSR, 0x1b, 0x00);
  4853. sisfb_post_xgi_delay(ivideo, 1);
  4854. v1 = 0x31;
  4855. if(ivideo->haveXGIROM) {
  4856. v1 = bios[0xf0];
  4857. }
  4858. outSISIDXREG(SISSR, 0x18, v1);
  4859. outSISIDXREG(SISSR, 0x19, 0x06);
  4860. outSISIDXREG(SISSR, 0x16, 0x04);
  4861. outSISIDXREG(SISSR, 0x16, 0x84);
  4862. sisfb_post_xgi_delay(ivideo, 1);
  4863. break;
  4864. default:
  4865. sisfb_post_xgi_setclocks(ivideo, regb);
  4866. if((ivideo->chip == XGI_40) &&
  4867. ((ivideo->revision_id == 1) ||
  4868. (ivideo->revision_id == 2))) {
  4869. outSISIDXREG(SISCR, 0x82, bios[regb + 0x158]);
  4870. outSISIDXREG(SISCR, 0x85, bios[regb + 0x160]);
  4871. outSISIDXREG(SISCR, 0x86, bios[regb + 0x168]);
  4872. } else {
  4873. outSISIDXREG(SISCR, 0x82, 0x88);
  4874. outSISIDXREG(SISCR, 0x86, 0x00);
  4875. inSISIDXREG(SISCR, 0x86, reg);
  4876. outSISIDXREG(SISCR, 0x86, 0x88);
  4877. outSISIDXREG(SISCR, 0x82, 0x77);
  4878. outSISIDXREG(SISCR, 0x85, 0x00);
  4879. inSISIDXREG(SISCR, 0x85, reg);
  4880. outSISIDXREG(SISCR, 0x85, 0x88);
  4881. inSISIDXREG(SISCR, 0x85, reg);
  4882. v1 = cs160[regb]; v2 = cs158[regb];
  4883. if(ivideo->haveXGIROM) {
  4884. v1 = bios[regb + 0x160];
  4885. v2 = bios[regb + 0x158];
  4886. }
  4887. outSISIDXREG(SISCR, 0x85, v1);
  4888. outSISIDXREG(SISCR, 0x82, v2);
  4889. }
  4890. if(ivideo->chip == XGI_40) {
  4891. outSISIDXREG(SISCR, 0x97, 0x11);
  4892. }
  4893. if((ivideo->chip == XGI_40) && (ivideo->revision_id == 2)) {
  4894. outSISIDXREG(SISCR, 0x98, 0x01);
  4895. } else {
  4896. outSISIDXREG(SISCR, 0x98, 0x03);
  4897. }
  4898. outSISIDXREG(SISCR, 0x9a, 0x02);
  4899. if(ivideo->chip == XGI_40) {
  4900. outSISIDXREG(SISSR, 0x18, 0x01);
  4901. } else {
  4902. outSISIDXREG(SISSR, 0x18, 0x00);
  4903. }
  4904. outSISIDXREG(SISSR, 0x19, 0x40);
  4905. outSISIDXREG(SISSR, 0x16, 0x00);
  4906. outSISIDXREG(SISSR, 0x16, 0x80);
  4907. if((ivideo->chip == XGI_40) && (bios[0x1cb] != 0x0c)) {
  4908. sisfb_post_xgi_delay(ivideo, 0x43);
  4909. sisfb_post_xgi_delay(ivideo, 0x43);
  4910. sisfb_post_xgi_delay(ivideo, 0x43);
  4911. outSISIDXREG(SISSR, 0x18, 0x00);
  4912. outSISIDXREG(SISSR, 0x19, 0x40);
  4913. outSISIDXREG(SISSR, 0x16, 0x00);
  4914. outSISIDXREG(SISSR, 0x16, 0x80);
  4915. }
  4916. sisfb_post_xgi_delay(ivideo, 4);
  4917. v1 = 0x31;
  4918. if(ivideo->haveXGIROM) {
  4919. v1 = bios[0xf0];
  4920. }
  4921. outSISIDXREG(SISSR, 0x18, v1);
  4922. outSISIDXREG(SISSR, 0x19, 0x01);
  4923. if(ivideo->chip == XGI_40) {
  4924. outSISIDXREG(SISSR, 0x16, bios[0x53e]);
  4925. outSISIDXREG(SISSR, 0x16, bios[0x53f]);
  4926. } else {
  4927. outSISIDXREG(SISSR, 0x16, 0x05);
  4928. outSISIDXREG(SISSR, 0x16, 0x85);
  4929. }
  4930. sisfb_post_xgi_delay(ivideo, 0x43);
  4931. if(ivideo->chip == XGI_40) {
  4932. outSISIDXREG(SISSR, 0x1b, 0x01);
  4933. } else {
  4934. outSISIDXREG(SISSR, 0x1b, 0x03);
  4935. }
  4936. sisfb_post_xgi_delay(ivideo, 0x22);
  4937. outSISIDXREG(SISSR, 0x18, v1);
  4938. outSISIDXREG(SISSR, 0x19, 0x00);
  4939. if(ivideo->chip == XGI_40) {
  4940. outSISIDXREG(SISSR, 0x16, bios[0x540]);
  4941. outSISIDXREG(SISSR, 0x16, bios[0x541]);
  4942. } else {
  4943. outSISIDXREG(SISSR, 0x16, 0x05);
  4944. outSISIDXREG(SISSR, 0x16, 0x85);
  4945. }
  4946. outSISIDXREG(SISSR, 0x1b, 0x00);
  4947. }
  4948. regb = 0; /* ! */
  4949. v1 = 0x03;
  4950. if(ivideo->haveXGIROM) {
  4951. v1 = bios[0x110 + regb];
  4952. }
  4953. outSISIDXREG(SISSR, 0x1b, v1);
  4954. /* RAM size */
  4955. v1 = 0x00; v2 = 0x00;
  4956. if(ivideo->haveXGIROM) {
  4957. v1 = bios[0x62];
  4958. v2 = bios[0x63];
  4959. }
  4960. regb = 0; /* ! */
  4961. regd = 1 << regb;
  4962. if((v1 & 0x40) && (v2 & regd) && ivideo->haveXGIROM) {
  4963. outSISIDXREG(SISSR, 0x13, bios[regb + 0xe0]);
  4964. outSISIDXREG(SISSR, 0x14, bios[regb + 0xe0 + 8]);
  4965. } else {
  4966. /* Set default mode, don't clear screen */
  4967. ivideo->SiS_Pr.SiS_UseOEM = FALSE;
  4968. SiS_SetEnableDstn(&ivideo->SiS_Pr, FALSE);
  4969. SiS_SetEnableFstn(&ivideo->SiS_Pr, FALSE);
  4970. ivideo->curFSTN = ivideo->curDSTN = 0;
  4971. ivideo->SiS_Pr.VideoMemorySize = 8 << 20;
  4972. SiSSetMode(&ivideo->SiS_Pr, 0x2e | 0x80);
  4973. outSISIDXREG(SISSR, 0x05, 0x86);
  4974. /* Disable read-cache */
  4975. andSISIDXREG(SISSR, 0x21, 0xdf);
  4976. sisfb_post_xgi_ramsize(ivideo);
  4977. /* Enable read-cache */
  4978. orSISIDXREG(SISSR, 0x21, 0x20);
  4979. }
  4980. #if 0
  4981. printk(KERN_DEBUG "-----------------\n");
  4982. for(i = 0; i < 0xff; i++) {
  4983. inSISIDXREG(SISCR, i, reg);
  4984. printk(KERN_DEBUG "CR%02x(%x) = 0x%02x\n", i, SISCR, reg);
  4985. }
  4986. for(i = 0; i < 0x40; i++) {
  4987. inSISIDXREG(SISSR, i, reg);
  4988. printk(KERN_DEBUG "SR%02x(%x) = 0x%02x\n", i, SISSR, reg);
  4989. }
  4990. printk(KERN_DEBUG "-----------------\n");
  4991. #endif
  4992. /* Sense CRT1 */
  4993. if(ivideo->chip == XGI_20) {
  4994. orSISIDXREG(SISCR, 0x32, 0x20);
  4995. } else {
  4996. inSISIDXREG(SISPART4, 0x00, reg);
  4997. if((reg == 1) || (reg == 2)) {
  4998. sisfb_sense_crt1(ivideo);
  4999. } else {
  5000. orSISIDXREG(SISCR, 0x32, 0x20);
  5001. }
  5002. }
  5003. /* Set default mode, don't clear screen */
  5004. ivideo->SiS_Pr.SiS_UseOEM = FALSE;
  5005. SiS_SetEnableDstn(&ivideo->SiS_Pr, FALSE);
  5006. SiS_SetEnableFstn(&ivideo->SiS_Pr, FALSE);
  5007. ivideo->curFSTN = ivideo->curDSTN = 0;
  5008. SiSSetMode(&ivideo->SiS_Pr, 0x2e | 0x80);
  5009. outSISIDXREG(SISSR, 0x05, 0x86);
  5010. /* Display off */
  5011. orSISIDXREG(SISSR, 0x01, 0x20);
  5012. /* Save mode number in CR34 */
  5013. outSISIDXREG(SISCR, 0x34, 0x2e);
  5014. /* Let everyone know what the current mode is */
  5015. ivideo->modeprechange = 0x2e;
  5016. if(ivideo->chip == XGI_40) {
  5017. inSISIDXREG(SISCR, 0xca, reg);
  5018. inSISIDXREG(SISCR, 0xcc, v1);
  5019. if((reg & 0x10) && (!(v1 & 0x04))) {
  5020. printk(KERN_ERR
  5021. "sisfb: Please connect power to the card.\n");
  5022. return 0;
  5023. }
  5024. }
  5025. return 1;
  5026. }
  5027. #endif
  5028. static int __devinit
  5029. sisfb_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  5030. {
  5031. struct sisfb_chip_info *chipinfo = &sisfb_chip_info[ent->driver_data];
  5032. struct sis_video_info *ivideo = NULL;
  5033. struct fb_info *sis_fb_info = NULL;
  5034. u16 reg16;
  5035. u8 reg;
  5036. int i, ret;
  5037. if(sisfb_off)
  5038. return -ENXIO;
  5039. sis_fb_info = framebuffer_alloc(sizeof(*ivideo), &pdev->dev);
  5040. if(!sis_fb_info)
  5041. return -ENOMEM;
  5042. ivideo = (struct sis_video_info *)sis_fb_info->par;
  5043. ivideo->memyselfandi = sis_fb_info;
  5044. ivideo->sisfb_id = SISFB_ID;
  5045. if(card_list == NULL) {
  5046. ivideo->cardnumber = 0;
  5047. } else {
  5048. struct sis_video_info *countvideo = card_list;
  5049. ivideo->cardnumber = 1;
  5050. while((countvideo = countvideo->next) != 0)
  5051. ivideo->cardnumber++;
  5052. }
  5053. strncpy(ivideo->myid, chipinfo->chip_name, 30);
  5054. ivideo->warncount = 0;
  5055. ivideo->chip_id = pdev->device;
  5056. ivideo->chip_vendor = pdev->vendor;
  5057. pci_read_config_byte(pdev, PCI_REVISION_ID, &ivideo->revision_id);
  5058. ivideo->SiS_Pr.ChipRevision = ivideo->revision_id;
  5059. pci_read_config_word(pdev, PCI_COMMAND, &reg16);
  5060. ivideo->sisvga_enabled = reg16 & 0x01;
  5061. ivideo->pcibus = pdev->bus->number;
  5062. ivideo->pcislot = PCI_SLOT(pdev->devfn);
  5063. ivideo->pcifunc = PCI_FUNC(pdev->devfn);
  5064. ivideo->subsysvendor = pdev->subsystem_vendor;
  5065. ivideo->subsysdevice = pdev->subsystem_device;
  5066. #ifdef SIS_OLD_CONFIG_COMPAT
  5067. ivideo->ioctl32registered = 0;
  5068. #endif
  5069. #ifndef MODULE
  5070. if(sisfb_mode_idx == -1) {
  5071. sisfb_get_vga_mode_from_kernel();
  5072. }
  5073. #endif
  5074. ivideo->chip = chipinfo->chip;
  5075. ivideo->sisvga_engine = chipinfo->vgaengine;
  5076. ivideo->hwcursor_size = chipinfo->hwcursor_size;
  5077. ivideo->CRT2_write_enable = chipinfo->CRT2_write_enable;
  5078. ivideo->mni = chipinfo->mni;
  5079. ivideo->detectedpdc = 0xff;
  5080. ivideo->detectedpdca = 0xff;
  5081. ivideo->detectedlcda = 0xff;
  5082. ivideo->sisfb_thismonitor.datavalid = FALSE;
  5083. ivideo->current_base = 0;
  5084. ivideo->engineok = 0;
  5085. ivideo->sisfb_was_boot_device = 0;
  5086. #if (LINUX_VERSION_CODE >= KERNEL_VERSION(2,6,12))
  5087. if(pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW) {
  5088. if(ivideo->sisvga_enabled)
  5089. ivideo->sisfb_was_boot_device = 1;
  5090. else {
  5091. printk(KERN_DEBUG "sisfb: PCI device is disabled, "
  5092. "but marked as boot video device ???\n");
  5093. printk(KERN_DEBUG "sisfb: I will not accept this "
  5094. "as the primary VGA device\n");
  5095. }
  5096. }
  5097. #endif
  5098. ivideo->sisfb_parm_mem = sisfb_parm_mem;
  5099. ivideo->sisfb_accel = sisfb_accel;
  5100. ivideo->sisfb_ypan = sisfb_ypan;
  5101. ivideo->sisfb_max = sisfb_max;
  5102. ivideo->sisfb_userom = sisfb_userom;
  5103. ivideo->sisfb_useoem = sisfb_useoem;
  5104. ivideo->sisfb_mode_idx = sisfb_mode_idx;
  5105. ivideo->sisfb_parm_rate = sisfb_parm_rate;
  5106. ivideo->sisfb_crt1off = sisfb_crt1off;
  5107. ivideo->sisfb_forcecrt1 = sisfb_forcecrt1;
  5108. ivideo->sisfb_crt2type = sisfb_crt2type;
  5109. ivideo->sisfb_crt2flags = sisfb_crt2flags;
  5110. /* pdc(a), scalelcd, special timing, lvdshl handled below */
  5111. ivideo->sisfb_dstn = sisfb_dstn;
  5112. ivideo->sisfb_fstn = sisfb_fstn;
  5113. ivideo->sisfb_tvplug = sisfb_tvplug;
  5114. ivideo->sisfb_tvstd = sisfb_tvstd;
  5115. ivideo->tvxpos = sisfb_tvxposoffset;
  5116. ivideo->tvypos = sisfb_tvyposoffset;
  5117. ivideo->sisfb_nocrt2rate = sisfb_nocrt2rate;
  5118. ivideo->refresh_rate = 0;
  5119. if(ivideo->sisfb_parm_rate != -1) {
  5120. ivideo->refresh_rate = ivideo->sisfb_parm_rate;
  5121. }
  5122. ivideo->SiS_Pr.UsePanelScaler = sisfb_scalelcd;
  5123. ivideo->SiS_Pr.CenterScreen = -1;
  5124. ivideo->SiS_Pr.SiS_CustomT = sisfb_specialtiming;
  5125. ivideo->SiS_Pr.LVDSHL = sisfb_lvdshl;
  5126. ivideo->SiS_Pr.SiS_Backup70xx = 0xff;
  5127. ivideo->SiS_Pr.SiS_CHOverScan = -1;
  5128. ivideo->SiS_Pr.SiS_ChSW = FALSE;
  5129. ivideo->SiS_Pr.SiS_UseLCDA = FALSE;
  5130. ivideo->SiS_Pr.HaveEMI = FALSE;
  5131. ivideo->SiS_Pr.HaveEMILCD = FALSE;
  5132. ivideo->SiS_Pr.OverruleEMI = FALSE;
  5133. ivideo->SiS_Pr.SiS_SensibleSR11 = FALSE;
  5134. ivideo->SiS_Pr.SiS_MyCR63 = 0x63;
  5135. ivideo->SiS_Pr.PDC = -1;
  5136. ivideo->SiS_Pr.PDCA = -1;
  5137. ivideo->SiS_Pr.DDCPortMixup = FALSE;
  5138. #ifdef CONFIG_FB_SIS_315
  5139. if(ivideo->chip >= SIS_330) {
  5140. ivideo->SiS_Pr.SiS_MyCR63 = 0x53;
  5141. if(ivideo->chip >= SIS_661) {
  5142. ivideo->SiS_Pr.SiS_SensibleSR11 = TRUE;
  5143. }
  5144. }
  5145. #endif
  5146. memcpy(&ivideo->default_var, &my_default_var, sizeof(my_default_var));
  5147. pci_set_drvdata(pdev, ivideo);
  5148. /* Patch special cases */
  5149. if((ivideo->nbridge = sisfb_get_northbridge(ivideo->chip))) {
  5150. switch(ivideo->nbridge->device) {
  5151. #ifdef CONFIG_FB_SIS_300
  5152. case PCI_DEVICE_ID_SI_730:
  5153. ivideo->chip = SIS_730;
  5154. strcpy(ivideo->myid, "SiS 730");
  5155. break;
  5156. #endif
  5157. #ifdef CONFIG_FB_SIS_315
  5158. case PCI_DEVICE_ID_SI_651:
  5159. /* ivideo->chip is ok */
  5160. strcpy(ivideo->myid, "SiS 651");
  5161. break;
  5162. case PCI_DEVICE_ID_SI_740:
  5163. ivideo->chip = SIS_740;
  5164. strcpy(ivideo->myid, "SiS 740");
  5165. break;
  5166. case PCI_DEVICE_ID_SI_661:
  5167. ivideo->chip = SIS_661;
  5168. strcpy(ivideo->myid, "SiS 661");
  5169. break;
  5170. case PCI_DEVICE_ID_SI_741:
  5171. ivideo->chip = SIS_741;
  5172. strcpy(ivideo->myid, "SiS 741");
  5173. break;
  5174. case PCI_DEVICE_ID_SI_760:
  5175. ivideo->chip = SIS_760;
  5176. strcpy(ivideo->myid, "SiS 760");
  5177. break;
  5178. case PCI_DEVICE_ID_SI_761:
  5179. ivideo->chip = SIS_761;
  5180. strcpy(ivideo->myid, "SiS 761");
  5181. break;
  5182. #endif
  5183. default:
  5184. break;
  5185. }
  5186. }
  5187. ivideo->SiS_Pr.ChipType = ivideo->chip;
  5188. ivideo->SiS_Pr.ivideo = (void *)ivideo;
  5189. #ifdef CONFIG_FB_SIS_315
  5190. if((ivideo->SiS_Pr.ChipType == SIS_315PRO) ||
  5191. (ivideo->SiS_Pr.ChipType == SIS_315)) {
  5192. ivideo->SiS_Pr.ChipType = SIS_315H;
  5193. }
  5194. #endif
  5195. if(!ivideo->sisvga_enabled) {
  5196. if(pci_enable_device(pdev)) {
  5197. if(ivideo->nbridge) SIS_PCI_PUT_DEVICE(ivideo->nbridge);
  5198. pci_set_drvdata(pdev, NULL);
  5199. kfree(sis_fb_info);
  5200. return -EIO;
  5201. }
  5202. }
  5203. ivideo->video_base = pci_resource_start(pdev, 0);
  5204. ivideo->mmio_base = pci_resource_start(pdev, 1);
  5205. ivideo->mmio_size = pci_resource_len(pdev, 1);
  5206. ivideo->SiS_Pr.RelIO = pci_resource_start(pdev, 2) + 0x30;
  5207. ivideo->SiS_Pr.IOAddress = ivideo->vga_base = ivideo->SiS_Pr.RelIO;
  5208. SiSRegInit(&ivideo->SiS_Pr, ivideo->SiS_Pr.IOAddress);
  5209. #ifdef CONFIG_FB_SIS_300
  5210. /* Find PCI systems for Chrontel/GPIO communication setup */
  5211. if(ivideo->chip == SIS_630) {
  5212. i = 0;
  5213. do {
  5214. if(mychswtable[i].subsysVendor == ivideo->subsysvendor &&
  5215. mychswtable[i].subsysCard == ivideo->subsysdevice) {
  5216. ivideo->SiS_Pr.SiS_ChSW = TRUE;
  5217. printk(KERN_DEBUG "sisfb: Identified [%s %s] "
  5218. "requiring Chrontel/GPIO setup\n",
  5219. mychswtable[i].vendorName,
  5220. mychswtable[i].cardName);
  5221. ivideo->lpcdev = SIS_PCI_GET_DEVICE(PCI_VENDOR_ID_SI, 0x0008, NULL);
  5222. break;
  5223. }
  5224. i++;
  5225. } while(mychswtable[i].subsysVendor != 0);
  5226. }
  5227. #endif
  5228. #ifdef CONFIG_FB_SIS_315
  5229. if((ivideo->chip == SIS_760) && (ivideo->nbridge)) {
  5230. ivideo->lpcdev = SIS_PCI_GET_SLOT(ivideo->nbridge->bus, (2 << 3));
  5231. }
  5232. #endif
  5233. outSISIDXREG(SISSR, 0x05, 0x86);
  5234. if( (!ivideo->sisvga_enabled)
  5235. #if !defined(__i386__) && !defined(__x86_64__)
  5236. || (sisfb_resetcard)
  5237. #endif
  5238. ) {
  5239. for(i = 0x30; i <= 0x3f; i++) {
  5240. outSISIDXREG(SISCR, i, 0x00);
  5241. }
  5242. }
  5243. /* Find out about current video mode */
  5244. ivideo->modeprechange = 0x03;
  5245. inSISIDXREG(SISCR, 0x34, reg);
  5246. if(reg & 0x7f) {
  5247. ivideo->modeprechange = reg & 0x7f;
  5248. } else if(ivideo->sisvga_enabled) {
  5249. #if defined(__i386__) || defined(__x86_64__)
  5250. unsigned char SIS_IOTYPE2 *tt = ioremap(0x400, 0x100);
  5251. if(tt) {
  5252. ivideo->modeprechange = readb(tt + 0x49);
  5253. iounmap(tt);
  5254. }
  5255. #endif
  5256. }
  5257. /* Search and copy ROM image */
  5258. ivideo->bios_abase = NULL;
  5259. ivideo->SiS_Pr.VirtualRomBase = NULL;
  5260. ivideo->SiS_Pr.UseROM = FALSE;
  5261. ivideo->haveXGIROM = ivideo->SiS_Pr.SiS_XGIROM = FALSE;
  5262. if(ivideo->sisfb_userom) {
  5263. ivideo->SiS_Pr.VirtualRomBase = sisfb_find_rom(pdev);
  5264. ivideo->bios_abase = ivideo->SiS_Pr.VirtualRomBase;
  5265. ivideo->SiS_Pr.UseROM = (ivideo->SiS_Pr.VirtualRomBase) ? TRUE : FALSE;
  5266. printk(KERN_INFO "sisfb: Video ROM %sfound\n",
  5267. ivideo->SiS_Pr.UseROM ? "" : "not ");
  5268. if((ivideo->SiS_Pr.UseROM) && (ivideo->chip >= XGI_20)) {
  5269. ivideo->SiS_Pr.UseROM = FALSE;
  5270. ivideo->haveXGIROM = ivideo->SiS_Pr.SiS_XGIROM = TRUE;
  5271. if( (ivideo->revision_id == 2) &&
  5272. (!(ivideo->bios_abase[0x1d1] & 0x01)) ) {
  5273. ivideo->SiS_Pr.DDCPortMixup = TRUE;
  5274. }
  5275. }
  5276. } else {
  5277. printk(KERN_INFO "sisfb: Video ROM usage disabled\n");
  5278. }
  5279. /* Find systems for special custom timing */
  5280. if(ivideo->SiS_Pr.SiS_CustomT == CUT_NONE) {
  5281. sisfb_detect_custom_timing(ivideo);
  5282. }
  5283. /* POST card in case this has not been done by the BIOS */
  5284. if( (!ivideo->sisvga_enabled)
  5285. #if !defined(__i386__) && !defined(__x86_64__)
  5286. || (sisfb_resetcard)
  5287. #endif
  5288. ) {
  5289. #ifdef CONFIG_FB_SIS_300
  5290. if(ivideo->sisvga_engine == SIS_300_VGA) {
  5291. if(ivideo->chip == SIS_300) {
  5292. sisfb_post_sis300(pdev);
  5293. ivideo->sisfb_can_post = 1;
  5294. }
  5295. }
  5296. #endif
  5297. #ifdef CONFIG_FB_SIS_315
  5298. if(ivideo->sisvga_engine == SIS_315_VGA) {
  5299. int result = 1;
  5300. /* if((ivideo->chip == SIS_315H) ||
  5301. (ivideo->chip == SIS_315) ||
  5302. (ivideo->chip == SIS_315PRO) ||
  5303. (ivideo->chip == SIS_330)) {
  5304. sisfb_post_sis315330(pdev);
  5305. } else */ if(ivideo->chip == XGI_20) {
  5306. result = sisfb_post_xgi(pdev);
  5307. ivideo->sisfb_can_post = 1;
  5308. } else if((ivideo->chip == XGI_40) && ivideo->haveXGIROM) {
  5309. result = sisfb_post_xgi(pdev);
  5310. ivideo->sisfb_can_post = 1;
  5311. } else {
  5312. printk(KERN_INFO "sisfb: Card is not "
  5313. "POSTed and sisfb can't do this either.\n");
  5314. }
  5315. if(!result) {
  5316. printk(KERN_ERR "sisfb: Failed to POST card\n");
  5317. ret = -ENODEV;
  5318. goto error_3;
  5319. }
  5320. }
  5321. #endif
  5322. }
  5323. ivideo->sisfb_card_posted = 1;
  5324. /* Find out about RAM size */
  5325. if(sisfb_get_dram_size(ivideo)) {
  5326. printk(KERN_INFO "sisfb: Fatal error: Unable to determine VRAM size.\n");
  5327. ret = -ENODEV;
  5328. goto error_3;
  5329. }
  5330. /* Enable PCI addressing and MMIO */
  5331. if((ivideo->sisfb_mode_idx < 0) ||
  5332. ((sisbios_mode[ivideo->sisfb_mode_idx].mode_no[ivideo->mni]) != 0xFF)) {
  5333. /* Enable PCI_LINEAR_ADDRESSING and MMIO_ENABLE */
  5334. orSISIDXREG(SISSR, IND_SIS_PCI_ADDRESS_SET, (SIS_PCI_ADDR_ENABLE | SIS_MEM_MAP_IO_ENABLE));
  5335. /* Enable 2D accelerator engine */
  5336. orSISIDXREG(SISSR, IND_SIS_MODULE_ENABLE, SIS_ENABLE_2D);
  5337. }
  5338. if(sisfb_pdc != 0xff) {
  5339. if(ivideo->sisvga_engine == SIS_300_VGA)
  5340. sisfb_pdc &= 0x3c;
  5341. else
  5342. sisfb_pdc &= 0x1f;
  5343. ivideo->SiS_Pr.PDC = sisfb_pdc;
  5344. }
  5345. #ifdef CONFIG_FB_SIS_315
  5346. if(ivideo->sisvga_engine == SIS_315_VGA) {
  5347. if(sisfb_pdca != 0xff)
  5348. ivideo->SiS_Pr.PDCA = sisfb_pdca & 0x1f;
  5349. }
  5350. #endif
  5351. if(!request_mem_region(ivideo->video_base, ivideo->video_size, "sisfb FB")) {
  5352. printk(KERN_ERR "sisfb: Fatal error: Unable to reserve %dMB framebuffer memory\n",
  5353. (int)(ivideo->video_size >> 20));
  5354. printk(KERN_ERR "sisfb: Is there another framebuffer driver active?\n");
  5355. ret = -ENODEV;
  5356. goto error_3;
  5357. }
  5358. if(!request_mem_region(ivideo->mmio_base, ivideo->mmio_size, "sisfb MMIO")) {
  5359. printk(KERN_ERR "sisfb: Fatal error: Unable to reserve MMIO region\n");
  5360. ret = -ENODEV;
  5361. goto error_2;
  5362. }
  5363. ivideo->video_vbase = ioremap(ivideo->video_base, ivideo->video_size);
  5364. ivideo->SiS_Pr.VideoMemoryAddress = ivideo->video_vbase;
  5365. if(!ivideo->video_vbase) {
  5366. printk(KERN_ERR "sisfb: Fatal error: Unable to map framebuffer memory\n");
  5367. ret = -ENODEV;
  5368. goto error_1;
  5369. }
  5370. ivideo->mmio_vbase = ioremap(ivideo->mmio_base, ivideo->mmio_size);
  5371. if(!ivideo->mmio_vbase) {
  5372. printk(KERN_ERR "sisfb: Fatal error: Unable to map MMIO region\n");
  5373. ret = -ENODEV;
  5374. error_0: iounmap(ivideo->video_vbase);
  5375. error_1: release_mem_region(ivideo->video_base, ivideo->video_size);
  5376. error_2: release_mem_region(ivideo->mmio_base, ivideo->mmio_size);
  5377. error_3: vfree(ivideo->bios_abase);
  5378. if(ivideo->lpcdev)
  5379. SIS_PCI_PUT_DEVICE(ivideo->lpcdev);
  5380. if(ivideo->nbridge)
  5381. SIS_PCI_PUT_DEVICE(ivideo->nbridge);
  5382. pci_set_drvdata(pdev, NULL);
  5383. if(!ivideo->sisvga_enabled)
  5384. pci_disable_device(pdev);
  5385. kfree(sis_fb_info);
  5386. return ret;
  5387. }
  5388. printk(KERN_INFO "sisfb: Video RAM at 0x%lx, mapped to 0x%lx, size %ldk\n",
  5389. ivideo->video_base, (unsigned long)ivideo->video_vbase, ivideo->video_size / 1024);
  5390. if(ivideo->video_offset) {
  5391. printk(KERN_INFO "sisfb: Viewport offset %ldk\n",
  5392. ivideo->video_offset / 1024);
  5393. }
  5394. printk(KERN_INFO "sisfb: MMIO at 0x%lx, mapped to 0x%lx, size %ldk\n",
  5395. ivideo->mmio_base, (unsigned long)ivideo->mmio_vbase, ivideo->mmio_size / 1024);
  5396. /* Determine the size of the command queue */
  5397. if(ivideo->sisvga_engine == SIS_300_VGA) {
  5398. ivideo->cmdQueueSize = TURBO_QUEUE_AREA_SIZE;
  5399. } else {
  5400. if(ivideo->chip == XGI_20) {
  5401. ivideo->cmdQueueSize = COMMAND_QUEUE_AREA_SIZE_Z7;
  5402. } else {
  5403. ivideo->cmdQueueSize = COMMAND_QUEUE_AREA_SIZE;
  5404. }
  5405. }
  5406. /* Engines are no longer initialized here; this is
  5407. * now done after the first mode-switch (if the
  5408. * submitted var has its acceleration flags set).
  5409. */
  5410. /* Calculate the base of the (unused) hw cursor */
  5411. ivideo->hwcursor_vbase = ivideo->video_vbase
  5412. + ivideo->video_size
  5413. - ivideo->cmdQueueSize
  5414. - ivideo->hwcursor_size;
  5415. ivideo->caps |= HW_CURSOR_CAP;
  5416. /* Initialize offscreen memory manager */
  5417. if((ivideo->havenoheap = sisfb_heap_init(ivideo))) {
  5418. printk(KERN_WARNING "sisfb: Failed to initialize offscreen memory heap\n");
  5419. }
  5420. /* Used for clearing the screen only, therefore respect our mem limit */
  5421. ivideo->SiS_Pr.VideoMemoryAddress += ivideo->video_offset;
  5422. ivideo->SiS_Pr.VideoMemorySize = ivideo->sisfb_mem;
  5423. ivideo->mtrr = -1;
  5424. ivideo->vbflags = 0;
  5425. ivideo->lcddefmodeidx = DEFAULT_LCDMODE;
  5426. ivideo->tvdefmodeidx = DEFAULT_TVMODE;
  5427. ivideo->defmodeidx = DEFAULT_MODE;
  5428. ivideo->newrom = 0;
  5429. if(ivideo->chip < XGI_20) {
  5430. if(ivideo->bios_abase) {
  5431. ivideo->newrom = SiSDetermineROMLayout661(&ivideo->SiS_Pr);
  5432. }
  5433. }
  5434. if((ivideo->sisfb_mode_idx < 0) ||
  5435. ((sisbios_mode[ivideo->sisfb_mode_idx].mode_no[ivideo->mni]) != 0xFF)) {
  5436. sisfb_sense_crt1(ivideo);
  5437. sisfb_get_VB_type(ivideo);
  5438. if(ivideo->vbflags2 & VB2_VIDEOBRIDGE) {
  5439. sisfb_detect_VB_connect(ivideo);
  5440. }
  5441. ivideo->currentvbflags = ivideo->vbflags & (VB_VIDEOBRIDGE | TV_STANDARD);
  5442. /* Decide on which CRT2 device to use */
  5443. if(ivideo->vbflags2 & VB2_VIDEOBRIDGE) {
  5444. if(ivideo->sisfb_crt2type != -1) {
  5445. if((ivideo->sisfb_crt2type == CRT2_LCD) &&
  5446. (ivideo->vbflags & CRT2_LCD)) {
  5447. ivideo->currentvbflags |= CRT2_LCD;
  5448. } else if(ivideo->sisfb_crt2type != CRT2_LCD) {
  5449. ivideo->currentvbflags |= ivideo->sisfb_crt2type;
  5450. }
  5451. } else {
  5452. /* Chrontel 700x TV detection often unreliable, therefore
  5453. * use a different default order on such machines
  5454. */
  5455. if((ivideo->sisvga_engine == SIS_300_VGA) &&
  5456. (ivideo->vbflags2 & VB2_CHRONTEL)) {
  5457. if(ivideo->vbflags & CRT2_LCD)
  5458. ivideo->currentvbflags |= CRT2_LCD;
  5459. else if(ivideo->vbflags & CRT2_TV)
  5460. ivideo->currentvbflags |= CRT2_TV;
  5461. else if(ivideo->vbflags & CRT2_VGA)
  5462. ivideo->currentvbflags |= CRT2_VGA;
  5463. } else {
  5464. if(ivideo->vbflags & CRT2_TV)
  5465. ivideo->currentvbflags |= CRT2_TV;
  5466. else if(ivideo->vbflags & CRT2_LCD)
  5467. ivideo->currentvbflags |= CRT2_LCD;
  5468. else if(ivideo->vbflags & CRT2_VGA)
  5469. ivideo->currentvbflags |= CRT2_VGA;
  5470. }
  5471. }
  5472. }
  5473. if(ivideo->vbflags & CRT2_LCD) {
  5474. sisfb_detect_lcd_type(ivideo);
  5475. }
  5476. sisfb_save_pdc_emi(ivideo);
  5477. if(!ivideo->sisfb_crt1off) {
  5478. sisfb_handle_ddc(ivideo, &ivideo->sisfb_thismonitor, 0);
  5479. } else {
  5480. if((ivideo->vbflags2 & VB2_SISTMDSBRIDGE) &&
  5481. (ivideo->vbflags & (CRT2_VGA | CRT2_LCD))) {
  5482. sisfb_handle_ddc(ivideo, &ivideo->sisfb_thismonitor, 1);
  5483. }
  5484. }
  5485. if(ivideo->sisfb_mode_idx >= 0) {
  5486. int bu = ivideo->sisfb_mode_idx;
  5487. ivideo->sisfb_mode_idx = sisfb_validate_mode(ivideo,
  5488. ivideo->sisfb_mode_idx, ivideo->currentvbflags);
  5489. if(bu != ivideo->sisfb_mode_idx) {
  5490. printk(KERN_ERR "Mode %dx%dx%d failed validation\n",
  5491. sisbios_mode[bu].xres,
  5492. sisbios_mode[bu].yres,
  5493. sisbios_mode[bu].bpp);
  5494. }
  5495. }
  5496. if(ivideo->sisfb_mode_idx < 0) {
  5497. switch(ivideo->currentvbflags & VB_DISPTYPE_DISP2) {
  5498. case CRT2_LCD:
  5499. ivideo->sisfb_mode_idx = ivideo->lcddefmodeidx;
  5500. break;
  5501. case CRT2_TV:
  5502. ivideo->sisfb_mode_idx = ivideo->tvdefmodeidx;
  5503. break;
  5504. default:
  5505. ivideo->sisfb_mode_idx = ivideo->defmodeidx;
  5506. break;
  5507. }
  5508. }
  5509. ivideo->mode_no = sisbios_mode[ivideo->sisfb_mode_idx].mode_no[ivideo->mni];
  5510. if(ivideo->refresh_rate != 0) {
  5511. sisfb_search_refresh_rate(ivideo, ivideo->refresh_rate,
  5512. ivideo->sisfb_mode_idx);
  5513. }
  5514. if(ivideo->rate_idx == 0) {
  5515. ivideo->rate_idx = sisbios_mode[ivideo->sisfb_mode_idx].rate_idx;
  5516. ivideo->refresh_rate = 60;
  5517. }
  5518. if(ivideo->sisfb_thismonitor.datavalid) {
  5519. if(!sisfb_verify_rate(ivideo, &ivideo->sisfb_thismonitor,
  5520. ivideo->sisfb_mode_idx,
  5521. ivideo->rate_idx,
  5522. ivideo->refresh_rate)) {
  5523. printk(KERN_INFO "sisfb: WARNING: Refresh rate "
  5524. "exceeds monitor specs!\n");
  5525. }
  5526. }
  5527. ivideo->video_bpp = sisbios_mode[ivideo->sisfb_mode_idx].bpp;
  5528. ivideo->video_width = sisbios_mode[ivideo->sisfb_mode_idx].xres;
  5529. ivideo->video_height = sisbios_mode[ivideo->sisfb_mode_idx].yres;
  5530. sisfb_set_vparms(ivideo);
  5531. #if LINUX_VERSION_CODE < KERNEL_VERSION(2,5,0)
  5532. /* ---------------- For 2.4: Now switch the mode ------------------ */
  5533. printk(KERN_INFO "sisfb: Setting mode %dx%dx%d (%dHz)\n",
  5534. ivideo->video_width, ivideo->video_height, ivideo->video_bpp,
  5535. ivideo->refresh_rate);
  5536. /* Determine whether or not acceleration is to be
  5537. * used. Need to know before pre/post_set_mode()
  5538. */
  5539. ivideo->accel = 0;
  5540. ivideo->default_var.accel_flags &= ~FB_ACCELF_TEXT;
  5541. if(ivideo->sisfb_accel) {
  5542. ivideo->accel = -1;
  5543. ivideo->default_var.accel_flags |= FB_ACCELF_TEXT;
  5544. }
  5545. /* Now switch the mode */
  5546. sisfb_pre_setmode(ivideo);
  5547. if(SiSSetMode(&ivideo->SiS_Pr, ivideo->mode_no) == 0) {
  5548. printk(KERN_ERR "sisfb: Fatal error: Setting mode[0x%x] failed\n",
  5549. ivideo->mode_no);
  5550. ret = -EINVAL;
  5551. iounmap(ivideo->mmio_vbase);
  5552. goto error_0;
  5553. }
  5554. outSISIDXREG(SISSR, IND_SIS_PASSWORD, SIS_PASSWORD);
  5555. sisfb_post_setmode(ivideo);
  5556. /* Maximize regardless of sisfb_max at startup */
  5557. ivideo->default_var.yres_virtual = 32767;
  5558. /* Force reset of x virtual in crtc_to_var */
  5559. ivideo->default_var.xres_virtual = 0;
  5560. /* Copy mode timing to var */
  5561. sisfb_crtc_to_var(ivideo, &ivideo->default_var);
  5562. /* Find out about screen pitch */
  5563. sisfb_calc_pitch(ivideo, &ivideo->default_var);
  5564. sisfb_set_pitch(ivideo);
  5565. /* Init the accelerator (does nothing currently) */
  5566. sisfb_initaccel(ivideo);
  5567. /* Init some fbinfo entries */
  5568. sis_fb_info->node = -1;
  5569. sis_fb_info->flags = FBINFO_FLAG_DEFAULT;
  5570. sis_fb_info->fbops = &sisfb_ops;
  5571. sis_fb_info->disp = &ivideo->sis_disp;
  5572. sis_fb_info->blank = &sisfb_blank;
  5573. sis_fb_info->switch_con = &sisfb_switch;
  5574. sis_fb_info->updatevar = &sisfb_update_var;
  5575. sis_fb_info->changevar = NULL;
  5576. strcpy(sis_fb_info->fontname, sisfb_fontname);
  5577. sisfb_set_disp(-1, &ivideo->default_var, sis_fb_info);
  5578. #else /* --------- For 2.6: Setup a somewhat sane default var ------------ */
  5579. printk(KERN_INFO "sisfb: Default mode is %dx%dx%d (%dHz)\n",
  5580. ivideo->video_width, ivideo->video_height, ivideo->video_bpp,
  5581. ivideo->refresh_rate);
  5582. /* Set up the default var according to chosen default display mode */
  5583. ivideo->default_var.xres = ivideo->default_var.xres_virtual = ivideo->video_width;
  5584. ivideo->default_var.yres = ivideo->default_var.yres_virtual = ivideo->video_height;
  5585. ivideo->default_var.bits_per_pixel = ivideo->video_bpp;
  5586. sisfb_bpp_to_var(ivideo, &ivideo->default_var);
  5587. ivideo->default_var.pixclock = (u32) (1000000000 /
  5588. sisfb_mode_rate_to_dclock(&ivideo->SiS_Pr, ivideo->mode_no, ivideo->rate_idx));
  5589. if(sisfb_mode_rate_to_ddata(&ivideo->SiS_Pr, ivideo->mode_no,
  5590. ivideo->rate_idx, &ivideo->default_var)) {
  5591. if((ivideo->default_var.vmode & FB_VMODE_MASK) == FB_VMODE_DOUBLE) {
  5592. ivideo->default_var.pixclock <<= 1;
  5593. }
  5594. }
  5595. if(ivideo->sisfb_ypan) {
  5596. /* Maximize regardless of sisfb_max at startup */
  5597. ivideo->default_var.yres_virtual =
  5598. sisfb_calc_maxyres(ivideo, &ivideo->default_var);
  5599. if(ivideo->default_var.yres_virtual < ivideo->default_var.yres) {
  5600. ivideo->default_var.yres_virtual = ivideo->default_var.yres;
  5601. }
  5602. }
  5603. sisfb_calc_pitch(ivideo, &ivideo->default_var);
  5604. ivideo->accel = 0;
  5605. if(ivideo->sisfb_accel) {
  5606. ivideo->accel = -1;
  5607. #ifdef STUPID_ACCELF_TEXT_SHIT
  5608. ivideo->default_var.accel_flags |= FB_ACCELF_TEXT;
  5609. #endif
  5610. }
  5611. sisfb_initaccel(ivideo);
  5612. #if defined(FBINFO_HWACCEL_DISABLED) && defined(FBINFO_HWACCEL_XPAN)
  5613. sis_fb_info->flags = FBINFO_DEFAULT |
  5614. FBINFO_HWACCEL_YPAN |
  5615. FBINFO_HWACCEL_XPAN |
  5616. FBINFO_HWACCEL_COPYAREA |
  5617. FBINFO_HWACCEL_FILLRECT |
  5618. ((ivideo->accel) ? 0 : FBINFO_HWACCEL_DISABLED);
  5619. #else
  5620. sis_fb_info->flags = FBINFO_FLAG_DEFAULT;
  5621. #endif
  5622. sis_fb_info->var = ivideo->default_var;
  5623. sis_fb_info->fix = ivideo->sisfb_fix;
  5624. sis_fb_info->screen_base = ivideo->video_vbase + ivideo->video_offset;
  5625. sis_fb_info->fbops = &sisfb_ops;
  5626. sisfb_get_fix(&sis_fb_info->fix, -1, sis_fb_info);
  5627. sis_fb_info->pseudo_palette = ivideo->pseudo_palette;
  5628. fb_alloc_cmap(&sis_fb_info->cmap, 256 , 0);
  5629. #endif /* 2.6 */
  5630. printk(KERN_DEBUG "sisfb: Initial vbflags 0x%x\n", (int)ivideo->vbflags);
  5631. #ifdef CONFIG_MTRR
  5632. ivideo->mtrr = mtrr_add(ivideo->video_base, ivideo->video_size,
  5633. MTRR_TYPE_WRCOMB, 1);
  5634. if(ivideo->mtrr < 0) {
  5635. printk(KERN_DEBUG "sisfb: Failed to add MTRRs\n");
  5636. }
  5637. #endif
  5638. if(register_framebuffer(sis_fb_info) < 0) {
  5639. printk(KERN_ERR "sisfb: Fatal error: Failed to register framebuffer\n");
  5640. ret = -EINVAL;
  5641. iounmap(ivideo->mmio_vbase);
  5642. goto error_0;
  5643. }
  5644. ivideo->registered = 1;
  5645. /* Enlist us */
  5646. ivideo->next = card_list;
  5647. card_list = ivideo;
  5648. #ifdef SIS_OLD_CONFIG_COMPAT
  5649. {
  5650. int ret;
  5651. /* Our ioctls are all "32/64bit compatible" */
  5652. ret = register_ioctl32_conversion(FBIO_ALLOC, NULL);
  5653. ret |= register_ioctl32_conversion(FBIO_FREE, NULL);
  5654. ret |= register_ioctl32_conversion(FBIOGET_VBLANK, NULL);
  5655. ret |= register_ioctl32_conversion(SISFB_GET_INFO_SIZE, NULL);
  5656. ret |= register_ioctl32_conversion(SISFB_GET_INFO, NULL);
  5657. ret |= register_ioctl32_conversion(SISFB_GET_TVPOSOFFSET, NULL);
  5658. ret |= register_ioctl32_conversion(SISFB_SET_TVPOSOFFSET, NULL);
  5659. ret |= register_ioctl32_conversion(SISFB_SET_LOCK, NULL);
  5660. ret |= register_ioctl32_conversion(SISFB_GET_VBRSTATUS, NULL);
  5661. ret |= register_ioctl32_conversion(SISFB_GET_AUTOMAXIMIZE, NULL);
  5662. ret |= register_ioctl32_conversion(SISFB_SET_AUTOMAXIMIZE, NULL);
  5663. ret |= register_ioctl32_conversion(SISFB_COMMAND, NULL);
  5664. if(ret)
  5665. printk(KERN_ERR
  5666. "sisfb: Error registering ioctl32 translations\n");
  5667. else
  5668. ivideo->ioctl32registered = 1;
  5669. }
  5670. #endif
  5671. printk(KERN_INFO "sisfb: 2D acceleration is %s, y-panning %s\n",
  5672. ivideo->sisfb_accel ? "enabled" : "disabled",
  5673. ivideo->sisfb_ypan ?
  5674. (ivideo->sisfb_max ? "enabled (auto-max)" :
  5675. "enabled (no auto-max)") :
  5676. "disabled");
  5677. printk(KERN_INFO "fb%d: %s frame buffer device version %d.%d.%d\n",
  5678. sis_fb_info->node, ivideo->myid, VER_MAJOR, VER_MINOR, VER_LEVEL);
  5679. printk(KERN_INFO "sisfb: Copyright (C) 2001-2005 Thomas Winischhofer\n");
  5680. } /* if mode = "none" */
  5681. return 0;
  5682. }
  5683. /*****************************************************/
  5684. /* PCI DEVICE HANDLING */
  5685. /*****************************************************/
  5686. static void __devexit sisfb_remove(struct pci_dev *pdev)
  5687. {
  5688. struct sis_video_info *ivideo = pci_get_drvdata(pdev);
  5689. struct fb_info *sis_fb_info = ivideo->memyselfandi;
  5690. int registered = ivideo->registered;
  5691. int modechanged = ivideo->modechanged;
  5692. #ifdef SIS_OLD_CONFIG_COMPAT
  5693. if(ivideo->ioctl32registered) {
  5694. int ret;
  5695. ret = unregister_ioctl32_conversion(FBIO_ALLOC);
  5696. ret |= unregister_ioctl32_conversion(FBIO_FREE);
  5697. ret |= unregister_ioctl32_conversion(FBIOGET_VBLANK);
  5698. ret |= unregister_ioctl32_conversion(SISFB_GET_INFO_SIZE);
  5699. ret |= unregister_ioctl32_conversion(SISFB_GET_INFO);
  5700. ret |= unregister_ioctl32_conversion(SISFB_GET_TVPOSOFFSET);
  5701. ret |= unregister_ioctl32_conversion(SISFB_SET_TVPOSOFFSET);
  5702. ret |= unregister_ioctl32_conversion(SISFB_SET_LOCK);
  5703. ret |= unregister_ioctl32_conversion(SISFB_GET_VBRSTATUS);
  5704. ret |= unregister_ioctl32_conversion(SISFB_GET_AUTOMAXIMIZE);
  5705. ret |= unregister_ioctl32_conversion(SISFB_SET_AUTOMAXIMIZE);
  5706. ret |= unregister_ioctl32_conversion(SISFB_COMMAND);
  5707. if(ret)
  5708. printk(KERN_ERR
  5709. "sisfb: Error unregistering ioctl32 translations\n");
  5710. }
  5711. #endif
  5712. /* Unmap */
  5713. iounmap(ivideo->mmio_vbase);
  5714. iounmap(ivideo->video_vbase);
  5715. /* Release mem regions */
  5716. release_mem_region(ivideo->video_base, ivideo->video_size);
  5717. release_mem_region(ivideo->mmio_base, ivideo->mmio_size);
  5718. vfree(ivideo->bios_abase);
  5719. if(ivideo->lpcdev)
  5720. SIS_PCI_PUT_DEVICE(ivideo->lpcdev);
  5721. if(ivideo->nbridge)
  5722. SIS_PCI_PUT_DEVICE(ivideo->nbridge);
  5723. #ifdef CONFIG_MTRR
  5724. /* Release MTRR region */
  5725. if(ivideo->mtrr >= 0)
  5726. mtrr_del(ivideo->mtrr, ivideo->video_base, ivideo->video_size);
  5727. #endif
  5728. pci_set_drvdata(pdev, NULL);
  5729. /* If device was disabled when starting, disable
  5730. * it when quitting.
  5731. */
  5732. if(!ivideo->sisvga_enabled)
  5733. pci_disable_device(pdev);
  5734. /* Unregister the framebuffer */
  5735. if(ivideo->registered) {
  5736. unregister_framebuffer(sis_fb_info);
  5737. framebuffer_release(sis_fb_info);
  5738. }
  5739. /* OK, our ivideo is gone for good from here. */
  5740. /* TODO: Restore the initial mode
  5741. * This sounds easy but is as good as impossible
  5742. * on many machines with SiS chip and video bridge
  5743. * since text modes are always set up differently
  5744. * from machine to machine. Depends on the type
  5745. * of integration between chipset and bridge.
  5746. */
  5747. if(registered && modechanged)
  5748. printk(KERN_INFO
  5749. "sisfb: Restoring of text mode not supported yet\n");
  5750. };
  5751. static struct pci_driver sisfb_driver = {
  5752. .name = "sisfb",
  5753. .id_table = sisfb_pci_table,
  5754. .probe = sisfb_probe,
  5755. .remove = __devexit_p(sisfb_remove)
  5756. };
  5757. SISINITSTATIC int __init sisfb_init(void)
  5758. {
  5759. #ifndef MODULE
  5760. char *options = NULL;
  5761. if(fb_get_options("sisfb", &options))
  5762. return -ENODEV;
  5763. sisfb_setup(options);
  5764. #endif
  5765. return pci_register_driver(&sisfb_driver);
  5766. }
  5767. #ifndef MODULE
  5768. module_init(sisfb_init);
  5769. #endif
  5770. /*****************************************************/
  5771. /* MODULE */
  5772. /*****************************************************/
  5773. #ifdef MODULE
  5774. static char *mode = NULL;
  5775. static int vesa = -1;
  5776. static unsigned int rate = 0;
  5777. static unsigned int crt1off = 1;
  5778. static unsigned int mem = 0;
  5779. static char *forcecrt2type = NULL;
  5780. static int forcecrt1 = -1;
  5781. static int pdc = -1;
  5782. static int pdc1 = -1;
  5783. static int noaccel = -1;
  5784. static int noypan = -1;
  5785. static int nomax = -1;
  5786. static int userom = -1;
  5787. static int useoem = -1;
  5788. static char *tvstandard = NULL;
  5789. static int nocrt2rate = 0;
  5790. static int scalelcd = -1;
  5791. static char *specialtiming = NULL;
  5792. static int lvdshl = -1;
  5793. static int tvxposoffset = 0, tvyposoffset = 0;
  5794. #if !defined(__i386__) && !defined(__x86_64__)
  5795. static int resetcard = 0;
  5796. static int videoram = 0;
  5797. #endif
  5798. static int __init sisfb_init_module(void)
  5799. {
  5800. sisfb_setdefaultparms();
  5801. if(rate)
  5802. sisfb_parm_rate = rate;
  5803. if((scalelcd == 0) || (scalelcd == 1))
  5804. sisfb_scalelcd = scalelcd ^ 1;
  5805. /* Need to check crt2 type first for fstn/dstn */
  5806. if(forcecrt2type)
  5807. sisfb_search_crt2type(forcecrt2type);
  5808. if(tvstandard)
  5809. sisfb_search_tvstd(tvstandard);
  5810. if(mode)
  5811. sisfb_search_mode(mode, FALSE);
  5812. else if(vesa != -1)
  5813. sisfb_search_vesamode(vesa, FALSE);
  5814. sisfb_crt1off = (crt1off == 0) ? 1 : 0;
  5815. sisfb_forcecrt1 = forcecrt1;
  5816. if(forcecrt1 == 1)
  5817. sisfb_crt1off = 0;
  5818. else if(forcecrt1 == 0)
  5819. sisfb_crt1off = 1;
  5820. if(noaccel == 1)
  5821. sisfb_accel = 0;
  5822. else if(noaccel == 0)
  5823. sisfb_accel = 1;
  5824. if(noypan == 1)
  5825. sisfb_ypan = 0;
  5826. else if(noypan == 0)
  5827. sisfb_ypan = 1;
  5828. if(nomax == 1)
  5829. sisfb_max = 0;
  5830. else if(nomax == 0)
  5831. sisfb_max = 1;
  5832. if(mem)
  5833. sisfb_parm_mem = mem;
  5834. if(userom != -1)
  5835. sisfb_userom = userom;
  5836. if(useoem != -1)
  5837. sisfb_useoem = useoem;
  5838. if(pdc != -1)
  5839. sisfb_pdc = (pdc & 0x7f);
  5840. if(pdc1 != -1)
  5841. sisfb_pdca = (pdc1 & 0x1f);
  5842. sisfb_nocrt2rate = nocrt2rate;
  5843. if(specialtiming)
  5844. sisfb_search_specialtiming(specialtiming);
  5845. if((lvdshl >= 0) && (lvdshl <= 3))
  5846. sisfb_lvdshl = lvdshl;
  5847. sisfb_tvxposoffset = tvxposoffset;
  5848. sisfb_tvyposoffset = tvyposoffset;
  5849. #if !defined(__i386__) && !defined(__x86_64__)
  5850. sisfb_resetcard = (resetcard) ? 1 : 0;
  5851. if(videoram)
  5852. sisfb_videoram = videoram;
  5853. #endif
  5854. return sisfb_init();
  5855. }
  5856. static void __exit sisfb_remove_module(void)
  5857. {
  5858. pci_unregister_driver(&sisfb_driver);
  5859. printk(KERN_DEBUG "sisfb: Module unloaded\n");
  5860. }
  5861. module_init(sisfb_init_module);
  5862. module_exit(sisfb_remove_module);
  5863. MODULE_DESCRIPTION("SiS 300/540/630/730/315/55x/65x/661/74x/330/76x/34x, XGI V3XT/V5/V8/Z7 framebuffer device driver");
  5864. MODULE_LICENSE("GPL");
  5865. MODULE_AUTHOR("Thomas Winischhofer <thomas@winischhofer.net>, Others");
  5866. module_param(mem, int, 0);
  5867. module_param(noaccel, int, 0);
  5868. module_param(noypan, int, 0);
  5869. module_param(nomax, int, 0);
  5870. module_param(userom, int, 0);
  5871. module_param(useoem, int, 0);
  5872. module_param(mode, charp, 0);
  5873. module_param(vesa, int, 0);
  5874. module_param(rate, int, 0);
  5875. module_param(forcecrt1, int, 0);
  5876. module_param(forcecrt2type, charp, 0);
  5877. module_param(scalelcd, int, 0);
  5878. module_param(pdc, int, 0);
  5879. module_param(pdc1, int, 0);
  5880. module_param(specialtiming, charp, 0);
  5881. module_param(lvdshl, int, 0);
  5882. module_param(tvstandard, charp, 0);
  5883. module_param(tvxposoffset, int, 0);
  5884. module_param(tvyposoffset, int, 0);
  5885. module_param(nocrt2rate, int, 0);
  5886. #if !defined(__i386__) && !defined(__x86_64__)
  5887. module_param(resetcard, int, 0);
  5888. module_param(videoram, int, 0);
  5889. #endif
  5890. MODULE_PARM_DESC(mem,
  5891. "\nDetermines the beginning of the video memory heap in KB. This heap is used\n"
  5892. "for video RAM management for eg. DRM/DRI. On 300 series, the default depends\n"
  5893. "on the amount of video RAM available. If 8MB of video RAM or less is available,\n"
  5894. "the heap starts at 4096KB, if between 8 and 16MB are available at 8192KB,\n"
  5895. "otherwise at 12288KB. On 315/330/340 series, the heap size is 32KB by default.\n"
  5896. "The value is to be specified without 'KB'.\n");
  5897. MODULE_PARM_DESC(noaccel,
  5898. "\nIf set to anything other than 0, 2D acceleration will be disabled.\n"
  5899. "(default: 0)\n");
  5900. MODULE_PARM_DESC(noypan,
  5901. "\nIf set to anything other than 0, y-panning will be disabled and scrolling\n"
  5902. "will be performed by redrawing the screen. (default: 0)\n");
  5903. MODULE_PARM_DESC(nomax,
  5904. "\nIf y-panning is enabled, sisfb will by default use the entire available video\n"
  5905. "memory for the virtual screen in order to optimize scrolling performance. If\n"
  5906. "this is set to anything other than 0, sisfb will not do this and thereby \n"
  5907. "enable the user to positively specify a virtual Y size of the screen using\n"
  5908. "fbset. (default: 0)\n");
  5909. MODULE_PARM_DESC(mode,
  5910. "\nSelects the desired default display mode in the format XxYxDepth,\n"
  5911. "eg. 1024x768x16. Other formats supported include XxY-Depth and\n"
  5912. "XxY-Depth@Rate. If the parameter is only one (decimal or hexadecimal)\n"
  5913. "number, it will be interpreted as a VESA mode number. (default: 800x600x8)\n");
  5914. MODULE_PARM_DESC(vesa,
  5915. "\nSelects the desired default display mode by VESA defined mode number, eg.\n"
  5916. "0x117 (default: 0x0103)\n");
  5917. MODULE_PARM_DESC(rate,
  5918. "\nSelects the desired vertical refresh rate for CRT1 (external VGA) in Hz.\n"
  5919. "If the mode is specified in the format XxY-Depth@Rate, this parameter\n"
  5920. "will be ignored (default: 60)\n");
  5921. MODULE_PARM_DESC(forcecrt1,
  5922. "\nNormally, the driver autodetects whether or not CRT1 (external VGA) is \n"
  5923. "connected. With this option, the detection can be overridden (1=CRT1 ON,\n"
  5924. "0=CRT1 OFF) (default: [autodetected])\n");
  5925. MODULE_PARM_DESC(forcecrt2type,
  5926. "\nIf this option is omitted, the driver autodetects CRT2 output devices, such as\n"
  5927. "LCD, TV or secondary VGA. With this option, this autodetection can be\n"
  5928. "overridden. Possible parameters are LCD, TV, VGA or NONE. NONE disables CRT2.\n"
  5929. "On systems with a SiS video bridge, parameters SVIDEO, COMPOSITE or SCART can\n"
  5930. "be used instead of TV to override the TV detection. Furthermore, on systems\n"
  5931. "with a SiS video bridge, SVIDEO+COMPOSITE, HIVISION, YPBPR480I, YPBPR480P,\n"
  5932. "YPBPR720P and YPBPR1080I are understood. However, whether or not these work\n"
  5933. "depends on the very hardware in use. (default: [autodetected])\n");
  5934. MODULE_PARM_DESC(scalelcd,
  5935. "\nSetting this to 1 will force the driver to scale the LCD image to the panel's\n"
  5936. "native resolution. Setting it to 0 will disable scaling; LVDS panels will\n"
  5937. "show black bars around the image, TMDS panels will probably do the scaling\n"
  5938. "themselves. Default: 1 on LVDS panels, 0 on TMDS panels\n");
  5939. MODULE_PARM_DESC(pdc,
  5940. "\nThis is for manually selecting the LCD panel delay compensation. The driver\n"
  5941. "should detect this correctly in most cases; however, sometimes this is not\n"
  5942. "possible. If you see 'small waves' on the LCD, try setting this to 4, 32 or 24\n"
  5943. "on a 300 series chipset; 6 on other chipsets. If the problem persists, try\n"
  5944. "other values (on 300 series: between 4 and 60 in steps of 4; otherwise: any\n"
  5945. "value from 0 to 31). (default: autodetected, if LCD is active during start)\n");
  5946. #ifdef CONFIG_FB_SIS_315
  5947. MODULE_PARM_DESC(pdc1,
  5948. "\nThis is same as pdc, but for LCD-via CRT1. Hence, this is for the 315/330/340\n"
  5949. "series only. (default: autodetected if LCD is in LCD-via-CRT1 mode during\n"
  5950. "startup) - Note: currently, this has no effect because LCD-via-CRT1 is not\n"
  5951. "implemented yet.\n");
  5952. #endif
  5953. MODULE_PARM_DESC(specialtiming,
  5954. "\nPlease refer to documentation for more information on this option.\n");
  5955. MODULE_PARM_DESC(lvdshl,
  5956. "\nPlease refer to documentation for more information on this option.\n");
  5957. MODULE_PARM_DESC(tvstandard,
  5958. "\nThis allows overriding the BIOS default for the TV standard. Valid choices are\n"
  5959. "pal, ntsc, palm and paln. (default: [auto; pal or ntsc only])\n");
  5960. MODULE_PARM_DESC(tvxposoffset,
  5961. "\nRelocate TV output horizontally. Possible parameters: -32 through 32.\n"
  5962. "Default: 0\n");
  5963. MODULE_PARM_DESC(tvyposoffset,
  5964. "\nRelocate TV output vertically. Possible parameters: -32 through 32.\n"
  5965. "Default: 0\n");
  5966. MODULE_PARM_DESC(nocrt2rate,
  5967. "\nSetting this to 1 will force the driver to use the default refresh rate for\n"
  5968. "CRT2 if CRT2 type is VGA. (default: 0, use same rate as CRT1)\n");
  5969. #if !defined(__i386__) && !defined(__x86_64__)
  5970. #ifdef CONFIG_FB_SIS_300
  5971. MODULE_PARM_DESC(resetcard,
  5972. "\nSet this to 1 in order to reset (POST) the card on non-x86 machines where\n"
  5973. "the BIOS did not POST the card (only supported for SiS 300/305 and XGI cards\n"
  5974. "currently). Default: 0\n");
  5975. MODULE_PARM_DESC(videoram,
  5976. "\nSet this to the amount of video RAM (in kilobyte) the card has. Required on\n"
  5977. "some non-x86 architectures where the memory auto detection fails. Only\n"
  5978. "relevant if resetcard is set, too. SiS300/305 only. Default: [auto-detect]\n");
  5979. #endif
  5980. #endif
  5981. #endif /* /MODULE */
  5982. /* _GPL only for new symbols. */
  5983. EXPORT_SYMBOL(sis_malloc);
  5984. EXPORT_SYMBOL(sis_free);
  5985. EXPORT_SYMBOL_GPL(sis_malloc_new);
  5986. EXPORT_SYMBOL_GPL(sis_free_new);