matroxfb_g450.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628
  1. /*
  2. *
  3. * Hardware accelerated Matrox Millennium I, II, Mystique, G100, G200, G400 and G450.
  4. *
  5. * (c) 1998-2002 Petr Vandrovec <vandrove@vc.cvut.cz>
  6. *
  7. * Portions Copyright (c) 2001 Matrox Graphics Inc.
  8. *
  9. * Version: 1.65 2002/08/14
  10. *
  11. * See matroxfb_base.c for contributors.
  12. *
  13. */
  14. #include "matroxfb_base.h"
  15. #include "matroxfb_misc.h"
  16. #include "matroxfb_DAC1064.h"
  17. #include "g450_pll.h"
  18. #include <linux/matroxfb.h>
  19. #include <asm/uaccess.h>
  20. #include <asm/div64.h>
  21. #include "matroxfb_g450.h"
  22. /* Definition of the various controls */
  23. struct mctl {
  24. struct v4l2_queryctrl desc;
  25. size_t control;
  26. };
  27. #define BLMIN 0xF3
  28. #define WLMAX 0x3FF
  29. static const struct mctl g450_controls[] =
  30. { { { V4L2_CID_BRIGHTNESS, V4L2_CTRL_TYPE_INTEGER,
  31. "brightness",
  32. 0, WLMAX-BLMIN, 1, 370-BLMIN,
  33. 0,
  34. }, offsetof(struct matrox_fb_info, altout.tvo_params.brightness) },
  35. { { V4L2_CID_CONTRAST, V4L2_CTRL_TYPE_INTEGER,
  36. "contrast",
  37. 0, 1023, 1, 127,
  38. 0,
  39. }, offsetof(struct matrox_fb_info, altout.tvo_params.contrast) },
  40. { { V4L2_CID_SATURATION, V4L2_CTRL_TYPE_INTEGER,
  41. "saturation",
  42. 0, 255, 1, 165,
  43. 0,
  44. }, offsetof(struct matrox_fb_info, altout.tvo_params.saturation) },
  45. { { V4L2_CID_HUE, V4L2_CTRL_TYPE_INTEGER,
  46. "hue",
  47. 0, 255, 1, 0,
  48. 0,
  49. }, offsetof(struct matrox_fb_info, altout.tvo_params.hue) },
  50. { { MATROXFB_CID_TESTOUT, V4L2_CTRL_TYPE_BOOLEAN,
  51. "test output",
  52. 0, 1, 1, 0,
  53. 0,
  54. }, offsetof(struct matrox_fb_info, altout.tvo_params.testout) },
  55. };
  56. #define G450CTRLS ARRAY_SIZE(g450_controls)
  57. /* Return: positive number: id found
  58. -EINVAL: id not found, return failure
  59. -ENOENT: id not found, create fake disabled control */
  60. static int get_ctrl_id(__u32 v4l2_id) {
  61. int i;
  62. for (i = 0; i < G450CTRLS; i++) {
  63. if (v4l2_id < g450_controls[i].desc.id) {
  64. if (g450_controls[i].desc.id == 0x08000000) {
  65. return -EINVAL;
  66. }
  67. return -ENOENT;
  68. }
  69. if (v4l2_id == g450_controls[i].desc.id) {
  70. return i;
  71. }
  72. }
  73. return -EINVAL;
  74. }
  75. static inline int* get_ctrl_ptr(WPMINFO unsigned int idx) {
  76. return (int*)((char*)MINFO + g450_controls[idx].control);
  77. }
  78. static void tvo_fill_defaults(WPMINFO2) {
  79. unsigned int i;
  80. for (i = 0; i < G450CTRLS; i++) {
  81. *get_ctrl_ptr(PMINFO i) = g450_controls[i].desc.default_value;
  82. }
  83. }
  84. static int cve2_get_reg(WPMINFO int reg) {
  85. unsigned long flags;
  86. int val;
  87. matroxfb_DAC_lock_irqsave(flags);
  88. matroxfb_DAC_out(PMINFO 0x87, reg);
  89. val = matroxfb_DAC_in(PMINFO 0x88);
  90. matroxfb_DAC_unlock_irqrestore(flags);
  91. return val;
  92. }
  93. static void cve2_set_reg(WPMINFO int reg, int val) {
  94. unsigned long flags;
  95. matroxfb_DAC_lock_irqsave(flags);
  96. matroxfb_DAC_out(PMINFO 0x87, reg);
  97. matroxfb_DAC_out(PMINFO 0x88, val);
  98. matroxfb_DAC_unlock_irqrestore(flags);
  99. }
  100. static void cve2_set_reg10(WPMINFO int reg, int val) {
  101. unsigned long flags;
  102. matroxfb_DAC_lock_irqsave(flags);
  103. matroxfb_DAC_out(PMINFO 0x87, reg);
  104. matroxfb_DAC_out(PMINFO 0x88, val >> 2);
  105. matroxfb_DAC_out(PMINFO 0x87, reg + 1);
  106. matroxfb_DAC_out(PMINFO 0x88, val & 3);
  107. matroxfb_DAC_unlock_irqrestore(flags);
  108. }
  109. static void g450_compute_bwlevel(CPMINFO int *bl, int *wl) {
  110. const int b = ACCESS_FBINFO(altout.tvo_params.brightness) + BLMIN;
  111. const int c = ACCESS_FBINFO(altout.tvo_params.contrast);
  112. *bl = max(b - c, BLMIN);
  113. *wl = min(b + c, WLMAX);
  114. }
  115. static int g450_query_ctrl(void* md, struct v4l2_queryctrl *p) {
  116. int i;
  117. i = get_ctrl_id(p->id);
  118. if (i >= 0) {
  119. *p = g450_controls[i].desc;
  120. return 0;
  121. }
  122. if (i == -ENOENT) {
  123. static const struct v4l2_queryctrl disctrl =
  124. { .flags = V4L2_CTRL_FLAG_DISABLED };
  125. i = p->id;
  126. *p = disctrl;
  127. p->id = i;
  128. sprintf(p->name, "Ctrl #%08X", i);
  129. return 0;
  130. }
  131. return -EINVAL;
  132. }
  133. static int g450_set_ctrl(void* md, struct v4l2_control *p) {
  134. int i;
  135. MINFO_FROM(md);
  136. i = get_ctrl_id(p->id);
  137. if (i < 0) return -EINVAL;
  138. /*
  139. * Check if changed.
  140. */
  141. if (p->value == *get_ctrl_ptr(PMINFO i)) return 0;
  142. /*
  143. * Check limits.
  144. */
  145. if (p->value > g450_controls[i].desc.maximum) return -EINVAL;
  146. if (p->value < g450_controls[i].desc.minimum) return -EINVAL;
  147. /*
  148. * Store new value.
  149. */
  150. *get_ctrl_ptr(PMINFO i) = p->value;
  151. switch (p->id) {
  152. case V4L2_CID_BRIGHTNESS:
  153. case V4L2_CID_CONTRAST:
  154. {
  155. int blacklevel, whitelevel;
  156. g450_compute_bwlevel(PMINFO &blacklevel, &whitelevel);
  157. cve2_set_reg10(PMINFO 0x0e, blacklevel);
  158. cve2_set_reg10(PMINFO 0x1e, whitelevel);
  159. }
  160. break;
  161. case V4L2_CID_SATURATION:
  162. cve2_set_reg(PMINFO 0x20, p->value);
  163. cve2_set_reg(PMINFO 0x22, p->value);
  164. break;
  165. case V4L2_CID_HUE:
  166. cve2_set_reg(PMINFO 0x25, p->value);
  167. break;
  168. case MATROXFB_CID_TESTOUT:
  169. {
  170. unsigned char val = cve2_get_reg (PMINFO 0x05);
  171. if (p->value) val |= 0x02;
  172. else val &= ~0x02;
  173. cve2_set_reg(PMINFO 0x05, val);
  174. }
  175. break;
  176. }
  177. return 0;
  178. }
  179. static int g450_get_ctrl(void* md, struct v4l2_control *p) {
  180. int i;
  181. MINFO_FROM(md);
  182. i = get_ctrl_id(p->id);
  183. if (i < 0) return -EINVAL;
  184. p->value = *get_ctrl_ptr(PMINFO i);
  185. return 0;
  186. }
  187. struct output_desc {
  188. unsigned int h_vis;
  189. unsigned int h_f_porch;
  190. unsigned int h_sync;
  191. unsigned int h_b_porch;
  192. unsigned long long int chromasc;
  193. unsigned int burst;
  194. unsigned int v_total;
  195. };
  196. static void computeRegs(WPMINFO struct mavenregs* r, struct my_timming* mt, const struct output_desc* outd) {
  197. u_int32_t chromasc;
  198. u_int32_t hlen;
  199. u_int32_t hsl;
  200. u_int32_t hbp;
  201. u_int32_t hfp;
  202. u_int32_t hvis;
  203. unsigned int pixclock;
  204. unsigned long long piic;
  205. int mnp;
  206. int over;
  207. r->regs[0x80] = 0x03; /* | 0x40 for SCART */
  208. hvis = ((mt->HDisplay << 1) + 3) & ~3;
  209. if (hvis >= 2048) {
  210. hvis = 2044;
  211. }
  212. piic = 1000000000ULL * hvis;
  213. do_div(piic, outd->h_vis);
  214. dprintk(KERN_DEBUG "Want %u kHz pixclock\n", (unsigned int)piic);
  215. mnp = matroxfb_g450_setclk(PMINFO piic, M_VIDEO_PLL);
  216. mt->mnp = mnp;
  217. mt->pixclock = g450_mnp2f(PMINFO mnp);
  218. dprintk(KERN_DEBUG "MNP=%08X\n", mnp);
  219. pixclock = 1000000000U / mt->pixclock;
  220. dprintk(KERN_DEBUG "Got %u ps pixclock\n", pixclock);
  221. piic = outd->chromasc;
  222. do_div(piic, mt->pixclock);
  223. chromasc = piic;
  224. dprintk(KERN_DEBUG "Chroma is %08X\n", chromasc);
  225. r->regs[0] = piic >> 24;
  226. r->regs[1] = piic >> 16;
  227. r->regs[2] = piic >> 8;
  228. r->regs[3] = piic >> 0;
  229. hbp = (((outd->h_b_porch + pixclock) / pixclock)) & ~1;
  230. hfp = (((outd->h_f_porch + pixclock) / pixclock)) & ~1;
  231. hsl = (((outd->h_sync + pixclock) / pixclock)) & ~1;
  232. hlen = hvis + hfp + hsl + hbp;
  233. over = hlen & 0x0F;
  234. dprintk(KERN_DEBUG "WL: vis=%u, hf=%u, hs=%u, hb=%u, total=%u\n", hvis, hfp, hsl, hbp, hlen);
  235. if (over) {
  236. hfp -= over;
  237. hlen -= over;
  238. if (over <= 2) {
  239. } else if (over < 10) {
  240. hfp += 4;
  241. hlen += 4;
  242. } else {
  243. hfp += 16;
  244. hlen += 16;
  245. }
  246. }
  247. /* maybe cve2 has requirement 800 < hlen < 1184 */
  248. r->regs[0x08] = hsl;
  249. r->regs[0x09] = (outd->burst + pixclock - 1) / pixclock; /* burst length */
  250. r->regs[0x0A] = hbp;
  251. r->regs[0x2C] = hfp;
  252. r->regs[0x31] = hvis / 8;
  253. r->regs[0x32] = hvis & 7;
  254. dprintk(KERN_DEBUG "PG: vis=%04X, hf=%02X, hs=%02X, hb=%02X, total=%04X\n", hvis, hfp, hsl, hbp, hlen);
  255. r->regs[0x84] = 1; /* x sync point */
  256. r->regs[0x85] = 0;
  257. hvis = hvis >> 1;
  258. hlen = hlen >> 1;
  259. dprintk(KERN_DEBUG "hlen=%u hvis=%u\n", hlen, hvis);
  260. mt->interlaced = 1;
  261. mt->HDisplay = hvis & ~7;
  262. mt->HSyncStart = mt->HDisplay + 8;
  263. mt->HSyncEnd = (hlen & ~7) - 8;
  264. mt->HTotal = hlen;
  265. {
  266. int upper;
  267. unsigned int vtotal;
  268. unsigned int vsyncend;
  269. unsigned int vdisplay;
  270. vtotal = mt->VTotal;
  271. vsyncend = mt->VSyncEnd;
  272. vdisplay = mt->VDisplay;
  273. if (vtotal < outd->v_total) {
  274. unsigned int yovr = outd->v_total - vtotal;
  275. vsyncend += yovr >> 1;
  276. } else if (vtotal > outd->v_total) {
  277. vdisplay = outd->v_total - 4;
  278. vsyncend = outd->v_total;
  279. }
  280. upper = (outd->v_total - vsyncend) >> 1; /* in field lines */
  281. r->regs[0x17] = outd->v_total / 4;
  282. r->regs[0x18] = outd->v_total & 3;
  283. r->regs[0x33] = upper - 1; /* upper blanking */
  284. r->regs[0x82] = upper; /* y sync point */
  285. r->regs[0x83] = upper >> 8;
  286. mt->VDisplay = vdisplay;
  287. mt->VSyncStart = outd->v_total - 2;
  288. mt->VSyncEnd = outd->v_total;
  289. mt->VTotal = outd->v_total;
  290. }
  291. }
  292. static void cve2_init_TVdata(int norm, struct mavenregs* data, const struct output_desc** outd) {
  293. static const struct output_desc paloutd = {
  294. .h_vis = 52148148, // ps
  295. .h_f_porch = 1407407, // ps
  296. .h_sync = 4666667, // ps
  297. .h_b_porch = 5777778, // ps
  298. .chromasc = 19042247534182ULL, // 4433618.750 Hz
  299. .burst = 2518518, // ps
  300. .v_total = 625,
  301. };
  302. static const struct output_desc ntscoutd = {
  303. .h_vis = 52888889, // ps
  304. .h_f_porch = 1333333, // ps
  305. .h_sync = 4666667, // ps
  306. .h_b_porch = 4666667, // ps
  307. .chromasc = 15374030659475ULL, // 3579545.454 Hz
  308. .burst = 2418418, // ps
  309. .v_total = 525, // lines
  310. };
  311. static const struct mavenregs palregs = { {
  312. 0x2A, 0x09, 0x8A, 0xCB, /* 00: chroma subcarrier */
  313. 0x00,
  314. 0x00, /* test */
  315. 0xF9, /* modified by code (F9 written...) */
  316. 0x00, /* ? not written */
  317. 0x7E, /* 08 */
  318. 0x44, /* 09 */
  319. 0x9C, /* 0A */
  320. 0x2E, /* 0B */
  321. 0x21, /* 0C */
  322. 0x00, /* ? not written */
  323. // 0x3F, 0x03, /* 0E-0F */
  324. 0x3C, 0x03,
  325. 0x3C, 0x03, /* 10-11 */
  326. 0x1A, /* 12 */
  327. 0x2A, /* 13 */
  328. 0x1C, 0x3D, 0x14, /* 14-16 */
  329. 0x9C, 0x01, /* 17-18 */
  330. 0x00, /* 19 */
  331. 0xFE, /* 1A */
  332. 0x7E, /* 1B */
  333. 0x60, /* 1C */
  334. 0x05, /* 1D */
  335. // 0x89, 0x03, /* 1E-1F */
  336. 0xAD, 0x03,
  337. // 0x72, /* 20 */
  338. 0xA5,
  339. 0x07, /* 21 */
  340. // 0x72, /* 22 */
  341. 0xA5,
  342. 0x00, /* 23 */
  343. 0x00, /* 24 */
  344. 0x00, /* 25 */
  345. 0x08, /* 26 */
  346. 0x04, /* 27 */
  347. 0x00, /* 28 */
  348. 0x1A, /* 29 */
  349. 0x55, 0x01, /* 2A-2B */
  350. 0x26, /* 2C */
  351. 0x07, 0x7E, /* 2D-2E */
  352. 0x02, 0x54, /* 2F-30 */
  353. 0xB0, 0x00, /* 31-32 */
  354. 0x14, /* 33 */
  355. 0x49, /* 34 */
  356. 0x00, /* 35 written multiple times */
  357. 0x00, /* 36 not written */
  358. 0xA3, /* 37 */
  359. 0xC8, /* 38 */
  360. 0x22, /* 39 */
  361. 0x02, /* 3A */
  362. 0x22, /* 3B */
  363. 0x3F, 0x03, /* 3C-3D */
  364. 0x00, /* 3E written multiple times */
  365. 0x00, /* 3F not written */
  366. } };
  367. static struct mavenregs ntscregs = { {
  368. 0x21, 0xF0, 0x7C, 0x1F, /* 00: chroma subcarrier */
  369. 0x00,
  370. 0x00, /* test */
  371. 0xF9, /* modified by code (F9 written...) */
  372. 0x00, /* ? not written */
  373. 0x7E, /* 08 */
  374. 0x43, /* 09 */
  375. 0x7E, /* 0A */
  376. 0x3D, /* 0B */
  377. 0x00, /* 0C */
  378. 0x00, /* ? not written */
  379. 0x41, 0x00, /* 0E-0F */
  380. 0x3C, 0x00, /* 10-11 */
  381. 0x17, /* 12 */
  382. 0x21, /* 13 */
  383. 0x1B, 0x1B, 0x24, /* 14-16 */
  384. 0x83, 0x01, /* 17-18 */
  385. 0x00, /* 19 */
  386. 0x0F, /* 1A */
  387. 0x0F, /* 1B */
  388. 0x60, /* 1C */
  389. 0x05, /* 1D */
  390. //0x89, 0x02, /* 1E-1F */
  391. 0xC0, 0x02, /* 1E-1F */
  392. //0x5F, /* 20 */
  393. 0x9C, /* 20 */
  394. 0x04, /* 21 */
  395. //0x5F, /* 22 */
  396. 0x9C, /* 22 */
  397. 0x01, /* 23 */
  398. 0x02, /* 24 */
  399. 0x00, /* 25 */
  400. 0x0A, /* 26 */
  401. 0x05, /* 27 */
  402. 0x00, /* 28 */
  403. 0x10, /* 29 */
  404. 0xFF, 0x03, /* 2A-2B */
  405. 0x24, /* 2C */
  406. 0x0F, 0x78, /* 2D-2E */
  407. 0x00, 0x00, /* 2F-30 */
  408. 0xB2, 0x04, /* 31-32 */
  409. 0x14, /* 33 */
  410. 0x02, /* 34 */
  411. 0x00, /* 35 written multiple times */
  412. 0x00, /* 36 not written */
  413. 0xA3, /* 37 */
  414. 0xC8, /* 38 */
  415. 0x15, /* 39 */
  416. 0x05, /* 3A */
  417. 0x3B, /* 3B */
  418. 0x3C, 0x00, /* 3C-3D */
  419. 0x00, /* 3E written multiple times */
  420. 0x00, /* never written */
  421. } };
  422. if (norm == MATROXFB_OUTPUT_MODE_PAL) {
  423. *data = palregs;
  424. *outd = &paloutd;
  425. } else {
  426. *data = ntscregs;
  427. *outd = &ntscoutd;
  428. }
  429. return;
  430. }
  431. #define LR(x) cve2_set_reg(PMINFO (x), m->regs[(x)])
  432. static void cve2_init_TV(WPMINFO const struct mavenregs* m) {
  433. int i;
  434. LR(0x80);
  435. LR(0x82); LR(0x83);
  436. LR(0x84); LR(0x85);
  437. cve2_set_reg(PMINFO 0x3E, 0x01);
  438. for (i = 0; i < 0x3E; i++) {
  439. LR(i);
  440. }
  441. cve2_set_reg(PMINFO 0x3E, 0x00);
  442. }
  443. static int matroxfb_g450_compute(void* md, struct my_timming* mt) {
  444. MINFO_FROM(md);
  445. dprintk(KERN_DEBUG "Computing, mode=%u\n", ACCESS_FBINFO(outputs[1]).mode);
  446. if (mt->crtc == MATROXFB_SRC_CRTC2 &&
  447. ACCESS_FBINFO(outputs[1]).mode != MATROXFB_OUTPUT_MODE_MONITOR) {
  448. const struct output_desc* outd;
  449. cve2_init_TVdata(ACCESS_FBINFO(outputs[1]).mode, &ACCESS_FBINFO(hw).maven, &outd);
  450. {
  451. int blacklevel, whitelevel;
  452. g450_compute_bwlevel(PMINFO &blacklevel, &whitelevel);
  453. ACCESS_FBINFO(hw).maven.regs[0x0E] = blacklevel >> 2;
  454. ACCESS_FBINFO(hw).maven.regs[0x0F] = blacklevel & 3;
  455. ACCESS_FBINFO(hw).maven.regs[0x1E] = whitelevel >> 2;
  456. ACCESS_FBINFO(hw).maven.regs[0x1F] = whitelevel & 3;
  457. ACCESS_FBINFO(hw).maven.regs[0x20] =
  458. ACCESS_FBINFO(hw).maven.regs[0x22] = ACCESS_FBINFO(altout.tvo_params.saturation);
  459. ACCESS_FBINFO(hw).maven.regs[0x25] = ACCESS_FBINFO(altout.tvo_params.hue);
  460. if (ACCESS_FBINFO(altout.tvo_params.testout)) {
  461. ACCESS_FBINFO(hw).maven.regs[0x05] |= 0x02;
  462. }
  463. }
  464. computeRegs(PMINFO &ACCESS_FBINFO(hw).maven, mt, outd);
  465. } else if (mt->mnp < 0) {
  466. /* We must program clocks before CRTC2, otherwise interlaced mode
  467. startup may fail */
  468. mt->mnp = matroxfb_g450_setclk(PMINFO mt->pixclock, (mt->crtc == MATROXFB_SRC_CRTC1) ? M_PIXEL_PLL_C : M_VIDEO_PLL);
  469. mt->pixclock = g450_mnp2f(PMINFO mt->mnp);
  470. }
  471. dprintk(KERN_DEBUG "Pixclock = %u\n", mt->pixclock);
  472. return 0;
  473. }
  474. static int matroxfb_g450_program(void* md) {
  475. MINFO_FROM(md);
  476. if (ACCESS_FBINFO(outputs[1]).mode != MATROXFB_OUTPUT_MODE_MONITOR) {
  477. cve2_init_TV(PMINFO &ACCESS_FBINFO(hw).maven);
  478. }
  479. return 0;
  480. }
  481. static int matroxfb_g450_verify_mode(void* md, u_int32_t arg) {
  482. switch (arg) {
  483. case MATROXFB_OUTPUT_MODE_PAL:
  484. case MATROXFB_OUTPUT_MODE_NTSC:
  485. case MATROXFB_OUTPUT_MODE_MONITOR:
  486. return 0;
  487. }
  488. return -EINVAL;
  489. }
  490. static int g450_dvi_compute(void* md, struct my_timming* mt) {
  491. MINFO_FROM(md);
  492. if (mt->mnp < 0) {
  493. mt->mnp = matroxfb_g450_setclk(PMINFO mt->pixclock, (mt->crtc == MATROXFB_SRC_CRTC1) ? M_PIXEL_PLL_C : M_VIDEO_PLL);
  494. mt->pixclock = g450_mnp2f(PMINFO mt->mnp);
  495. }
  496. return 0;
  497. }
  498. static struct matrox_altout matroxfb_g450_altout = {
  499. .name = "Secondary output",
  500. .compute = matroxfb_g450_compute,
  501. .program = matroxfb_g450_program,
  502. .verifymode = matroxfb_g450_verify_mode,
  503. .getqueryctrl = g450_query_ctrl,
  504. .getctrl = g450_get_ctrl,
  505. .setctrl = g450_set_ctrl,
  506. };
  507. static struct matrox_altout matroxfb_g450_dvi = {
  508. .name = "DVI output",
  509. .compute = g450_dvi_compute,
  510. };
  511. void matroxfb_g450_connect(WPMINFO2) {
  512. if (ACCESS_FBINFO(devflags.g450dac)) {
  513. down_write(&ACCESS_FBINFO(altout.lock));
  514. tvo_fill_defaults(PMINFO2);
  515. ACCESS_FBINFO(outputs[1]).src = ACCESS_FBINFO(outputs[1]).default_src;
  516. ACCESS_FBINFO(outputs[1]).data = MINFO;
  517. ACCESS_FBINFO(outputs[1]).output = &matroxfb_g450_altout;
  518. ACCESS_FBINFO(outputs[1]).mode = MATROXFB_OUTPUT_MODE_MONITOR;
  519. ACCESS_FBINFO(outputs[2]).src = ACCESS_FBINFO(outputs[2]).default_src;
  520. ACCESS_FBINFO(outputs[2]).data = MINFO;
  521. ACCESS_FBINFO(outputs[2]).output = &matroxfb_g450_dvi;
  522. ACCESS_FBINFO(outputs[2]).mode = MATROXFB_OUTPUT_MODE_MONITOR;
  523. up_write(&ACCESS_FBINFO(altout.lock));
  524. }
  525. }
  526. void matroxfb_g450_shutdown(WPMINFO2) {
  527. if (ACCESS_FBINFO(devflags.g450dac)) {
  528. down_write(&ACCESS_FBINFO(altout.lock));
  529. ACCESS_FBINFO(outputs[1]).src = MATROXFB_SRC_NONE;
  530. ACCESS_FBINFO(outputs[1]).output = NULL;
  531. ACCESS_FBINFO(outputs[1]).data = NULL;
  532. ACCESS_FBINFO(outputs[1]).mode = MATROXFB_OUTPUT_MODE_MONITOR;
  533. ACCESS_FBINFO(outputs[2]).src = MATROXFB_SRC_NONE;
  534. ACCESS_FBINFO(outputs[2]).output = NULL;
  535. ACCESS_FBINFO(outputs[2]).data = NULL;
  536. ACCESS_FBINFO(outputs[2]).mode = MATROXFB_OUTPUT_MODE_MONITOR;
  537. up_write(&ACCESS_FBINFO(altout.lock));
  538. }
  539. }
  540. EXPORT_SYMBOL(matroxfb_g450_connect);
  541. EXPORT_SYMBOL(matroxfb_g450_shutdown);
  542. MODULE_AUTHOR("(c) 2000-2002 Petr Vandrovec <vandrove@vc.cvut.cz>");
  543. MODULE_DESCRIPTION("Matrox G450/G550 output driver");
  544. MODULE_LICENSE("GPL");