pmac_zilog.c 50 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025
  1. /*
  2. * linux/drivers/serial/pmac_zilog.c
  3. *
  4. * Driver for PowerMac Z85c30 based ESCC cell found in the
  5. * "macio" ASICs of various PowerMac models
  6. *
  7. * Copyright (C) 2003 Ben. Herrenschmidt (benh@kernel.crashing.org)
  8. *
  9. * Derived from drivers/macintosh/macserial.c by Paul Mackerras
  10. * and drivers/serial/sunzilog.c by David S. Miller
  11. *
  12. * Hrm... actually, I ripped most of sunzilog (Thanks David !) and
  13. * adapted special tweaks needed for us. I don't think it's worth
  14. * merging back those though. The DMA code still has to get in
  15. * and once done, I expect that driver to remain fairly stable in
  16. * the long term, unless we change the driver model again...
  17. *
  18. * This program is free software; you can redistribute it and/or modify
  19. * it under the terms of the GNU General Public License as published by
  20. * the Free Software Foundation; either version 2 of the License, or
  21. * (at your option) any later version.
  22. *
  23. * This program is distributed in the hope that it will be useful,
  24. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  25. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  26. * GNU General Public License for more details.
  27. *
  28. * You should have received a copy of the GNU General Public License
  29. * along with this program; if not, write to the Free Software
  30. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  31. *
  32. * 2004-08-06 Harald Welte <laforge@gnumonks.org>
  33. * - Enable BREAK interrupt
  34. * - Add support for sysreq
  35. *
  36. * TODO: - Add DMA support
  37. * - Defer port shutdown to a few seconds after close
  38. * - maybe put something right into uap->clk_divisor
  39. */
  40. #undef DEBUG
  41. #undef DEBUG_HARD
  42. #undef USE_CTRL_O_SYSRQ
  43. #include <linux/module.h>
  44. #include <linux/tty.h>
  45. #include <linux/tty_flip.h>
  46. #include <linux/major.h>
  47. #include <linux/string.h>
  48. #include <linux/fcntl.h>
  49. #include <linux/mm.h>
  50. #include <linux/kernel.h>
  51. #include <linux/delay.h>
  52. #include <linux/init.h>
  53. #include <linux/console.h>
  54. #include <linux/slab.h>
  55. #include <linux/adb.h>
  56. #include <linux/pmu.h>
  57. #include <linux/bitops.h>
  58. #include <linux/sysrq.h>
  59. #include <linux/mutex.h>
  60. #include <asm/sections.h>
  61. #include <asm/io.h>
  62. #include <asm/irq.h>
  63. #include <asm/prom.h>
  64. #include <asm/machdep.h>
  65. #include <asm/pmac_feature.h>
  66. #include <asm/dbdma.h>
  67. #include <asm/macio.h>
  68. #if defined (CONFIG_SERIAL_PMACZILOG_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  69. #define SUPPORT_SYSRQ
  70. #endif
  71. #include <linux/serial.h>
  72. #include <linux/serial_core.h>
  73. #include "pmac_zilog.h"
  74. /* Not yet implemented */
  75. #undef HAS_DBDMA
  76. static char version[] __initdata = "pmac_zilog: 0.6 (Benjamin Herrenschmidt <benh@kernel.crashing.org>)";
  77. MODULE_AUTHOR("Benjamin Herrenschmidt <benh@kernel.crashing.org>");
  78. MODULE_DESCRIPTION("Driver for the PowerMac serial ports.");
  79. MODULE_LICENSE("GPL");
  80. #define PWRDBG(fmt, arg...) printk(KERN_DEBUG fmt , ## arg)
  81. /*
  82. * For the sake of early serial console, we can do a pre-probe
  83. * (optional) of the ports at rather early boot time.
  84. */
  85. static struct uart_pmac_port pmz_ports[MAX_ZS_PORTS];
  86. static int pmz_ports_count;
  87. static DEFINE_MUTEX(pmz_irq_mutex);
  88. static struct uart_driver pmz_uart_reg = {
  89. .owner = THIS_MODULE,
  90. .driver_name = "ttyS",
  91. .dev_name = "ttyS",
  92. .major = TTY_MAJOR,
  93. };
  94. /*
  95. * Load all registers to reprogram the port
  96. * This function must only be called when the TX is not busy. The UART
  97. * port lock must be held and local interrupts disabled.
  98. */
  99. static void pmz_load_zsregs(struct uart_pmac_port *uap, u8 *regs)
  100. {
  101. int i;
  102. if (ZS_IS_ASLEEP(uap))
  103. return;
  104. /* Let pending transmits finish. */
  105. for (i = 0; i < 1000; i++) {
  106. unsigned char stat = read_zsreg(uap, R1);
  107. if (stat & ALL_SNT)
  108. break;
  109. udelay(100);
  110. }
  111. ZS_CLEARERR(uap);
  112. zssync(uap);
  113. ZS_CLEARFIFO(uap);
  114. zssync(uap);
  115. ZS_CLEARERR(uap);
  116. /* Disable all interrupts. */
  117. write_zsreg(uap, R1,
  118. regs[R1] & ~(RxINT_MASK | TxINT_ENAB | EXT_INT_ENAB));
  119. /* Set parity, sync config, stop bits, and clock divisor. */
  120. write_zsreg(uap, R4, regs[R4]);
  121. /* Set misc. TX/RX control bits. */
  122. write_zsreg(uap, R10, regs[R10]);
  123. /* Set TX/RX controls sans the enable bits. */
  124. write_zsreg(uap, R3, regs[R3] & ~RxENABLE);
  125. write_zsreg(uap, R5, regs[R5] & ~TxENABLE);
  126. /* now set R7 "prime" on ESCC */
  127. write_zsreg(uap, R15, regs[R15] | EN85C30);
  128. write_zsreg(uap, R7, regs[R7P]);
  129. /* make sure we use R7 "non-prime" on ESCC */
  130. write_zsreg(uap, R15, regs[R15] & ~EN85C30);
  131. /* Synchronous mode config. */
  132. write_zsreg(uap, R6, regs[R6]);
  133. write_zsreg(uap, R7, regs[R7]);
  134. /* Disable baud generator. */
  135. write_zsreg(uap, R14, regs[R14] & ~BRENAB);
  136. /* Clock mode control. */
  137. write_zsreg(uap, R11, regs[R11]);
  138. /* Lower and upper byte of baud rate generator divisor. */
  139. write_zsreg(uap, R12, regs[R12]);
  140. write_zsreg(uap, R13, regs[R13]);
  141. /* Now rewrite R14, with BRENAB (if set). */
  142. write_zsreg(uap, R14, regs[R14]);
  143. /* Reset external status interrupts. */
  144. write_zsreg(uap, R0, RES_EXT_INT);
  145. write_zsreg(uap, R0, RES_EXT_INT);
  146. /* Rewrite R3/R5, this time without enables masked. */
  147. write_zsreg(uap, R3, regs[R3]);
  148. write_zsreg(uap, R5, regs[R5]);
  149. /* Rewrite R1, this time without IRQ enabled masked. */
  150. write_zsreg(uap, R1, regs[R1]);
  151. /* Enable interrupts */
  152. write_zsreg(uap, R9, regs[R9]);
  153. }
  154. /*
  155. * We do like sunzilog to avoid disrupting pending Tx
  156. * Reprogram the Zilog channel HW registers with the copies found in the
  157. * software state struct. If the transmitter is busy, we defer this update
  158. * until the next TX complete interrupt. Else, we do it right now.
  159. *
  160. * The UART port lock must be held and local interrupts disabled.
  161. */
  162. static void pmz_maybe_update_regs(struct uart_pmac_port *uap)
  163. {
  164. if (!ZS_REGS_HELD(uap)) {
  165. if (ZS_TX_ACTIVE(uap)) {
  166. uap->flags |= PMACZILOG_FLAG_REGS_HELD;
  167. } else {
  168. pmz_debug("pmz: maybe_update_regs: updating\n");
  169. pmz_load_zsregs(uap, uap->curregs);
  170. }
  171. }
  172. }
  173. static struct tty_struct *pmz_receive_chars(struct uart_pmac_port *uap)
  174. {
  175. struct tty_struct *tty = NULL;
  176. unsigned char ch, r1, drop, error, flag;
  177. int loops = 0;
  178. /* The interrupt can be enabled when the port isn't open, typically
  179. * that happens when using one port is open and the other closed (stale
  180. * interrupt) or when one port is used as a console.
  181. */
  182. if (!ZS_IS_OPEN(uap)) {
  183. pmz_debug("pmz: draining input\n");
  184. /* Port is closed, drain input data */
  185. for (;;) {
  186. if ((++loops) > 1000)
  187. goto flood;
  188. (void)read_zsreg(uap, R1);
  189. write_zsreg(uap, R0, ERR_RES);
  190. (void)read_zsdata(uap);
  191. ch = read_zsreg(uap, R0);
  192. if (!(ch & Rx_CH_AV))
  193. break;
  194. }
  195. return NULL;
  196. }
  197. /* Sanity check, make sure the old bug is no longer happening */
  198. if (uap->port.info == NULL || uap->port.info->tty == NULL) {
  199. WARN_ON(1);
  200. (void)read_zsdata(uap);
  201. return NULL;
  202. }
  203. tty = uap->port.info->tty;
  204. while (1) {
  205. error = 0;
  206. drop = 0;
  207. r1 = read_zsreg(uap, R1);
  208. ch = read_zsdata(uap);
  209. if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR)) {
  210. write_zsreg(uap, R0, ERR_RES);
  211. zssync(uap);
  212. }
  213. ch &= uap->parity_mask;
  214. if (ch == 0 && uap->flags & PMACZILOG_FLAG_BREAK) {
  215. uap->flags &= ~PMACZILOG_FLAG_BREAK;
  216. }
  217. #if defined(CONFIG_MAGIC_SYSRQ) && defined(CONFIG_SERIAL_CORE_CONSOLE)
  218. #ifdef USE_CTRL_O_SYSRQ
  219. /* Handle the SysRq ^O Hack */
  220. if (ch == '\x0f') {
  221. uap->port.sysrq = jiffies + HZ*5;
  222. goto next_char;
  223. }
  224. #endif /* USE_CTRL_O_SYSRQ */
  225. if (uap->port.sysrq) {
  226. int swallow;
  227. spin_unlock(&uap->port.lock);
  228. swallow = uart_handle_sysrq_char(&uap->port, ch);
  229. spin_lock(&uap->port.lock);
  230. if (swallow)
  231. goto next_char;
  232. }
  233. #endif /* CONFIG_MAGIC_SYSRQ && CONFIG_SERIAL_CORE_CONSOLE */
  234. /* A real serial line, record the character and status. */
  235. if (drop)
  236. goto next_char;
  237. flag = TTY_NORMAL;
  238. uap->port.icount.rx++;
  239. if (r1 & (PAR_ERR | Rx_OVR | CRC_ERR | BRK_ABRT)) {
  240. error = 1;
  241. if (r1 & BRK_ABRT) {
  242. pmz_debug("pmz: got break !\n");
  243. r1 &= ~(PAR_ERR | CRC_ERR);
  244. uap->port.icount.brk++;
  245. if (uart_handle_break(&uap->port))
  246. goto next_char;
  247. }
  248. else if (r1 & PAR_ERR)
  249. uap->port.icount.parity++;
  250. else if (r1 & CRC_ERR)
  251. uap->port.icount.frame++;
  252. if (r1 & Rx_OVR)
  253. uap->port.icount.overrun++;
  254. r1 &= uap->port.read_status_mask;
  255. if (r1 & BRK_ABRT)
  256. flag = TTY_BREAK;
  257. else if (r1 & PAR_ERR)
  258. flag = TTY_PARITY;
  259. else if (r1 & CRC_ERR)
  260. flag = TTY_FRAME;
  261. }
  262. if (uap->port.ignore_status_mask == 0xff ||
  263. (r1 & uap->port.ignore_status_mask) == 0) {
  264. tty_insert_flip_char(tty, ch, flag);
  265. }
  266. if (r1 & Rx_OVR)
  267. tty_insert_flip_char(tty, 0, TTY_OVERRUN);
  268. next_char:
  269. /* We can get stuck in an infinite loop getting char 0 when the
  270. * line is in a wrong HW state, we break that here.
  271. * When that happens, I disable the receive side of the driver.
  272. * Note that what I've been experiencing is a real irq loop where
  273. * I'm getting flooded regardless of the actual port speed.
  274. * Something stange is going on with the HW
  275. */
  276. if ((++loops) > 1000)
  277. goto flood;
  278. ch = read_zsreg(uap, R0);
  279. if (!(ch & Rx_CH_AV))
  280. break;
  281. }
  282. return tty;
  283. flood:
  284. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  285. write_zsreg(uap, R1, uap->curregs[R1]);
  286. zssync(uap);
  287. dev_err(&uap->dev->ofdev.dev, "pmz: rx irq flood !\n");
  288. return tty;
  289. }
  290. static void pmz_status_handle(struct uart_pmac_port *uap)
  291. {
  292. unsigned char status;
  293. status = read_zsreg(uap, R0);
  294. write_zsreg(uap, R0, RES_EXT_INT);
  295. zssync(uap);
  296. if (ZS_IS_OPEN(uap) && ZS_WANTS_MODEM_STATUS(uap)) {
  297. if (status & SYNC_HUNT)
  298. uap->port.icount.dsr++;
  299. /* The Zilog just gives us an interrupt when DCD/CTS/etc. change.
  300. * But it does not tell us which bit has changed, we have to keep
  301. * track of this ourselves.
  302. * The CTS input is inverted for some reason. -- paulus
  303. */
  304. if ((status ^ uap->prev_status) & DCD)
  305. uart_handle_dcd_change(&uap->port,
  306. (status & DCD));
  307. if ((status ^ uap->prev_status) & CTS)
  308. uart_handle_cts_change(&uap->port,
  309. !(status & CTS));
  310. wake_up_interruptible(&uap->port.info->delta_msr_wait);
  311. }
  312. if (status & BRK_ABRT)
  313. uap->flags |= PMACZILOG_FLAG_BREAK;
  314. uap->prev_status = status;
  315. }
  316. static void pmz_transmit_chars(struct uart_pmac_port *uap)
  317. {
  318. struct circ_buf *xmit;
  319. if (ZS_IS_ASLEEP(uap))
  320. return;
  321. if (ZS_IS_CONS(uap)) {
  322. unsigned char status = read_zsreg(uap, R0);
  323. /* TX still busy? Just wait for the next TX done interrupt.
  324. *
  325. * It can occur because of how we do serial console writes. It would
  326. * be nice to transmit console writes just like we normally would for
  327. * a TTY line. (ie. buffered and TX interrupt driven). That is not
  328. * easy because console writes cannot sleep. One solution might be
  329. * to poll on enough port->xmit space becomming free. -DaveM
  330. */
  331. if (!(status & Tx_BUF_EMP))
  332. return;
  333. }
  334. uap->flags &= ~PMACZILOG_FLAG_TX_ACTIVE;
  335. if (ZS_REGS_HELD(uap)) {
  336. pmz_load_zsregs(uap, uap->curregs);
  337. uap->flags &= ~PMACZILOG_FLAG_REGS_HELD;
  338. }
  339. if (ZS_TX_STOPPED(uap)) {
  340. uap->flags &= ~PMACZILOG_FLAG_TX_STOPPED;
  341. goto ack_tx_int;
  342. }
  343. if (uap->port.x_char) {
  344. uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
  345. write_zsdata(uap, uap->port.x_char);
  346. zssync(uap);
  347. uap->port.icount.tx++;
  348. uap->port.x_char = 0;
  349. return;
  350. }
  351. if (uap->port.info == NULL)
  352. goto ack_tx_int;
  353. xmit = &uap->port.info->xmit;
  354. if (uart_circ_empty(xmit)) {
  355. uart_write_wakeup(&uap->port);
  356. goto ack_tx_int;
  357. }
  358. if (uart_tx_stopped(&uap->port))
  359. goto ack_tx_int;
  360. uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
  361. write_zsdata(uap, xmit->buf[xmit->tail]);
  362. zssync(uap);
  363. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  364. uap->port.icount.tx++;
  365. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  366. uart_write_wakeup(&uap->port);
  367. return;
  368. ack_tx_int:
  369. write_zsreg(uap, R0, RES_Tx_P);
  370. zssync(uap);
  371. }
  372. /* Hrm... we register that twice, fixme later.... */
  373. static irqreturn_t pmz_interrupt(int irq, void *dev_id)
  374. {
  375. struct uart_pmac_port *uap = dev_id;
  376. struct uart_pmac_port *uap_a;
  377. struct uart_pmac_port *uap_b;
  378. int rc = IRQ_NONE;
  379. struct tty_struct *tty;
  380. u8 r3;
  381. uap_a = pmz_get_port_A(uap);
  382. uap_b = uap_a->mate;
  383. spin_lock(&uap_a->port.lock);
  384. r3 = read_zsreg(uap_a, R3);
  385. #ifdef DEBUG_HARD
  386. pmz_debug("irq, r3: %x\n", r3);
  387. #endif
  388. /* Channel A */
  389. tty = NULL;
  390. if (r3 & (CHAEXT | CHATxIP | CHARxIP)) {
  391. write_zsreg(uap_a, R0, RES_H_IUS);
  392. zssync(uap_a);
  393. if (r3 & CHAEXT)
  394. pmz_status_handle(uap_a);
  395. if (r3 & CHARxIP)
  396. tty = pmz_receive_chars(uap_a);
  397. if (r3 & CHATxIP)
  398. pmz_transmit_chars(uap_a);
  399. rc = IRQ_HANDLED;
  400. }
  401. spin_unlock(&uap_a->port.lock);
  402. if (tty != NULL)
  403. tty_flip_buffer_push(tty);
  404. if (uap_b->node == NULL)
  405. goto out;
  406. spin_lock(&uap_b->port.lock);
  407. tty = NULL;
  408. if (r3 & (CHBEXT | CHBTxIP | CHBRxIP)) {
  409. write_zsreg(uap_b, R0, RES_H_IUS);
  410. zssync(uap_b);
  411. if (r3 & CHBEXT)
  412. pmz_status_handle(uap_b);
  413. if (r3 & CHBRxIP)
  414. tty = pmz_receive_chars(uap_b);
  415. if (r3 & CHBTxIP)
  416. pmz_transmit_chars(uap_b);
  417. rc = IRQ_HANDLED;
  418. }
  419. spin_unlock(&uap_b->port.lock);
  420. if (tty != NULL)
  421. tty_flip_buffer_push(tty);
  422. out:
  423. #ifdef DEBUG_HARD
  424. pmz_debug("irq done.\n");
  425. #endif
  426. return rc;
  427. }
  428. /*
  429. * Peek the status register, lock not held by caller
  430. */
  431. static inline u8 pmz_peek_status(struct uart_pmac_port *uap)
  432. {
  433. unsigned long flags;
  434. u8 status;
  435. spin_lock_irqsave(&uap->port.lock, flags);
  436. status = read_zsreg(uap, R0);
  437. spin_unlock_irqrestore(&uap->port.lock, flags);
  438. return status;
  439. }
  440. /*
  441. * Check if transmitter is empty
  442. * The port lock is not held.
  443. */
  444. static unsigned int pmz_tx_empty(struct uart_port *port)
  445. {
  446. struct uart_pmac_port *uap = to_pmz(port);
  447. unsigned char status;
  448. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  449. return TIOCSER_TEMT;
  450. status = pmz_peek_status(to_pmz(port));
  451. if (status & Tx_BUF_EMP)
  452. return TIOCSER_TEMT;
  453. return 0;
  454. }
  455. /*
  456. * Set Modem Control (RTS & DTR) bits
  457. * The port lock is held and interrupts are disabled.
  458. * Note: Shall we really filter out RTS on external ports or
  459. * should that be dealt at higher level only ?
  460. */
  461. static void pmz_set_mctrl(struct uart_port *port, unsigned int mctrl)
  462. {
  463. struct uart_pmac_port *uap = to_pmz(port);
  464. unsigned char set_bits, clear_bits;
  465. /* Do nothing for irda for now... */
  466. if (ZS_IS_IRDA(uap))
  467. return;
  468. /* We get called during boot with a port not up yet */
  469. if (ZS_IS_ASLEEP(uap) ||
  470. !(ZS_IS_OPEN(uap) || ZS_IS_CONS(uap)))
  471. return;
  472. set_bits = clear_bits = 0;
  473. if (ZS_IS_INTMODEM(uap)) {
  474. if (mctrl & TIOCM_RTS)
  475. set_bits |= RTS;
  476. else
  477. clear_bits |= RTS;
  478. }
  479. if (mctrl & TIOCM_DTR)
  480. set_bits |= DTR;
  481. else
  482. clear_bits |= DTR;
  483. /* NOTE: Not subject to 'transmitter active' rule. */
  484. uap->curregs[R5] |= set_bits;
  485. uap->curregs[R5] &= ~clear_bits;
  486. if (ZS_IS_ASLEEP(uap))
  487. return;
  488. write_zsreg(uap, R5, uap->curregs[R5]);
  489. pmz_debug("pmz_set_mctrl: set bits: %x, clear bits: %x -> %x\n",
  490. set_bits, clear_bits, uap->curregs[R5]);
  491. zssync(uap);
  492. }
  493. /*
  494. * Get Modem Control bits (only the input ones, the core will
  495. * or that with a cached value of the control ones)
  496. * The port lock is held and interrupts are disabled.
  497. */
  498. static unsigned int pmz_get_mctrl(struct uart_port *port)
  499. {
  500. struct uart_pmac_port *uap = to_pmz(port);
  501. unsigned char status;
  502. unsigned int ret;
  503. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  504. return 0;
  505. status = read_zsreg(uap, R0);
  506. ret = 0;
  507. if (status & DCD)
  508. ret |= TIOCM_CAR;
  509. if (status & SYNC_HUNT)
  510. ret |= TIOCM_DSR;
  511. if (!(status & CTS))
  512. ret |= TIOCM_CTS;
  513. return ret;
  514. }
  515. /*
  516. * Stop TX side. Dealt like sunzilog at next Tx interrupt,
  517. * though for DMA, we will have to do a bit more.
  518. * The port lock is held and interrupts are disabled.
  519. */
  520. static void pmz_stop_tx(struct uart_port *port)
  521. {
  522. to_pmz(port)->flags |= PMACZILOG_FLAG_TX_STOPPED;
  523. }
  524. /*
  525. * Kick the Tx side.
  526. * The port lock is held and interrupts are disabled.
  527. */
  528. static void pmz_start_tx(struct uart_port *port)
  529. {
  530. struct uart_pmac_port *uap = to_pmz(port);
  531. unsigned char status;
  532. pmz_debug("pmz: start_tx()\n");
  533. uap->flags |= PMACZILOG_FLAG_TX_ACTIVE;
  534. uap->flags &= ~PMACZILOG_FLAG_TX_STOPPED;
  535. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  536. return;
  537. status = read_zsreg(uap, R0);
  538. /* TX busy? Just wait for the TX done interrupt. */
  539. if (!(status & Tx_BUF_EMP))
  540. return;
  541. /* Send the first character to jump-start the TX done
  542. * IRQ sending engine.
  543. */
  544. if (port->x_char) {
  545. write_zsdata(uap, port->x_char);
  546. zssync(uap);
  547. port->icount.tx++;
  548. port->x_char = 0;
  549. } else {
  550. struct circ_buf *xmit = &port->info->xmit;
  551. write_zsdata(uap, xmit->buf[xmit->tail]);
  552. zssync(uap);
  553. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  554. port->icount.tx++;
  555. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  556. uart_write_wakeup(&uap->port);
  557. }
  558. pmz_debug("pmz: start_tx() done.\n");
  559. }
  560. /*
  561. * Stop Rx side, basically disable emitting of
  562. * Rx interrupts on the port. We don't disable the rx
  563. * side of the chip proper though
  564. * The port lock is held.
  565. */
  566. static void pmz_stop_rx(struct uart_port *port)
  567. {
  568. struct uart_pmac_port *uap = to_pmz(port);
  569. if (ZS_IS_ASLEEP(uap) || uap->node == NULL)
  570. return;
  571. pmz_debug("pmz: stop_rx()()\n");
  572. /* Disable all RX interrupts. */
  573. uap->curregs[R1] &= ~RxINT_MASK;
  574. pmz_maybe_update_regs(uap);
  575. pmz_debug("pmz: stop_rx() done.\n");
  576. }
  577. /*
  578. * Enable modem status change interrupts
  579. * The port lock is held.
  580. */
  581. static void pmz_enable_ms(struct uart_port *port)
  582. {
  583. struct uart_pmac_port *uap = to_pmz(port);
  584. unsigned char new_reg;
  585. if (ZS_IS_IRDA(uap) || uap->node == NULL)
  586. return;
  587. new_reg = uap->curregs[R15] | (DCDIE | SYNCIE | CTSIE);
  588. if (new_reg != uap->curregs[R15]) {
  589. uap->curregs[R15] = new_reg;
  590. if (ZS_IS_ASLEEP(uap))
  591. return;
  592. /* NOTE: Not subject to 'transmitter active' rule. */
  593. write_zsreg(uap, R15, uap->curregs[R15]);
  594. }
  595. }
  596. /*
  597. * Control break state emission
  598. * The port lock is not held.
  599. */
  600. static void pmz_break_ctl(struct uart_port *port, int break_state)
  601. {
  602. struct uart_pmac_port *uap = to_pmz(port);
  603. unsigned char set_bits, clear_bits, new_reg;
  604. unsigned long flags;
  605. if (uap->node == NULL)
  606. return;
  607. set_bits = clear_bits = 0;
  608. if (break_state)
  609. set_bits |= SND_BRK;
  610. else
  611. clear_bits |= SND_BRK;
  612. spin_lock_irqsave(&port->lock, flags);
  613. new_reg = (uap->curregs[R5] | set_bits) & ~clear_bits;
  614. if (new_reg != uap->curregs[R5]) {
  615. uap->curregs[R5] = new_reg;
  616. /* NOTE: Not subject to 'transmitter active' rule. */
  617. if (ZS_IS_ASLEEP(uap))
  618. return;
  619. write_zsreg(uap, R5, uap->curregs[R5]);
  620. }
  621. spin_unlock_irqrestore(&port->lock, flags);
  622. }
  623. /*
  624. * Turn power on or off to the SCC and associated stuff
  625. * (port drivers, modem, IR port, etc.)
  626. * Returns the number of milliseconds we should wait before
  627. * trying to use the port.
  628. */
  629. static int pmz_set_scc_power(struct uart_pmac_port *uap, int state)
  630. {
  631. int delay = 0;
  632. int rc;
  633. if (state) {
  634. rc = pmac_call_feature(
  635. PMAC_FTR_SCC_ENABLE, uap->node, uap->port_type, 1);
  636. pmz_debug("port power on result: %d\n", rc);
  637. if (ZS_IS_INTMODEM(uap)) {
  638. rc = pmac_call_feature(
  639. PMAC_FTR_MODEM_ENABLE, uap->node, 0, 1);
  640. delay = 2500; /* wait for 2.5s before using */
  641. pmz_debug("modem power result: %d\n", rc);
  642. }
  643. } else {
  644. /* TODO: Make that depend on a timer, don't power down
  645. * immediately
  646. */
  647. if (ZS_IS_INTMODEM(uap)) {
  648. rc = pmac_call_feature(
  649. PMAC_FTR_MODEM_ENABLE, uap->node, 0, 0);
  650. pmz_debug("port power off result: %d\n", rc);
  651. }
  652. pmac_call_feature(PMAC_FTR_SCC_ENABLE, uap->node, uap->port_type, 0);
  653. }
  654. return delay;
  655. }
  656. /*
  657. * FixZeroBug....Works around a bug in the SCC receving channel.
  658. * Inspired from Darwin code, 15 Sept. 2000 -DanM
  659. *
  660. * The following sequence prevents a problem that is seen with O'Hare ASICs
  661. * (most versions -- also with some Heathrow and Hydra ASICs) where a zero
  662. * at the input to the receiver becomes 'stuck' and locks up the receiver.
  663. * This problem can occur as a result of a zero bit at the receiver input
  664. * coincident with any of the following events:
  665. *
  666. * The SCC is initialized (hardware or software).
  667. * A framing error is detected.
  668. * The clocking option changes from synchronous or X1 asynchronous
  669. * clocking to X16, X32, or X64 asynchronous clocking.
  670. * The decoding mode is changed among NRZ, NRZI, FM0, or FM1.
  671. *
  672. * This workaround attempts to recover from the lockup condition by placing
  673. * the SCC in synchronous loopback mode with a fast clock before programming
  674. * any of the asynchronous modes.
  675. */
  676. static void pmz_fix_zero_bug_scc(struct uart_pmac_port *uap)
  677. {
  678. write_zsreg(uap, 9, ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB);
  679. zssync(uap);
  680. udelay(10);
  681. write_zsreg(uap, 9, (ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB) | NV);
  682. zssync(uap);
  683. write_zsreg(uap, 4, X1CLK | MONSYNC);
  684. write_zsreg(uap, 3, Rx8);
  685. write_zsreg(uap, 5, Tx8 | RTS);
  686. write_zsreg(uap, 9, NV); /* Didn't we already do this? */
  687. write_zsreg(uap, 11, RCBR | TCBR);
  688. write_zsreg(uap, 12, 0);
  689. write_zsreg(uap, 13, 0);
  690. write_zsreg(uap, 14, (LOOPBAK | BRSRC));
  691. write_zsreg(uap, 14, (LOOPBAK | BRSRC | BRENAB));
  692. write_zsreg(uap, 3, Rx8 | RxENABLE);
  693. write_zsreg(uap, 0, RES_EXT_INT);
  694. write_zsreg(uap, 0, RES_EXT_INT);
  695. write_zsreg(uap, 0, RES_EXT_INT); /* to kill some time */
  696. /* The channel should be OK now, but it is probably receiving
  697. * loopback garbage.
  698. * Switch to asynchronous mode, disable the receiver,
  699. * and discard everything in the receive buffer.
  700. */
  701. write_zsreg(uap, 9, NV);
  702. write_zsreg(uap, 4, X16CLK | SB_MASK);
  703. write_zsreg(uap, 3, Rx8);
  704. while (read_zsreg(uap, 0) & Rx_CH_AV) {
  705. (void)read_zsreg(uap, 8);
  706. write_zsreg(uap, 0, RES_EXT_INT);
  707. write_zsreg(uap, 0, ERR_RES);
  708. }
  709. }
  710. /*
  711. * Real startup routine, powers up the hardware and sets up
  712. * the SCC. Returns a delay in ms where you need to wait before
  713. * actually using the port, this is typically the internal modem
  714. * powerup delay. This routine expect the lock to be taken.
  715. */
  716. static int __pmz_startup(struct uart_pmac_port *uap)
  717. {
  718. int pwr_delay = 0;
  719. memset(&uap->curregs, 0, sizeof(uap->curregs));
  720. /* Power up the SCC & underlying hardware (modem/irda) */
  721. pwr_delay = pmz_set_scc_power(uap, 1);
  722. /* Nice buggy HW ... */
  723. pmz_fix_zero_bug_scc(uap);
  724. /* Reset the channel */
  725. uap->curregs[R9] = 0;
  726. write_zsreg(uap, 9, ZS_IS_CHANNEL_A(uap) ? CHRA : CHRB);
  727. zssync(uap);
  728. udelay(10);
  729. write_zsreg(uap, 9, 0);
  730. zssync(uap);
  731. /* Clear the interrupt registers */
  732. write_zsreg(uap, R1, 0);
  733. write_zsreg(uap, R0, ERR_RES);
  734. write_zsreg(uap, R0, ERR_RES);
  735. write_zsreg(uap, R0, RES_H_IUS);
  736. write_zsreg(uap, R0, RES_H_IUS);
  737. /* Setup some valid baud rate */
  738. uap->curregs[R4] = X16CLK | SB1;
  739. uap->curregs[R3] = Rx8;
  740. uap->curregs[R5] = Tx8 | RTS;
  741. if (!ZS_IS_IRDA(uap))
  742. uap->curregs[R5] |= DTR;
  743. uap->curregs[R12] = 0;
  744. uap->curregs[R13] = 0;
  745. uap->curregs[R14] = BRENAB;
  746. /* Clear handshaking, enable BREAK interrupts */
  747. uap->curregs[R15] = BRKIE;
  748. /* Master interrupt enable */
  749. uap->curregs[R9] |= NV | MIE;
  750. pmz_load_zsregs(uap, uap->curregs);
  751. /* Enable receiver and transmitter. */
  752. write_zsreg(uap, R3, uap->curregs[R3] |= RxENABLE);
  753. write_zsreg(uap, R5, uap->curregs[R5] |= TxENABLE);
  754. /* Remember status for DCD/CTS changes */
  755. uap->prev_status = read_zsreg(uap, R0);
  756. return pwr_delay;
  757. }
  758. static void pmz_irda_reset(struct uart_pmac_port *uap)
  759. {
  760. uap->curregs[R5] |= DTR;
  761. write_zsreg(uap, R5, uap->curregs[R5]);
  762. zssync(uap);
  763. mdelay(110);
  764. uap->curregs[R5] &= ~DTR;
  765. write_zsreg(uap, R5, uap->curregs[R5]);
  766. zssync(uap);
  767. mdelay(10);
  768. }
  769. /*
  770. * This is the "normal" startup routine, using the above one
  771. * wrapped with the lock and doing a schedule delay
  772. */
  773. static int pmz_startup(struct uart_port *port)
  774. {
  775. struct uart_pmac_port *uap = to_pmz(port);
  776. unsigned long flags;
  777. int pwr_delay = 0;
  778. pmz_debug("pmz: startup()\n");
  779. if (ZS_IS_ASLEEP(uap))
  780. return -EAGAIN;
  781. if (uap->node == NULL)
  782. return -ENODEV;
  783. mutex_lock(&pmz_irq_mutex);
  784. uap->flags |= PMACZILOG_FLAG_IS_OPEN;
  785. /* A console is never powered down. Else, power up and
  786. * initialize the chip
  787. */
  788. if (!ZS_IS_CONS(uap)) {
  789. spin_lock_irqsave(&port->lock, flags);
  790. pwr_delay = __pmz_startup(uap);
  791. spin_unlock_irqrestore(&port->lock, flags);
  792. }
  793. pmz_get_port_A(uap)->flags |= PMACZILOG_FLAG_IS_IRQ_ON;
  794. if (request_irq(uap->port.irq, pmz_interrupt, IRQF_SHARED, "PowerMac Zilog", uap)) {
  795. dev_err(&uap->dev->ofdev.dev,
  796. "Unable to register zs interrupt handler.\n");
  797. pmz_set_scc_power(uap, 0);
  798. mutex_unlock(&pmz_irq_mutex);
  799. return -ENXIO;
  800. }
  801. mutex_unlock(&pmz_irq_mutex);
  802. /* Right now, we deal with delay by blocking here, I'll be
  803. * smarter later on
  804. */
  805. if (pwr_delay != 0) {
  806. pmz_debug("pmz: delaying %d ms\n", pwr_delay);
  807. msleep(pwr_delay);
  808. }
  809. /* IrDA reset is done now */
  810. if (ZS_IS_IRDA(uap))
  811. pmz_irda_reset(uap);
  812. /* Enable interrupts emission from the chip */
  813. spin_lock_irqsave(&port->lock, flags);
  814. uap->curregs[R1] |= INT_ALL_Rx | TxINT_ENAB;
  815. if (!ZS_IS_EXTCLK(uap))
  816. uap->curregs[R1] |= EXT_INT_ENAB;
  817. write_zsreg(uap, R1, uap->curregs[R1]);
  818. spin_unlock_irqrestore(&port->lock, flags);
  819. pmz_debug("pmz: startup() done.\n");
  820. return 0;
  821. }
  822. static void pmz_shutdown(struct uart_port *port)
  823. {
  824. struct uart_pmac_port *uap = to_pmz(port);
  825. unsigned long flags;
  826. pmz_debug("pmz: shutdown()\n");
  827. if (uap->node == NULL)
  828. return;
  829. mutex_lock(&pmz_irq_mutex);
  830. /* Release interrupt handler */
  831. free_irq(uap->port.irq, uap);
  832. spin_lock_irqsave(&port->lock, flags);
  833. uap->flags &= ~PMACZILOG_FLAG_IS_OPEN;
  834. if (!ZS_IS_OPEN(uap->mate))
  835. pmz_get_port_A(uap)->flags &= ~PMACZILOG_FLAG_IS_IRQ_ON;
  836. /* Disable interrupts */
  837. if (!ZS_IS_ASLEEP(uap)) {
  838. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  839. write_zsreg(uap, R1, uap->curregs[R1]);
  840. zssync(uap);
  841. }
  842. if (ZS_IS_CONS(uap) || ZS_IS_ASLEEP(uap)) {
  843. spin_unlock_irqrestore(&port->lock, flags);
  844. mutex_unlock(&pmz_irq_mutex);
  845. return;
  846. }
  847. /* Disable receiver and transmitter. */
  848. uap->curregs[R3] &= ~RxENABLE;
  849. uap->curregs[R5] &= ~TxENABLE;
  850. /* Disable all interrupts and BRK assertion. */
  851. uap->curregs[R5] &= ~SND_BRK;
  852. pmz_maybe_update_regs(uap);
  853. /* Shut the chip down */
  854. pmz_set_scc_power(uap, 0);
  855. spin_unlock_irqrestore(&port->lock, flags);
  856. mutex_unlock(&pmz_irq_mutex);
  857. pmz_debug("pmz: shutdown() done.\n");
  858. }
  859. /* Shared by TTY driver and serial console setup. The port lock is held
  860. * and local interrupts are disabled.
  861. */
  862. static void pmz_convert_to_zs(struct uart_pmac_port *uap, unsigned int cflag,
  863. unsigned int iflag, unsigned long baud)
  864. {
  865. int brg;
  866. /* Switch to external clocking for IrDA high clock rates. That
  867. * code could be re-used for Midi interfaces with different
  868. * multipliers
  869. */
  870. if (baud >= 115200 && ZS_IS_IRDA(uap)) {
  871. uap->curregs[R4] = X1CLK;
  872. uap->curregs[R11] = RCTRxCP | TCTRxCP;
  873. uap->curregs[R14] = 0; /* BRG off */
  874. uap->curregs[R12] = 0;
  875. uap->curregs[R13] = 0;
  876. uap->flags |= PMACZILOG_FLAG_IS_EXTCLK;
  877. } else {
  878. switch (baud) {
  879. case ZS_CLOCK/16: /* 230400 */
  880. uap->curregs[R4] = X16CLK;
  881. uap->curregs[R11] = 0;
  882. uap->curregs[R14] = 0;
  883. break;
  884. case ZS_CLOCK/32: /* 115200 */
  885. uap->curregs[R4] = X32CLK;
  886. uap->curregs[R11] = 0;
  887. uap->curregs[R14] = 0;
  888. break;
  889. default:
  890. uap->curregs[R4] = X16CLK;
  891. uap->curregs[R11] = TCBR | RCBR;
  892. brg = BPS_TO_BRG(baud, ZS_CLOCK / 16);
  893. uap->curregs[R12] = (brg & 255);
  894. uap->curregs[R13] = ((brg >> 8) & 255);
  895. uap->curregs[R14] = BRENAB;
  896. }
  897. uap->flags &= ~PMACZILOG_FLAG_IS_EXTCLK;
  898. }
  899. /* Character size, stop bits, and parity. */
  900. uap->curregs[3] &= ~RxN_MASK;
  901. uap->curregs[5] &= ~TxN_MASK;
  902. switch (cflag & CSIZE) {
  903. case CS5:
  904. uap->curregs[3] |= Rx5;
  905. uap->curregs[5] |= Tx5;
  906. uap->parity_mask = 0x1f;
  907. break;
  908. case CS6:
  909. uap->curregs[3] |= Rx6;
  910. uap->curregs[5] |= Tx6;
  911. uap->parity_mask = 0x3f;
  912. break;
  913. case CS7:
  914. uap->curregs[3] |= Rx7;
  915. uap->curregs[5] |= Tx7;
  916. uap->parity_mask = 0x7f;
  917. break;
  918. case CS8:
  919. default:
  920. uap->curregs[3] |= Rx8;
  921. uap->curregs[5] |= Tx8;
  922. uap->parity_mask = 0xff;
  923. break;
  924. };
  925. uap->curregs[4] &= ~(SB_MASK);
  926. if (cflag & CSTOPB)
  927. uap->curregs[4] |= SB2;
  928. else
  929. uap->curregs[4] |= SB1;
  930. if (cflag & PARENB)
  931. uap->curregs[4] |= PAR_ENAB;
  932. else
  933. uap->curregs[4] &= ~PAR_ENAB;
  934. if (!(cflag & PARODD))
  935. uap->curregs[4] |= PAR_EVEN;
  936. else
  937. uap->curregs[4] &= ~PAR_EVEN;
  938. uap->port.read_status_mask = Rx_OVR;
  939. if (iflag & INPCK)
  940. uap->port.read_status_mask |= CRC_ERR | PAR_ERR;
  941. if (iflag & (BRKINT | PARMRK))
  942. uap->port.read_status_mask |= BRK_ABRT;
  943. uap->port.ignore_status_mask = 0;
  944. if (iflag & IGNPAR)
  945. uap->port.ignore_status_mask |= CRC_ERR | PAR_ERR;
  946. if (iflag & IGNBRK) {
  947. uap->port.ignore_status_mask |= BRK_ABRT;
  948. if (iflag & IGNPAR)
  949. uap->port.ignore_status_mask |= Rx_OVR;
  950. }
  951. if ((cflag & CREAD) == 0)
  952. uap->port.ignore_status_mask = 0xff;
  953. }
  954. /*
  955. * Set the irda codec on the imac to the specified baud rate.
  956. */
  957. static void pmz_irda_setup(struct uart_pmac_port *uap, unsigned long *baud)
  958. {
  959. u8 cmdbyte;
  960. int t, version;
  961. switch (*baud) {
  962. /* SIR modes */
  963. case 2400:
  964. cmdbyte = 0x53;
  965. break;
  966. case 4800:
  967. cmdbyte = 0x52;
  968. break;
  969. case 9600:
  970. cmdbyte = 0x51;
  971. break;
  972. case 19200:
  973. cmdbyte = 0x50;
  974. break;
  975. case 38400:
  976. cmdbyte = 0x4f;
  977. break;
  978. case 57600:
  979. cmdbyte = 0x4e;
  980. break;
  981. case 115200:
  982. cmdbyte = 0x4d;
  983. break;
  984. /* The FIR modes aren't really supported at this point, how
  985. * do we select the speed ? via the FCR on KeyLargo ?
  986. */
  987. case 1152000:
  988. cmdbyte = 0;
  989. break;
  990. case 4000000:
  991. cmdbyte = 0;
  992. break;
  993. default: /* 9600 */
  994. cmdbyte = 0x51;
  995. *baud = 9600;
  996. break;
  997. }
  998. /* Wait for transmitter to drain */
  999. t = 10000;
  1000. while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0
  1001. || (read_zsreg(uap, R1) & ALL_SNT) == 0) {
  1002. if (--t <= 0) {
  1003. dev_err(&uap->dev->ofdev.dev, "transmitter didn't drain\n");
  1004. return;
  1005. }
  1006. udelay(10);
  1007. }
  1008. /* Drain the receiver too */
  1009. t = 100;
  1010. (void)read_zsdata(uap);
  1011. (void)read_zsdata(uap);
  1012. (void)read_zsdata(uap);
  1013. mdelay(10);
  1014. while (read_zsreg(uap, R0) & Rx_CH_AV) {
  1015. read_zsdata(uap);
  1016. mdelay(10);
  1017. if (--t <= 0) {
  1018. dev_err(&uap->dev->ofdev.dev, "receiver didn't drain\n");
  1019. return;
  1020. }
  1021. }
  1022. /* Switch to command mode */
  1023. uap->curregs[R5] |= DTR;
  1024. write_zsreg(uap, R5, uap->curregs[R5]);
  1025. zssync(uap);
  1026. mdelay(1);
  1027. /* Switch SCC to 19200 */
  1028. pmz_convert_to_zs(uap, CS8, 0, 19200);
  1029. pmz_load_zsregs(uap, uap->curregs);
  1030. mdelay(1);
  1031. /* Write get_version command byte */
  1032. write_zsdata(uap, 1);
  1033. t = 5000;
  1034. while ((read_zsreg(uap, R0) & Rx_CH_AV) == 0) {
  1035. if (--t <= 0) {
  1036. dev_err(&uap->dev->ofdev.dev,
  1037. "irda_setup timed out on get_version byte\n");
  1038. goto out;
  1039. }
  1040. udelay(10);
  1041. }
  1042. version = read_zsdata(uap);
  1043. if (version < 4) {
  1044. dev_info(&uap->dev->ofdev.dev, "IrDA: dongle version %d not supported\n",
  1045. version);
  1046. goto out;
  1047. }
  1048. /* Send speed mode */
  1049. write_zsdata(uap, cmdbyte);
  1050. t = 5000;
  1051. while ((read_zsreg(uap, R0) & Rx_CH_AV) == 0) {
  1052. if (--t <= 0) {
  1053. dev_err(&uap->dev->ofdev.dev,
  1054. "irda_setup timed out on speed mode byte\n");
  1055. goto out;
  1056. }
  1057. udelay(10);
  1058. }
  1059. t = read_zsdata(uap);
  1060. if (t != cmdbyte)
  1061. dev_err(&uap->dev->ofdev.dev,
  1062. "irda_setup speed mode byte = %x (%x)\n", t, cmdbyte);
  1063. dev_info(&uap->dev->ofdev.dev, "IrDA setup for %ld bps, dongle version: %d\n",
  1064. *baud, version);
  1065. (void)read_zsdata(uap);
  1066. (void)read_zsdata(uap);
  1067. (void)read_zsdata(uap);
  1068. out:
  1069. /* Switch back to data mode */
  1070. uap->curregs[R5] &= ~DTR;
  1071. write_zsreg(uap, R5, uap->curregs[R5]);
  1072. zssync(uap);
  1073. (void)read_zsdata(uap);
  1074. (void)read_zsdata(uap);
  1075. (void)read_zsdata(uap);
  1076. }
  1077. static void __pmz_set_termios(struct uart_port *port, struct termios *termios,
  1078. struct termios *old)
  1079. {
  1080. struct uart_pmac_port *uap = to_pmz(port);
  1081. unsigned long baud;
  1082. pmz_debug("pmz: set_termios()\n");
  1083. if (ZS_IS_ASLEEP(uap))
  1084. return;
  1085. memcpy(&uap->termios_cache, termios, sizeof(struct termios));
  1086. /* XXX Check which revs of machines actually allow 1 and 4Mb speeds
  1087. * on the IR dongle. Note that the IRTTY driver currently doesn't know
  1088. * about the FIR mode and high speed modes. So these are unused. For
  1089. * implementing proper support for these, we should probably add some
  1090. * DMA as well, at least on the Rx side, which isn't a simple thing
  1091. * at this point.
  1092. */
  1093. if (ZS_IS_IRDA(uap)) {
  1094. /* Calc baud rate */
  1095. baud = uart_get_baud_rate(port, termios, old, 1200, 4000000);
  1096. pmz_debug("pmz: switch IRDA to %ld bauds\n", baud);
  1097. /* Cet the irda codec to the right rate */
  1098. pmz_irda_setup(uap, &baud);
  1099. /* Set final baud rate */
  1100. pmz_convert_to_zs(uap, termios->c_cflag, termios->c_iflag, baud);
  1101. pmz_load_zsregs(uap, uap->curregs);
  1102. zssync(uap);
  1103. } else {
  1104. baud = uart_get_baud_rate(port, termios, old, 1200, 230400);
  1105. pmz_convert_to_zs(uap, termios->c_cflag, termios->c_iflag, baud);
  1106. /* Make sure modem status interrupts are correctly configured */
  1107. if (UART_ENABLE_MS(&uap->port, termios->c_cflag)) {
  1108. uap->curregs[R15] |= DCDIE | SYNCIE | CTSIE;
  1109. uap->flags |= PMACZILOG_FLAG_MODEM_STATUS;
  1110. } else {
  1111. uap->curregs[R15] &= ~(DCDIE | SYNCIE | CTSIE);
  1112. uap->flags &= ~PMACZILOG_FLAG_MODEM_STATUS;
  1113. }
  1114. /* Load registers to the chip */
  1115. pmz_maybe_update_regs(uap);
  1116. }
  1117. uart_update_timeout(port, termios->c_cflag, baud);
  1118. pmz_debug("pmz: set_termios() done.\n");
  1119. }
  1120. /* The port lock is not held. */
  1121. static void pmz_set_termios(struct uart_port *port, struct termios *termios,
  1122. struct termios *old)
  1123. {
  1124. struct uart_pmac_port *uap = to_pmz(port);
  1125. unsigned long flags;
  1126. spin_lock_irqsave(&port->lock, flags);
  1127. /* Disable IRQs on the port */
  1128. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  1129. write_zsreg(uap, R1, uap->curregs[R1]);
  1130. /* Setup new port configuration */
  1131. __pmz_set_termios(port, termios, old);
  1132. /* Re-enable IRQs on the port */
  1133. if (ZS_IS_OPEN(uap)) {
  1134. uap->curregs[R1] |= INT_ALL_Rx | TxINT_ENAB;
  1135. if (!ZS_IS_EXTCLK(uap))
  1136. uap->curregs[R1] |= EXT_INT_ENAB;
  1137. write_zsreg(uap, R1, uap->curregs[R1]);
  1138. }
  1139. spin_unlock_irqrestore(&port->lock, flags);
  1140. }
  1141. static const char *pmz_type(struct uart_port *port)
  1142. {
  1143. struct uart_pmac_port *uap = to_pmz(port);
  1144. if (ZS_IS_IRDA(uap))
  1145. return "Z85c30 ESCC - Infrared port";
  1146. else if (ZS_IS_INTMODEM(uap))
  1147. return "Z85c30 ESCC - Internal modem";
  1148. return "Z85c30 ESCC - Serial port";
  1149. }
  1150. /* We do not request/release mappings of the registers here, this
  1151. * happens at early serial probe time.
  1152. */
  1153. static void pmz_release_port(struct uart_port *port)
  1154. {
  1155. }
  1156. static int pmz_request_port(struct uart_port *port)
  1157. {
  1158. return 0;
  1159. }
  1160. /* These do not need to do anything interesting either. */
  1161. static void pmz_config_port(struct uart_port *port, int flags)
  1162. {
  1163. }
  1164. /* We do not support letting the user mess with the divisor, IRQ, etc. */
  1165. static int pmz_verify_port(struct uart_port *port, struct serial_struct *ser)
  1166. {
  1167. return -EINVAL;
  1168. }
  1169. static struct uart_ops pmz_pops = {
  1170. .tx_empty = pmz_tx_empty,
  1171. .set_mctrl = pmz_set_mctrl,
  1172. .get_mctrl = pmz_get_mctrl,
  1173. .stop_tx = pmz_stop_tx,
  1174. .start_tx = pmz_start_tx,
  1175. .stop_rx = pmz_stop_rx,
  1176. .enable_ms = pmz_enable_ms,
  1177. .break_ctl = pmz_break_ctl,
  1178. .startup = pmz_startup,
  1179. .shutdown = pmz_shutdown,
  1180. .set_termios = pmz_set_termios,
  1181. .type = pmz_type,
  1182. .release_port = pmz_release_port,
  1183. .request_port = pmz_request_port,
  1184. .config_port = pmz_config_port,
  1185. .verify_port = pmz_verify_port,
  1186. };
  1187. /*
  1188. * Setup one port structure after probing, HW is down at this point,
  1189. * Unlike sunzilog, we don't need to pre-init the spinlock as we don't
  1190. * register our console before uart_add_one_port() is called
  1191. */
  1192. static int __init pmz_init_port(struct uart_pmac_port *uap)
  1193. {
  1194. struct device_node *np = uap->node;
  1195. const char *conn;
  1196. const struct slot_names_prop {
  1197. int count;
  1198. char name[1];
  1199. } *slots;
  1200. int len;
  1201. struct resource r_ports, r_rxdma, r_txdma;
  1202. /*
  1203. * Request & map chip registers
  1204. */
  1205. if (of_address_to_resource(np, 0, &r_ports))
  1206. return -ENODEV;
  1207. uap->port.mapbase = r_ports.start;
  1208. uap->port.membase = ioremap(uap->port.mapbase, 0x1000);
  1209. uap->control_reg = uap->port.membase;
  1210. uap->data_reg = uap->control_reg + 0x10;
  1211. /*
  1212. * Request & map DBDMA registers
  1213. */
  1214. #ifdef HAS_DBDMA
  1215. if (of_address_to_resource(np, 1, &r_txdma) == 0 &&
  1216. of_address_to_resource(np, 2, &r_rxdma) == 0)
  1217. uap->flags |= PMACZILOG_FLAG_HAS_DMA;
  1218. #else
  1219. memset(&r_txdma, 0, sizeof(struct resource));
  1220. memset(&r_rxdma, 0, sizeof(struct resource));
  1221. #endif
  1222. if (ZS_HAS_DMA(uap)) {
  1223. uap->tx_dma_regs = ioremap(r_txdma.start, 0x100);
  1224. if (uap->tx_dma_regs == NULL) {
  1225. uap->flags &= ~PMACZILOG_FLAG_HAS_DMA;
  1226. goto no_dma;
  1227. }
  1228. uap->rx_dma_regs = ioremap(r_rxdma.start, 0x100);
  1229. if (uap->rx_dma_regs == NULL) {
  1230. iounmap(uap->tx_dma_regs);
  1231. uap->tx_dma_regs = NULL;
  1232. uap->flags &= ~PMACZILOG_FLAG_HAS_DMA;
  1233. goto no_dma;
  1234. }
  1235. uap->tx_dma_irq = irq_of_parse_and_map(np, 1);
  1236. uap->rx_dma_irq = irq_of_parse_and_map(np, 2);
  1237. }
  1238. no_dma:
  1239. /*
  1240. * Detect port type
  1241. */
  1242. if (device_is_compatible(np, "cobalt"))
  1243. uap->flags |= PMACZILOG_FLAG_IS_INTMODEM;
  1244. conn = get_property(np, "AAPL,connector", &len);
  1245. if (conn && (strcmp(conn, "infrared") == 0))
  1246. uap->flags |= PMACZILOG_FLAG_IS_IRDA;
  1247. uap->port_type = PMAC_SCC_ASYNC;
  1248. /* 1999 Powerbook G3 has slot-names property instead */
  1249. slots = get_property(np, "slot-names", &len);
  1250. if (slots && slots->count > 0) {
  1251. if (strcmp(slots->name, "IrDA") == 0)
  1252. uap->flags |= PMACZILOG_FLAG_IS_IRDA;
  1253. else if (strcmp(slots->name, "Modem") == 0)
  1254. uap->flags |= PMACZILOG_FLAG_IS_INTMODEM;
  1255. }
  1256. if (ZS_IS_IRDA(uap))
  1257. uap->port_type = PMAC_SCC_IRDA;
  1258. if (ZS_IS_INTMODEM(uap)) {
  1259. struct device_node* i2c_modem = find_devices("i2c-modem");
  1260. if (i2c_modem) {
  1261. const char* mid =
  1262. get_property(i2c_modem, "modem-id", NULL);
  1263. if (mid) switch(*mid) {
  1264. case 0x04 :
  1265. case 0x05 :
  1266. case 0x07 :
  1267. case 0x08 :
  1268. case 0x0b :
  1269. case 0x0c :
  1270. uap->port_type = PMAC_SCC_I2S1;
  1271. }
  1272. printk(KERN_INFO "pmac_zilog: i2c-modem detected, id: %d\n",
  1273. mid ? (*mid) : 0);
  1274. } else {
  1275. printk(KERN_INFO "pmac_zilog: serial modem detected\n");
  1276. }
  1277. }
  1278. /*
  1279. * Init remaining bits of "port" structure
  1280. */
  1281. uap->port.iotype = UPIO_MEM;
  1282. uap->port.irq = irq_of_parse_and_map(np, 0);
  1283. uap->port.uartclk = ZS_CLOCK;
  1284. uap->port.fifosize = 1;
  1285. uap->port.ops = &pmz_pops;
  1286. uap->port.type = PORT_PMAC_ZILOG;
  1287. uap->port.flags = 0;
  1288. /* Setup some valid baud rate information in the register
  1289. * shadows so we don't write crap there before baud rate is
  1290. * first initialized.
  1291. */
  1292. pmz_convert_to_zs(uap, CS8, 0, 9600);
  1293. return 0;
  1294. }
  1295. /*
  1296. * Get rid of a port on module removal
  1297. */
  1298. static void pmz_dispose_port(struct uart_pmac_port *uap)
  1299. {
  1300. struct device_node *np;
  1301. np = uap->node;
  1302. iounmap(uap->rx_dma_regs);
  1303. iounmap(uap->tx_dma_regs);
  1304. iounmap(uap->control_reg);
  1305. uap->node = NULL;
  1306. of_node_put(np);
  1307. memset(uap, 0, sizeof(struct uart_pmac_port));
  1308. }
  1309. /*
  1310. * Called upon match with an escc node in the devive-tree.
  1311. */
  1312. static int pmz_attach(struct macio_dev *mdev, const struct of_device_id *match)
  1313. {
  1314. int i;
  1315. /* Iterate the pmz_ports array to find a matching entry
  1316. */
  1317. for (i = 0; i < MAX_ZS_PORTS; i++)
  1318. if (pmz_ports[i].node == mdev->ofdev.node) {
  1319. struct uart_pmac_port *uap = &pmz_ports[i];
  1320. uap->dev = mdev;
  1321. dev_set_drvdata(&mdev->ofdev.dev, uap);
  1322. if (macio_request_resources(uap->dev, "pmac_zilog"))
  1323. printk(KERN_WARNING "%s: Failed to request resource"
  1324. ", port still active\n",
  1325. uap->node->name);
  1326. else
  1327. uap->flags |= PMACZILOG_FLAG_RSRC_REQUESTED;
  1328. return 0;
  1329. }
  1330. return -ENODEV;
  1331. }
  1332. /*
  1333. * That one should not be called, macio isn't really a hotswap device,
  1334. * we don't expect one of those serial ports to go away...
  1335. */
  1336. static int pmz_detach(struct macio_dev *mdev)
  1337. {
  1338. struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
  1339. if (!uap)
  1340. return -ENODEV;
  1341. if (uap->flags & PMACZILOG_FLAG_RSRC_REQUESTED) {
  1342. macio_release_resources(uap->dev);
  1343. uap->flags &= ~PMACZILOG_FLAG_RSRC_REQUESTED;
  1344. }
  1345. dev_set_drvdata(&mdev->ofdev.dev, NULL);
  1346. uap->dev = NULL;
  1347. return 0;
  1348. }
  1349. static int pmz_suspend(struct macio_dev *mdev, pm_message_t pm_state)
  1350. {
  1351. struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
  1352. struct uart_state *state;
  1353. unsigned long flags;
  1354. if (uap == NULL) {
  1355. printk("HRM... pmz_suspend with NULL uap\n");
  1356. return 0;
  1357. }
  1358. if (pm_state.event == mdev->ofdev.dev.power.power_state.event)
  1359. return 0;
  1360. pmz_debug("suspend, switching to state %d\n", pm_state);
  1361. state = pmz_uart_reg.state + uap->port.line;
  1362. mutex_lock(&pmz_irq_mutex);
  1363. mutex_lock(&state->mutex);
  1364. spin_lock_irqsave(&uap->port.lock, flags);
  1365. if (ZS_IS_OPEN(uap) || ZS_IS_CONS(uap)) {
  1366. /* Disable receiver and transmitter. */
  1367. uap->curregs[R3] &= ~RxENABLE;
  1368. uap->curregs[R5] &= ~TxENABLE;
  1369. /* Disable all interrupts and BRK assertion. */
  1370. uap->curregs[R1] &= ~(EXT_INT_ENAB | TxINT_ENAB | RxINT_MASK);
  1371. uap->curregs[R5] &= ~SND_BRK;
  1372. pmz_load_zsregs(uap, uap->curregs);
  1373. uap->flags |= PMACZILOG_FLAG_IS_ASLEEP;
  1374. mb();
  1375. }
  1376. spin_unlock_irqrestore(&uap->port.lock, flags);
  1377. if (ZS_IS_OPEN(uap) || ZS_IS_OPEN(uap->mate))
  1378. if (ZS_IS_ASLEEP(uap->mate) && ZS_IS_IRQ_ON(pmz_get_port_A(uap))) {
  1379. pmz_get_port_A(uap)->flags &= ~PMACZILOG_FLAG_IS_IRQ_ON;
  1380. disable_irq(uap->port.irq);
  1381. }
  1382. if (ZS_IS_CONS(uap))
  1383. uap->port.cons->flags &= ~CON_ENABLED;
  1384. /* Shut the chip down */
  1385. pmz_set_scc_power(uap, 0);
  1386. mutex_unlock(&state->mutex);
  1387. mutex_unlock(&pmz_irq_mutex);
  1388. pmz_debug("suspend, switching complete\n");
  1389. mdev->ofdev.dev.power.power_state = pm_state;
  1390. return 0;
  1391. }
  1392. static int pmz_resume(struct macio_dev *mdev)
  1393. {
  1394. struct uart_pmac_port *uap = dev_get_drvdata(&mdev->ofdev.dev);
  1395. struct uart_state *state;
  1396. unsigned long flags;
  1397. int pwr_delay = 0;
  1398. if (uap == NULL)
  1399. return 0;
  1400. if (mdev->ofdev.dev.power.power_state.event == PM_EVENT_ON)
  1401. return 0;
  1402. pmz_debug("resume, switching to state 0\n");
  1403. state = pmz_uart_reg.state + uap->port.line;
  1404. mutex_lock(&pmz_irq_mutex);
  1405. mutex_lock(&state->mutex);
  1406. spin_lock_irqsave(&uap->port.lock, flags);
  1407. if (!ZS_IS_OPEN(uap) && !ZS_IS_CONS(uap)) {
  1408. spin_unlock_irqrestore(&uap->port.lock, flags);
  1409. goto bail;
  1410. }
  1411. pwr_delay = __pmz_startup(uap);
  1412. /* Take care of config that may have changed while asleep */
  1413. __pmz_set_termios(&uap->port, &uap->termios_cache, NULL);
  1414. if (ZS_IS_OPEN(uap)) {
  1415. /* Enable interrupts */
  1416. uap->curregs[R1] |= INT_ALL_Rx | TxINT_ENAB;
  1417. if (!ZS_IS_EXTCLK(uap))
  1418. uap->curregs[R1] |= EXT_INT_ENAB;
  1419. write_zsreg(uap, R1, uap->curregs[R1]);
  1420. }
  1421. spin_unlock_irqrestore(&uap->port.lock, flags);
  1422. if (ZS_IS_CONS(uap))
  1423. uap->port.cons->flags |= CON_ENABLED;
  1424. /* Re-enable IRQ on the controller */
  1425. if (ZS_IS_OPEN(uap) && !ZS_IS_IRQ_ON(pmz_get_port_A(uap))) {
  1426. pmz_get_port_A(uap)->flags |= PMACZILOG_FLAG_IS_IRQ_ON;
  1427. enable_irq(uap->port.irq);
  1428. }
  1429. bail:
  1430. mutex_unlock(&state->mutex);
  1431. mutex_unlock(&pmz_irq_mutex);
  1432. /* Right now, we deal with delay by blocking here, I'll be
  1433. * smarter later on
  1434. */
  1435. if (pwr_delay != 0) {
  1436. pmz_debug("pmz: delaying %d ms\n", pwr_delay);
  1437. msleep(pwr_delay);
  1438. }
  1439. pmz_debug("resume, switching complete\n");
  1440. mdev->ofdev.dev.power.power_state.event = PM_EVENT_ON;
  1441. return 0;
  1442. }
  1443. /*
  1444. * Probe all ports in the system and build the ports array, we register
  1445. * with the serial layer at this point, the macio-type probing is only
  1446. * used later to "attach" to the sysfs tree so we get power management
  1447. * events
  1448. */
  1449. static int __init pmz_probe(void)
  1450. {
  1451. struct device_node *node_p, *node_a, *node_b, *np;
  1452. int count = 0;
  1453. int rc;
  1454. /*
  1455. * Find all escc chips in the system
  1456. */
  1457. node_p = of_find_node_by_name(NULL, "escc");
  1458. while (node_p) {
  1459. /*
  1460. * First get channel A/B node pointers
  1461. *
  1462. * TODO: Add routines with proper locking to do that...
  1463. */
  1464. node_a = node_b = NULL;
  1465. for (np = NULL; (np = of_get_next_child(node_p, np)) != NULL;) {
  1466. if (strncmp(np->name, "ch-a", 4) == 0)
  1467. node_a = of_node_get(np);
  1468. else if (strncmp(np->name, "ch-b", 4) == 0)
  1469. node_b = of_node_get(np);
  1470. }
  1471. if (!node_a && !node_b) {
  1472. of_node_put(node_a);
  1473. of_node_put(node_b);
  1474. printk(KERN_ERR "pmac_zilog: missing node %c for escc %s\n",
  1475. (!node_a) ? 'a' : 'b', node_p->full_name);
  1476. goto next;
  1477. }
  1478. /*
  1479. * Fill basic fields in the port structures
  1480. */
  1481. pmz_ports[count].mate = &pmz_ports[count+1];
  1482. pmz_ports[count+1].mate = &pmz_ports[count];
  1483. pmz_ports[count].flags = PMACZILOG_FLAG_IS_CHANNEL_A;
  1484. pmz_ports[count].node = node_a;
  1485. pmz_ports[count+1].node = node_b;
  1486. pmz_ports[count].port.line = count;
  1487. pmz_ports[count+1].port.line = count+1;
  1488. /*
  1489. * Setup the ports for real
  1490. */
  1491. rc = pmz_init_port(&pmz_ports[count]);
  1492. if (rc == 0 && node_b != NULL)
  1493. rc = pmz_init_port(&pmz_ports[count+1]);
  1494. if (rc != 0) {
  1495. of_node_put(node_a);
  1496. of_node_put(node_b);
  1497. memset(&pmz_ports[count], 0, sizeof(struct uart_pmac_port));
  1498. memset(&pmz_ports[count+1], 0, sizeof(struct uart_pmac_port));
  1499. goto next;
  1500. }
  1501. count += 2;
  1502. next:
  1503. node_p = of_find_node_by_name(node_p, "escc");
  1504. }
  1505. pmz_ports_count = count;
  1506. return 0;
  1507. }
  1508. #ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
  1509. static void pmz_console_write(struct console *con, const char *s, unsigned int count);
  1510. static int __init pmz_console_setup(struct console *co, char *options);
  1511. static struct console pmz_console = {
  1512. .name = "ttyS",
  1513. .write = pmz_console_write,
  1514. .device = uart_console_device,
  1515. .setup = pmz_console_setup,
  1516. .flags = CON_PRINTBUFFER,
  1517. .index = -1,
  1518. .data = &pmz_uart_reg,
  1519. };
  1520. #define PMACZILOG_CONSOLE &pmz_console
  1521. #else /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
  1522. #define PMACZILOG_CONSOLE (NULL)
  1523. #endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
  1524. /*
  1525. * Register the driver, console driver and ports with the serial
  1526. * core
  1527. */
  1528. static int __init pmz_register(void)
  1529. {
  1530. int i, rc;
  1531. pmz_uart_reg.nr = pmz_ports_count;
  1532. pmz_uart_reg.cons = PMACZILOG_CONSOLE;
  1533. pmz_uart_reg.minor = 64;
  1534. /*
  1535. * Register this driver with the serial core
  1536. */
  1537. rc = uart_register_driver(&pmz_uart_reg);
  1538. if (rc)
  1539. return rc;
  1540. /*
  1541. * Register each port with the serial core
  1542. */
  1543. for (i = 0; i < pmz_ports_count; i++) {
  1544. struct uart_pmac_port *uport = &pmz_ports[i];
  1545. /* NULL node may happen on wallstreet */
  1546. if (uport->node != NULL)
  1547. rc = uart_add_one_port(&pmz_uart_reg, &uport->port);
  1548. if (rc)
  1549. goto err_out;
  1550. }
  1551. return 0;
  1552. err_out:
  1553. while (i-- > 0) {
  1554. struct uart_pmac_port *uport = &pmz_ports[i];
  1555. uart_remove_one_port(&pmz_uart_reg, &uport->port);
  1556. }
  1557. uart_unregister_driver(&pmz_uart_reg);
  1558. return rc;
  1559. }
  1560. static struct of_device_id pmz_match[] =
  1561. {
  1562. {
  1563. .name = "ch-a",
  1564. },
  1565. {
  1566. .name = "ch-b",
  1567. },
  1568. {},
  1569. };
  1570. MODULE_DEVICE_TABLE (of, pmz_match);
  1571. static struct macio_driver pmz_driver =
  1572. {
  1573. .name = "pmac_zilog",
  1574. .match_table = pmz_match,
  1575. .probe = pmz_attach,
  1576. .remove = pmz_detach,
  1577. .suspend = pmz_suspend,
  1578. .resume = pmz_resume,
  1579. };
  1580. static int __init init_pmz(void)
  1581. {
  1582. int rc, i;
  1583. printk(KERN_INFO "%s\n", version);
  1584. /*
  1585. * First, we need to do a direct OF-based probe pass. We
  1586. * do that because we want serial console up before the
  1587. * macio stuffs calls us back, and since that makes it
  1588. * easier to pass the proper number of channels to
  1589. * uart_register_driver()
  1590. */
  1591. if (pmz_ports_count == 0)
  1592. pmz_probe();
  1593. /*
  1594. * Bail early if no port found
  1595. */
  1596. if (pmz_ports_count == 0)
  1597. return -ENODEV;
  1598. /*
  1599. * Now we register with the serial layer
  1600. */
  1601. rc = pmz_register();
  1602. if (rc) {
  1603. printk(KERN_ERR
  1604. "pmac_zilog: Error registering serial device, disabling pmac_zilog.\n"
  1605. "pmac_zilog: Did another serial driver already claim the minors?\n");
  1606. /* effectively "pmz_unprobe()" */
  1607. for (i=0; i < pmz_ports_count; i++)
  1608. pmz_dispose_port(&pmz_ports[i]);
  1609. return rc;
  1610. }
  1611. /*
  1612. * Then we register the macio driver itself
  1613. */
  1614. return macio_register_driver(&pmz_driver);
  1615. }
  1616. static void __exit exit_pmz(void)
  1617. {
  1618. int i;
  1619. /* Get rid of macio-driver (detach from macio) */
  1620. macio_unregister_driver(&pmz_driver);
  1621. for (i = 0; i < pmz_ports_count; i++) {
  1622. struct uart_pmac_port *uport = &pmz_ports[i];
  1623. if (uport->node != NULL) {
  1624. uart_remove_one_port(&pmz_uart_reg, &uport->port);
  1625. pmz_dispose_port(uport);
  1626. }
  1627. }
  1628. /* Unregister UART driver */
  1629. uart_unregister_driver(&pmz_uart_reg);
  1630. }
  1631. #ifdef CONFIG_SERIAL_PMACZILOG_CONSOLE
  1632. static void pmz_console_putchar(struct uart_port *port, int ch)
  1633. {
  1634. struct uart_pmac_port *uap = (struct uart_pmac_port *)port;
  1635. /* Wait for the transmit buffer to empty. */
  1636. while ((read_zsreg(uap, R0) & Tx_BUF_EMP) == 0)
  1637. udelay(5);
  1638. write_zsdata(uap, ch);
  1639. }
  1640. /*
  1641. * Print a string to the serial port trying not to disturb
  1642. * any possible real use of the port...
  1643. */
  1644. static void pmz_console_write(struct console *con, const char *s, unsigned int count)
  1645. {
  1646. struct uart_pmac_port *uap = &pmz_ports[con->index];
  1647. unsigned long flags;
  1648. if (ZS_IS_ASLEEP(uap))
  1649. return;
  1650. spin_lock_irqsave(&uap->port.lock, flags);
  1651. /* Turn of interrupts and enable the transmitter. */
  1652. write_zsreg(uap, R1, uap->curregs[1] & ~TxINT_ENAB);
  1653. write_zsreg(uap, R5, uap->curregs[5] | TxENABLE | RTS | DTR);
  1654. uart_console_write(&uap->port, s, count, pmz_console_putchar);
  1655. /* Restore the values in the registers. */
  1656. write_zsreg(uap, R1, uap->curregs[1]);
  1657. /* Don't disable the transmitter. */
  1658. spin_unlock_irqrestore(&uap->port.lock, flags);
  1659. }
  1660. /*
  1661. * Setup the serial console
  1662. */
  1663. static int __init pmz_console_setup(struct console *co, char *options)
  1664. {
  1665. struct uart_pmac_port *uap;
  1666. struct uart_port *port;
  1667. int baud = 38400;
  1668. int bits = 8;
  1669. int parity = 'n';
  1670. int flow = 'n';
  1671. unsigned long pwr_delay;
  1672. /*
  1673. * XServe's default to 57600 bps
  1674. */
  1675. if (machine_is_compatible("RackMac1,1")
  1676. || machine_is_compatible("RackMac1,2")
  1677. || machine_is_compatible("MacRISC4"))
  1678. baud = 57600;
  1679. /*
  1680. * Check whether an invalid uart number has been specified, and
  1681. * if so, search for the first available port that does have
  1682. * console support.
  1683. */
  1684. if (co->index >= pmz_ports_count)
  1685. co->index = 0;
  1686. uap = &pmz_ports[co->index];
  1687. if (uap->node == NULL)
  1688. return -ENODEV;
  1689. port = &uap->port;
  1690. /*
  1691. * Mark port as beeing a console
  1692. */
  1693. uap->flags |= PMACZILOG_FLAG_IS_CONS;
  1694. /*
  1695. * Temporary fix for uart layer who didn't setup the spinlock yet
  1696. */
  1697. spin_lock_init(&port->lock);
  1698. /*
  1699. * Enable the hardware
  1700. */
  1701. pwr_delay = __pmz_startup(uap);
  1702. if (pwr_delay)
  1703. mdelay(pwr_delay);
  1704. if (options)
  1705. uart_parse_options(options, &baud, &parity, &bits, &flow);
  1706. return uart_set_options(port, co, baud, parity, bits, flow);
  1707. }
  1708. static int __init pmz_console_init(void)
  1709. {
  1710. /* Probe ports */
  1711. pmz_probe();
  1712. /* TODO: Autoprobe console based on OF */
  1713. /* pmz_console.index = i; */
  1714. register_console(&pmz_console);
  1715. return 0;
  1716. }
  1717. console_initcall(pmz_console_init);
  1718. #endif /* CONFIG_SERIAL_PMACZILOG_CONSOLE */
  1719. module_init(init_pmz);
  1720. module_exit(exit_pmz);