amba-pl011.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823
  1. /*
  2. * linux/drivers/char/amba.c
  3. *
  4. * Driver for AMBA serial ports
  5. *
  6. * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
  7. *
  8. * Copyright 1999 ARM Limited
  9. * Copyright (C) 2000 Deep Blue Solutions Ltd.
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License as published by
  13. * the Free Software Foundation; either version 2 of the License, or
  14. * (at your option) any later version.
  15. *
  16. * This program is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  19. * GNU General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU General Public License
  22. * along with this program; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. * $Id: amba.c,v 1.41 2002/07/28 10:03:27 rmk Exp $
  26. *
  27. * This is a generic driver for ARM AMBA-type serial ports. They
  28. * have a lot of 16550-like features, but are not register compatible.
  29. * Note that although they do have CTS, DCD and DSR inputs, they do
  30. * not have an RI input, nor do they have DTR or RTS outputs. If
  31. * required, these have to be supplied via some other means (eg, GPIO)
  32. * and hooked into this driver.
  33. */
  34. #if defined(CONFIG_SERIAL_AMBA_PL011_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
  35. #define SUPPORT_SYSRQ
  36. #endif
  37. #include <linux/module.h>
  38. #include <linux/ioport.h>
  39. #include <linux/init.h>
  40. #include <linux/console.h>
  41. #include <linux/sysrq.h>
  42. #include <linux/device.h>
  43. #include <linux/tty.h>
  44. #include <linux/tty_flip.h>
  45. #include <linux/serial_core.h>
  46. #include <linux/serial.h>
  47. #include <linux/amba/bus.h>
  48. #include <linux/amba/serial.h>
  49. #include <linux/clk.h>
  50. #include <asm/io.h>
  51. #include <asm/sizes.h>
  52. #define UART_NR 14
  53. #define SERIAL_AMBA_MAJOR 204
  54. #define SERIAL_AMBA_MINOR 64
  55. #define SERIAL_AMBA_NR UART_NR
  56. #define AMBA_ISR_PASS_LIMIT 256
  57. #define UART_DR_ERROR (UART011_DR_OE|UART011_DR_BE|UART011_DR_PE|UART011_DR_FE)
  58. #define UART_DUMMY_DR_RX (1 << 16)
  59. /*
  60. * We wrap our port structure around the generic uart_port.
  61. */
  62. struct uart_amba_port {
  63. struct uart_port port;
  64. struct clk *clk;
  65. unsigned int im; /* interrupt mask */
  66. unsigned int old_status;
  67. };
  68. static void pl011_stop_tx(struct uart_port *port)
  69. {
  70. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  71. uap->im &= ~UART011_TXIM;
  72. writew(uap->im, uap->port.membase + UART011_IMSC);
  73. }
  74. static void pl011_start_tx(struct uart_port *port)
  75. {
  76. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  77. uap->im |= UART011_TXIM;
  78. writew(uap->im, uap->port.membase + UART011_IMSC);
  79. }
  80. static void pl011_stop_rx(struct uart_port *port)
  81. {
  82. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  83. uap->im &= ~(UART011_RXIM|UART011_RTIM|UART011_FEIM|
  84. UART011_PEIM|UART011_BEIM|UART011_OEIM);
  85. writew(uap->im, uap->port.membase + UART011_IMSC);
  86. }
  87. static void pl011_enable_ms(struct uart_port *port)
  88. {
  89. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  90. uap->im |= UART011_RIMIM|UART011_CTSMIM|UART011_DCDMIM|UART011_DSRMIM;
  91. writew(uap->im, uap->port.membase + UART011_IMSC);
  92. }
  93. static void pl011_rx_chars(struct uart_amba_port *uap)
  94. {
  95. struct tty_struct *tty = uap->port.info->tty;
  96. unsigned int status, ch, flag, max_count = 256;
  97. status = readw(uap->port.membase + UART01x_FR);
  98. while ((status & UART01x_FR_RXFE) == 0 && max_count--) {
  99. ch = readw(uap->port.membase + UART01x_DR) | UART_DUMMY_DR_RX;
  100. flag = TTY_NORMAL;
  101. uap->port.icount.rx++;
  102. /*
  103. * Note that the error handling code is
  104. * out of the main execution path
  105. */
  106. if (unlikely(ch & UART_DR_ERROR)) {
  107. if (ch & UART011_DR_BE) {
  108. ch &= ~(UART011_DR_FE | UART011_DR_PE);
  109. uap->port.icount.brk++;
  110. if (uart_handle_break(&uap->port))
  111. goto ignore_char;
  112. } else if (ch & UART011_DR_PE)
  113. uap->port.icount.parity++;
  114. else if (ch & UART011_DR_FE)
  115. uap->port.icount.frame++;
  116. if (ch & UART011_DR_OE)
  117. uap->port.icount.overrun++;
  118. ch &= uap->port.read_status_mask;
  119. if (ch & UART011_DR_BE)
  120. flag = TTY_BREAK;
  121. else if (ch & UART011_DR_PE)
  122. flag = TTY_PARITY;
  123. else if (ch & UART011_DR_FE)
  124. flag = TTY_FRAME;
  125. }
  126. if (uart_handle_sysrq_char(&uap->port, ch & 255))
  127. goto ignore_char;
  128. uart_insert_char(&uap->port, ch, UART011_DR_OE, ch, flag);
  129. ignore_char:
  130. status = readw(uap->port.membase + UART01x_FR);
  131. }
  132. tty_flip_buffer_push(tty);
  133. return;
  134. }
  135. static void pl011_tx_chars(struct uart_amba_port *uap)
  136. {
  137. struct circ_buf *xmit = &uap->port.info->xmit;
  138. int count;
  139. if (uap->port.x_char) {
  140. writew(uap->port.x_char, uap->port.membase + UART01x_DR);
  141. uap->port.icount.tx++;
  142. uap->port.x_char = 0;
  143. return;
  144. }
  145. if (uart_circ_empty(xmit) || uart_tx_stopped(&uap->port)) {
  146. pl011_stop_tx(&uap->port);
  147. return;
  148. }
  149. count = uap->port.fifosize >> 1;
  150. do {
  151. writew(xmit->buf[xmit->tail], uap->port.membase + UART01x_DR);
  152. xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
  153. uap->port.icount.tx++;
  154. if (uart_circ_empty(xmit))
  155. break;
  156. } while (--count > 0);
  157. if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
  158. uart_write_wakeup(&uap->port);
  159. if (uart_circ_empty(xmit))
  160. pl011_stop_tx(&uap->port);
  161. }
  162. static void pl011_modem_status(struct uart_amba_port *uap)
  163. {
  164. unsigned int status, delta;
  165. status = readw(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
  166. delta = status ^ uap->old_status;
  167. uap->old_status = status;
  168. if (!delta)
  169. return;
  170. if (delta & UART01x_FR_DCD)
  171. uart_handle_dcd_change(&uap->port, status & UART01x_FR_DCD);
  172. if (delta & UART01x_FR_DSR)
  173. uap->port.icount.dsr++;
  174. if (delta & UART01x_FR_CTS)
  175. uart_handle_cts_change(&uap->port, status & UART01x_FR_CTS);
  176. wake_up_interruptible(&uap->port.info->delta_msr_wait);
  177. }
  178. static irqreturn_t pl011_int(int irq, void *dev_id)
  179. {
  180. struct uart_amba_port *uap = dev_id;
  181. unsigned int status, pass_counter = AMBA_ISR_PASS_LIMIT;
  182. int handled = 0;
  183. spin_lock(&uap->port.lock);
  184. status = readw(uap->port.membase + UART011_MIS);
  185. if (status) {
  186. do {
  187. writew(status & ~(UART011_TXIS|UART011_RTIS|
  188. UART011_RXIS),
  189. uap->port.membase + UART011_ICR);
  190. if (status & (UART011_RTIS|UART011_RXIS))
  191. pl011_rx_chars(uap);
  192. if (status & (UART011_DSRMIS|UART011_DCDMIS|
  193. UART011_CTSMIS|UART011_RIMIS))
  194. pl011_modem_status(uap);
  195. if (status & UART011_TXIS)
  196. pl011_tx_chars(uap);
  197. if (pass_counter-- == 0)
  198. break;
  199. status = readw(uap->port.membase + UART011_MIS);
  200. } while (status != 0);
  201. handled = 1;
  202. }
  203. spin_unlock(&uap->port.lock);
  204. return IRQ_RETVAL(handled);
  205. }
  206. static unsigned int pl01x_tx_empty(struct uart_port *port)
  207. {
  208. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  209. unsigned int status = readw(uap->port.membase + UART01x_FR);
  210. return status & (UART01x_FR_BUSY|UART01x_FR_TXFF) ? 0 : TIOCSER_TEMT;
  211. }
  212. static unsigned int pl01x_get_mctrl(struct uart_port *port)
  213. {
  214. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  215. unsigned int result = 0;
  216. unsigned int status = readw(uap->port.membase + UART01x_FR);
  217. #define BIT(uartbit, tiocmbit) \
  218. if (status & uartbit) \
  219. result |= tiocmbit
  220. BIT(UART01x_FR_DCD, TIOCM_CAR);
  221. BIT(UART01x_FR_DSR, TIOCM_DSR);
  222. BIT(UART01x_FR_CTS, TIOCM_CTS);
  223. BIT(UART011_FR_RI, TIOCM_RNG);
  224. #undef BIT
  225. return result;
  226. }
  227. static void pl011_set_mctrl(struct uart_port *port, unsigned int mctrl)
  228. {
  229. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  230. unsigned int cr;
  231. cr = readw(uap->port.membase + UART011_CR);
  232. #define BIT(tiocmbit, uartbit) \
  233. if (mctrl & tiocmbit) \
  234. cr |= uartbit; \
  235. else \
  236. cr &= ~uartbit
  237. BIT(TIOCM_RTS, UART011_CR_RTS);
  238. BIT(TIOCM_DTR, UART011_CR_DTR);
  239. BIT(TIOCM_OUT1, UART011_CR_OUT1);
  240. BIT(TIOCM_OUT2, UART011_CR_OUT2);
  241. BIT(TIOCM_LOOP, UART011_CR_LBE);
  242. #undef BIT
  243. writew(cr, uap->port.membase + UART011_CR);
  244. }
  245. static void pl011_break_ctl(struct uart_port *port, int break_state)
  246. {
  247. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  248. unsigned long flags;
  249. unsigned int lcr_h;
  250. spin_lock_irqsave(&uap->port.lock, flags);
  251. lcr_h = readw(uap->port.membase + UART011_LCRH);
  252. if (break_state == -1)
  253. lcr_h |= UART01x_LCRH_BRK;
  254. else
  255. lcr_h &= ~UART01x_LCRH_BRK;
  256. writew(lcr_h, uap->port.membase + UART011_LCRH);
  257. spin_unlock_irqrestore(&uap->port.lock, flags);
  258. }
  259. static int pl011_startup(struct uart_port *port)
  260. {
  261. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  262. unsigned int cr;
  263. int retval;
  264. /*
  265. * Try to enable the clock producer.
  266. */
  267. retval = clk_enable(uap->clk);
  268. if (retval)
  269. goto out;
  270. uap->port.uartclk = clk_get_rate(uap->clk);
  271. /*
  272. * Allocate the IRQ
  273. */
  274. retval = request_irq(uap->port.irq, pl011_int, 0, "uart-pl011", uap);
  275. if (retval)
  276. goto clk_dis;
  277. writew(UART011_IFLS_RX4_8|UART011_IFLS_TX4_8,
  278. uap->port.membase + UART011_IFLS);
  279. /*
  280. * Provoke TX FIFO interrupt into asserting.
  281. */
  282. cr = UART01x_CR_UARTEN | UART011_CR_TXE | UART011_CR_LBE;
  283. writew(cr, uap->port.membase + UART011_CR);
  284. writew(0, uap->port.membase + UART011_FBRD);
  285. writew(1, uap->port.membase + UART011_IBRD);
  286. writew(0, uap->port.membase + UART011_LCRH);
  287. writew(0, uap->port.membase + UART01x_DR);
  288. while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_BUSY)
  289. barrier();
  290. cr = UART01x_CR_UARTEN | UART011_CR_RXE | UART011_CR_TXE;
  291. writew(cr, uap->port.membase + UART011_CR);
  292. /*
  293. * initialise the old status of the modem signals
  294. */
  295. uap->old_status = readw(uap->port.membase + UART01x_FR) & UART01x_FR_MODEM_ANY;
  296. /*
  297. * Finally, enable interrupts
  298. */
  299. spin_lock_irq(&uap->port.lock);
  300. uap->im = UART011_RXIM | UART011_RTIM;
  301. writew(uap->im, uap->port.membase + UART011_IMSC);
  302. spin_unlock_irq(&uap->port.lock);
  303. return 0;
  304. clk_dis:
  305. clk_disable(uap->clk);
  306. out:
  307. return retval;
  308. }
  309. static void pl011_shutdown(struct uart_port *port)
  310. {
  311. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  312. unsigned long val;
  313. /*
  314. * disable all interrupts
  315. */
  316. spin_lock_irq(&uap->port.lock);
  317. uap->im = 0;
  318. writew(uap->im, uap->port.membase + UART011_IMSC);
  319. writew(0xffff, uap->port.membase + UART011_ICR);
  320. spin_unlock_irq(&uap->port.lock);
  321. /*
  322. * Free the interrupt
  323. */
  324. free_irq(uap->port.irq, uap);
  325. /*
  326. * disable the port
  327. */
  328. writew(UART01x_CR_UARTEN | UART011_CR_TXE, uap->port.membase + UART011_CR);
  329. /*
  330. * disable break condition and fifos
  331. */
  332. val = readw(uap->port.membase + UART011_LCRH);
  333. val &= ~(UART01x_LCRH_BRK | UART01x_LCRH_FEN);
  334. writew(val, uap->port.membase + UART011_LCRH);
  335. /*
  336. * Shut down the clock producer
  337. */
  338. clk_disable(uap->clk);
  339. }
  340. static void
  341. pl011_set_termios(struct uart_port *port, struct termios *termios,
  342. struct termios *old)
  343. {
  344. unsigned int lcr_h, old_cr;
  345. unsigned long flags;
  346. unsigned int baud, quot;
  347. /*
  348. * Ask the core to calculate the divisor for us.
  349. */
  350. baud = uart_get_baud_rate(port, termios, old, 0, port->uartclk/16);
  351. quot = port->uartclk * 4 / baud;
  352. switch (termios->c_cflag & CSIZE) {
  353. case CS5:
  354. lcr_h = UART01x_LCRH_WLEN_5;
  355. break;
  356. case CS6:
  357. lcr_h = UART01x_LCRH_WLEN_6;
  358. break;
  359. case CS7:
  360. lcr_h = UART01x_LCRH_WLEN_7;
  361. break;
  362. default: // CS8
  363. lcr_h = UART01x_LCRH_WLEN_8;
  364. break;
  365. }
  366. if (termios->c_cflag & CSTOPB)
  367. lcr_h |= UART01x_LCRH_STP2;
  368. if (termios->c_cflag & PARENB) {
  369. lcr_h |= UART01x_LCRH_PEN;
  370. if (!(termios->c_cflag & PARODD))
  371. lcr_h |= UART01x_LCRH_EPS;
  372. }
  373. if (port->fifosize > 1)
  374. lcr_h |= UART01x_LCRH_FEN;
  375. spin_lock_irqsave(&port->lock, flags);
  376. /*
  377. * Update the per-port timeout.
  378. */
  379. uart_update_timeout(port, termios->c_cflag, baud);
  380. port->read_status_mask = UART011_DR_OE | 255;
  381. if (termios->c_iflag & INPCK)
  382. port->read_status_mask |= UART011_DR_FE | UART011_DR_PE;
  383. if (termios->c_iflag & (BRKINT | PARMRK))
  384. port->read_status_mask |= UART011_DR_BE;
  385. /*
  386. * Characters to ignore
  387. */
  388. port->ignore_status_mask = 0;
  389. if (termios->c_iflag & IGNPAR)
  390. port->ignore_status_mask |= UART011_DR_FE | UART011_DR_PE;
  391. if (termios->c_iflag & IGNBRK) {
  392. port->ignore_status_mask |= UART011_DR_BE;
  393. /*
  394. * If we're ignoring parity and break indicators,
  395. * ignore overruns too (for real raw support).
  396. */
  397. if (termios->c_iflag & IGNPAR)
  398. port->ignore_status_mask |= UART011_DR_OE;
  399. }
  400. /*
  401. * Ignore all characters if CREAD is not set.
  402. */
  403. if ((termios->c_cflag & CREAD) == 0)
  404. port->ignore_status_mask |= UART_DUMMY_DR_RX;
  405. if (UART_ENABLE_MS(port, termios->c_cflag))
  406. pl011_enable_ms(port);
  407. /* first, disable everything */
  408. old_cr = readw(port->membase + UART011_CR);
  409. writew(0, port->membase + UART011_CR);
  410. /* Set baud rate */
  411. writew(quot & 0x3f, port->membase + UART011_FBRD);
  412. writew(quot >> 6, port->membase + UART011_IBRD);
  413. /*
  414. * ----------v----------v----------v----------v-----
  415. * NOTE: MUST BE WRITTEN AFTER UARTLCR_M & UARTLCR_L
  416. * ----------^----------^----------^----------^-----
  417. */
  418. writew(lcr_h, port->membase + UART011_LCRH);
  419. writew(old_cr, port->membase + UART011_CR);
  420. spin_unlock_irqrestore(&port->lock, flags);
  421. }
  422. static const char *pl011_type(struct uart_port *port)
  423. {
  424. return port->type == PORT_AMBA ? "AMBA/PL011" : NULL;
  425. }
  426. /*
  427. * Release the memory region(s) being used by 'port'
  428. */
  429. static void pl010_release_port(struct uart_port *port)
  430. {
  431. release_mem_region(port->mapbase, SZ_4K);
  432. }
  433. /*
  434. * Request the memory region(s) being used by 'port'
  435. */
  436. static int pl010_request_port(struct uart_port *port)
  437. {
  438. return request_mem_region(port->mapbase, SZ_4K, "uart-pl011")
  439. != NULL ? 0 : -EBUSY;
  440. }
  441. /*
  442. * Configure/autoconfigure the port.
  443. */
  444. static void pl010_config_port(struct uart_port *port, int flags)
  445. {
  446. if (flags & UART_CONFIG_TYPE) {
  447. port->type = PORT_AMBA;
  448. pl010_request_port(port);
  449. }
  450. }
  451. /*
  452. * verify the new serial_struct (for TIOCSSERIAL).
  453. */
  454. static int pl010_verify_port(struct uart_port *port, struct serial_struct *ser)
  455. {
  456. int ret = 0;
  457. if (ser->type != PORT_UNKNOWN && ser->type != PORT_AMBA)
  458. ret = -EINVAL;
  459. if (ser->irq < 0 || ser->irq >= NR_IRQS)
  460. ret = -EINVAL;
  461. if (ser->baud_base < 9600)
  462. ret = -EINVAL;
  463. return ret;
  464. }
  465. static struct uart_ops amba_pl011_pops = {
  466. .tx_empty = pl01x_tx_empty,
  467. .set_mctrl = pl011_set_mctrl,
  468. .get_mctrl = pl01x_get_mctrl,
  469. .stop_tx = pl011_stop_tx,
  470. .start_tx = pl011_start_tx,
  471. .stop_rx = pl011_stop_rx,
  472. .enable_ms = pl011_enable_ms,
  473. .break_ctl = pl011_break_ctl,
  474. .startup = pl011_startup,
  475. .shutdown = pl011_shutdown,
  476. .set_termios = pl011_set_termios,
  477. .type = pl011_type,
  478. .release_port = pl010_release_port,
  479. .request_port = pl010_request_port,
  480. .config_port = pl010_config_port,
  481. .verify_port = pl010_verify_port,
  482. };
  483. static struct uart_amba_port *amba_ports[UART_NR];
  484. #ifdef CONFIG_SERIAL_AMBA_PL011_CONSOLE
  485. static void pl011_console_putchar(struct uart_port *port, int ch)
  486. {
  487. struct uart_amba_port *uap = (struct uart_amba_port *)port;
  488. while (readw(uap->port.membase + UART01x_FR) & UART01x_FR_TXFF)
  489. barrier();
  490. writew(ch, uap->port.membase + UART01x_DR);
  491. }
  492. static void
  493. pl011_console_write(struct console *co, const char *s, unsigned int count)
  494. {
  495. struct uart_amba_port *uap = amba_ports[co->index];
  496. unsigned int status, old_cr, new_cr;
  497. clk_enable(uap->clk);
  498. /*
  499. * First save the CR then disable the interrupts
  500. */
  501. old_cr = readw(uap->port.membase + UART011_CR);
  502. new_cr = old_cr & ~UART011_CR_CTSEN;
  503. new_cr |= UART01x_CR_UARTEN | UART011_CR_TXE;
  504. writew(new_cr, uap->port.membase + UART011_CR);
  505. uart_console_write(&uap->port, s, count, pl011_console_putchar);
  506. /*
  507. * Finally, wait for transmitter to become empty
  508. * and restore the TCR
  509. */
  510. do {
  511. status = readw(uap->port.membase + UART01x_FR);
  512. } while (status & UART01x_FR_BUSY);
  513. writew(old_cr, uap->port.membase + UART011_CR);
  514. clk_disable(uap->clk);
  515. }
  516. static void __init
  517. pl011_console_get_options(struct uart_amba_port *uap, int *baud,
  518. int *parity, int *bits)
  519. {
  520. if (readw(uap->port.membase + UART011_CR) & UART01x_CR_UARTEN) {
  521. unsigned int lcr_h, ibrd, fbrd;
  522. lcr_h = readw(uap->port.membase + UART011_LCRH);
  523. *parity = 'n';
  524. if (lcr_h & UART01x_LCRH_PEN) {
  525. if (lcr_h & UART01x_LCRH_EPS)
  526. *parity = 'e';
  527. else
  528. *parity = 'o';
  529. }
  530. if ((lcr_h & 0x60) == UART01x_LCRH_WLEN_7)
  531. *bits = 7;
  532. else
  533. *bits = 8;
  534. ibrd = readw(uap->port.membase + UART011_IBRD);
  535. fbrd = readw(uap->port.membase + UART011_FBRD);
  536. *baud = uap->port.uartclk * 4 / (64 * ibrd + fbrd);
  537. }
  538. }
  539. static int __init pl011_console_setup(struct console *co, char *options)
  540. {
  541. struct uart_amba_port *uap;
  542. int baud = 38400;
  543. int bits = 8;
  544. int parity = 'n';
  545. int flow = 'n';
  546. /*
  547. * Check whether an invalid uart number has been specified, and
  548. * if so, search for the first available port that does have
  549. * console support.
  550. */
  551. if (co->index >= UART_NR)
  552. co->index = 0;
  553. uap = amba_ports[co->index];
  554. uap->port.uartclk = clk_get_rate(uap->clk);
  555. if (options)
  556. uart_parse_options(options, &baud, &parity, &bits, &flow);
  557. else
  558. pl011_console_get_options(uap, &baud, &parity, &bits);
  559. return uart_set_options(&uap->port, co, baud, parity, bits, flow);
  560. }
  561. static struct uart_driver amba_reg;
  562. static struct console amba_console = {
  563. .name = "ttyAMA",
  564. .write = pl011_console_write,
  565. .device = uart_console_device,
  566. .setup = pl011_console_setup,
  567. .flags = CON_PRINTBUFFER,
  568. .index = -1,
  569. .data = &amba_reg,
  570. };
  571. #define AMBA_CONSOLE (&amba_console)
  572. #else
  573. #define AMBA_CONSOLE NULL
  574. #endif
  575. static struct uart_driver amba_reg = {
  576. .owner = THIS_MODULE,
  577. .driver_name = "ttyAMA",
  578. .dev_name = "ttyAMA",
  579. .major = SERIAL_AMBA_MAJOR,
  580. .minor = SERIAL_AMBA_MINOR,
  581. .nr = UART_NR,
  582. .cons = AMBA_CONSOLE,
  583. };
  584. static int pl011_probe(struct amba_device *dev, void *id)
  585. {
  586. struct uart_amba_port *uap;
  587. void __iomem *base;
  588. int i, ret;
  589. for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
  590. if (amba_ports[i] == NULL)
  591. break;
  592. if (i == ARRAY_SIZE(amba_ports)) {
  593. ret = -EBUSY;
  594. goto out;
  595. }
  596. uap = kmalloc(sizeof(struct uart_amba_port), GFP_KERNEL);
  597. if (uap == NULL) {
  598. ret = -ENOMEM;
  599. goto out;
  600. }
  601. base = ioremap(dev->res.start, PAGE_SIZE);
  602. if (!base) {
  603. ret = -ENOMEM;
  604. goto free;
  605. }
  606. memset(uap, 0, sizeof(struct uart_amba_port));
  607. uap->clk = clk_get(&dev->dev, "UARTCLK");
  608. if (IS_ERR(uap->clk)) {
  609. ret = PTR_ERR(uap->clk);
  610. goto unmap;
  611. }
  612. uap->port.dev = &dev->dev;
  613. uap->port.mapbase = dev->res.start;
  614. uap->port.membase = base;
  615. uap->port.iotype = UPIO_MEM;
  616. uap->port.irq = dev->irq[0];
  617. uap->port.fifosize = 16;
  618. uap->port.ops = &amba_pl011_pops;
  619. uap->port.flags = UPF_BOOT_AUTOCONF;
  620. uap->port.line = i;
  621. amba_ports[i] = uap;
  622. amba_set_drvdata(dev, uap);
  623. ret = uart_add_one_port(&amba_reg, &uap->port);
  624. if (ret) {
  625. amba_set_drvdata(dev, NULL);
  626. amba_ports[i] = NULL;
  627. clk_put(uap->clk);
  628. unmap:
  629. iounmap(base);
  630. free:
  631. kfree(uap);
  632. }
  633. out:
  634. return ret;
  635. }
  636. static int pl011_remove(struct amba_device *dev)
  637. {
  638. struct uart_amba_port *uap = amba_get_drvdata(dev);
  639. int i;
  640. amba_set_drvdata(dev, NULL);
  641. uart_remove_one_port(&amba_reg, &uap->port);
  642. for (i = 0; i < ARRAY_SIZE(amba_ports); i++)
  643. if (amba_ports[i] == uap)
  644. amba_ports[i] = NULL;
  645. iounmap(uap->port.membase);
  646. clk_put(uap->clk);
  647. kfree(uap);
  648. return 0;
  649. }
  650. static struct amba_id pl011_ids[] __initdata = {
  651. {
  652. .id = 0x00041011,
  653. .mask = 0x000fffff,
  654. },
  655. { 0, 0 },
  656. };
  657. static struct amba_driver pl011_driver = {
  658. .drv = {
  659. .name = "uart-pl011",
  660. },
  661. .id_table = pl011_ids,
  662. .probe = pl011_probe,
  663. .remove = pl011_remove,
  664. };
  665. static int __init pl011_init(void)
  666. {
  667. int ret;
  668. printk(KERN_INFO "Serial: AMBA PL011 UART driver\n");
  669. ret = uart_register_driver(&amba_reg);
  670. if (ret == 0) {
  671. ret = amba_driver_register(&pl011_driver);
  672. if (ret)
  673. uart_unregister_driver(&amba_reg);
  674. }
  675. return ret;
  676. }
  677. static void __exit pl011_exit(void)
  678. {
  679. amba_driver_unregister(&pl011_driver);
  680. uart_unregister_driver(&amba_reg);
  681. }
  682. module_init(pl011_init);
  683. module_exit(pl011_exit);
  684. MODULE_AUTHOR("ARM Ltd/Deep Blue Solutions Ltd");
  685. MODULE_DESCRIPTION("ARM AMBA serial port driver");
  686. MODULE_LICENSE("GPL");