aic94xx_seq.c 46 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404
  1. /*
  2. * Aic94xx SAS/SATA driver sequencer interface.
  3. *
  4. * Copyright (C) 2005 Adaptec, Inc. All rights reserved.
  5. * Copyright (C) 2005 Luben Tuikov <luben_tuikov@adaptec.com>
  6. *
  7. * Parts of this code adapted from David Chaw's adp94xx_seq.c.
  8. *
  9. * This file is licensed under GPLv2.
  10. *
  11. * This file is part of the aic94xx driver.
  12. *
  13. * The aic94xx driver is free software; you can redistribute it and/or
  14. * modify it under the terms of the GNU General Public License as
  15. * published by the Free Software Foundation; version 2 of the
  16. * License.
  17. *
  18. * The aic94xx driver is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  21. * General Public License for more details.
  22. *
  23. * You should have received a copy of the GNU General Public License
  24. * along with the aic94xx driver; if not, write to the Free Software
  25. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  26. *
  27. */
  28. #include <linux/delay.h>
  29. #include <linux/pci.h>
  30. #include <linux/module.h>
  31. #include <linux/firmware.h>
  32. #include "aic94xx_reg.h"
  33. #include "aic94xx_hwi.h"
  34. #include "aic94xx_seq.h"
  35. #include "aic94xx_dump.h"
  36. /* It takes no more than 0.05 us for an instruction
  37. * to complete. So waiting for 1 us should be more than
  38. * plenty.
  39. */
  40. #define PAUSE_DELAY 1
  41. #define PAUSE_TRIES 1000
  42. static const struct firmware *sequencer_fw;
  43. static const char *sequencer_version;
  44. static u16 cseq_vecs[CSEQ_NUM_VECS], lseq_vecs[LSEQ_NUM_VECS], mode2_task,
  45. cseq_idle_loop, lseq_idle_loop;
  46. static u8 *cseq_code, *lseq_code;
  47. static u32 cseq_code_size, lseq_code_size;
  48. static u16 first_scb_site_no = 0xFFFF;
  49. static u16 last_scb_site_no;
  50. /* ---------- Pause/Unpause CSEQ/LSEQ ---------- */
  51. /**
  52. * asd_pause_cseq - pause the central sequencer
  53. * @asd_ha: pointer to host adapter structure
  54. *
  55. * Return 0 on success, negative on failure.
  56. */
  57. int asd_pause_cseq(struct asd_ha_struct *asd_ha)
  58. {
  59. int count = PAUSE_TRIES;
  60. u32 arp2ctl;
  61. arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
  62. if (arp2ctl & PAUSED)
  63. return 0;
  64. asd_write_reg_dword(asd_ha, CARP2CTL, arp2ctl | EPAUSE);
  65. do {
  66. arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
  67. if (arp2ctl & PAUSED)
  68. return 0;
  69. udelay(PAUSE_DELAY);
  70. } while (--count > 0);
  71. ASD_DPRINTK("couldn't pause CSEQ\n");
  72. return -1;
  73. }
  74. /**
  75. * asd_unpause_cseq - unpause the central sequencer.
  76. * @asd_ha: pointer to host adapter structure.
  77. *
  78. * Return 0 on success, negative on error.
  79. */
  80. int asd_unpause_cseq(struct asd_ha_struct *asd_ha)
  81. {
  82. u32 arp2ctl;
  83. int count = PAUSE_TRIES;
  84. arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
  85. if (!(arp2ctl & PAUSED))
  86. return 0;
  87. asd_write_reg_dword(asd_ha, CARP2CTL, arp2ctl & ~EPAUSE);
  88. do {
  89. arp2ctl = asd_read_reg_dword(asd_ha, CARP2CTL);
  90. if (!(arp2ctl & PAUSED))
  91. return 0;
  92. udelay(PAUSE_DELAY);
  93. } while (--count > 0);
  94. ASD_DPRINTK("couldn't unpause the CSEQ\n");
  95. return -1;
  96. }
  97. /**
  98. * asd_seq_pause_lseq - pause a link sequencer
  99. * @asd_ha: pointer to a host adapter structure
  100. * @lseq: link sequencer of interest
  101. *
  102. * Return 0 on success, negative on error.
  103. */
  104. static inline int asd_seq_pause_lseq(struct asd_ha_struct *asd_ha, int lseq)
  105. {
  106. u32 arp2ctl;
  107. int count = PAUSE_TRIES;
  108. arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
  109. if (arp2ctl & PAUSED)
  110. return 0;
  111. asd_write_reg_dword(asd_ha, LmARP2CTL(lseq), arp2ctl | EPAUSE);
  112. do {
  113. arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
  114. if (arp2ctl & PAUSED)
  115. return 0;
  116. udelay(PAUSE_DELAY);
  117. } while (--count > 0);
  118. ASD_DPRINTK("couldn't pause LSEQ %d\n", lseq);
  119. return -1;
  120. }
  121. /**
  122. * asd_pause_lseq - pause the link sequencer(s)
  123. * @asd_ha: pointer to host adapter structure
  124. * @lseq_mask: mask of link sequencers of interest
  125. *
  126. * Return 0 on success, negative on failure.
  127. */
  128. int asd_pause_lseq(struct asd_ha_struct *asd_ha, u8 lseq_mask)
  129. {
  130. int lseq;
  131. int err = 0;
  132. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  133. err = asd_seq_pause_lseq(asd_ha, lseq);
  134. if (err)
  135. return err;
  136. }
  137. return err;
  138. }
  139. /**
  140. * asd_seq_unpause_lseq - unpause a link sequencer
  141. * @asd_ha: pointer to host adapter structure
  142. * @lseq: link sequencer of interest
  143. *
  144. * Return 0 on success, negative on error.
  145. */
  146. static inline int asd_seq_unpause_lseq(struct asd_ha_struct *asd_ha, int lseq)
  147. {
  148. u32 arp2ctl;
  149. int count = PAUSE_TRIES;
  150. arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
  151. if (!(arp2ctl & PAUSED))
  152. return 0;
  153. asd_write_reg_dword(asd_ha, LmARP2CTL(lseq), arp2ctl & ~EPAUSE);
  154. do {
  155. arp2ctl = asd_read_reg_dword(asd_ha, LmARP2CTL(lseq));
  156. if (!(arp2ctl & PAUSED))
  157. return 0;
  158. udelay(PAUSE_DELAY);
  159. } while (--count > 0);
  160. ASD_DPRINTK("couldn't unpause LSEQ %d\n", lseq);
  161. return 0;
  162. }
  163. /**
  164. * asd_unpause_lseq - unpause the link sequencer(s)
  165. * @asd_ha: pointer to host adapter structure
  166. * @lseq_mask: mask of link sequencers of interest
  167. *
  168. * Return 0 on success, negative on failure.
  169. */
  170. int asd_unpause_lseq(struct asd_ha_struct *asd_ha, u8 lseq_mask)
  171. {
  172. int lseq;
  173. int err = 0;
  174. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  175. err = asd_seq_unpause_lseq(asd_ha, lseq);
  176. if (err)
  177. return err;
  178. }
  179. return err;
  180. }
  181. /* ---------- Downloading CSEQ/LSEQ microcode ---------- */
  182. static int asd_verify_cseq(struct asd_ha_struct *asd_ha, const u8 *_prog,
  183. u32 size)
  184. {
  185. u32 addr = CSEQ_RAM_REG_BASE_ADR;
  186. const u32 *prog = (u32 *) _prog;
  187. u32 i;
  188. for (i = 0; i < size; i += 4, prog++, addr += 4) {
  189. u32 val = asd_read_reg_dword(asd_ha, addr);
  190. if (le32_to_cpu(*prog) != val) {
  191. asd_printk("%s: cseq verify failed at %u "
  192. "read:0x%x, wanted:0x%x\n",
  193. pci_name(asd_ha->pcidev),
  194. i, val, le32_to_cpu(*prog));
  195. return -1;
  196. }
  197. }
  198. ASD_DPRINTK("verified %d bytes, passed\n", size);
  199. return 0;
  200. }
  201. /**
  202. * asd_verify_lseq - verify the microcode of a link sequencer
  203. * @asd_ha: pointer to host adapter structure
  204. * @_prog: pointer to the microcode
  205. * @size: size of the microcode in bytes
  206. * @lseq: link sequencer of interest
  207. *
  208. * The link sequencer code is accessed in 4 KB pages, which are selected
  209. * by setting LmRAMPAGE (bits 8 and 9) of the LmBISTCTL1 register.
  210. * The 10 KB LSEQm instruction code is mapped, page at a time, at
  211. * LmSEQRAM address.
  212. */
  213. static int asd_verify_lseq(struct asd_ha_struct *asd_ha, const u8 *_prog,
  214. u32 size, int lseq)
  215. {
  216. #define LSEQ_CODEPAGE_SIZE 4096
  217. int pages = (size + LSEQ_CODEPAGE_SIZE - 1) / LSEQ_CODEPAGE_SIZE;
  218. u32 page;
  219. const u32 *prog = (u32 *) _prog;
  220. for (page = 0; page < pages; page++) {
  221. u32 i;
  222. asd_write_reg_dword(asd_ha, LmBISTCTL1(lseq),
  223. page << LmRAMPAGE_LSHIFT);
  224. for (i = 0; size > 0 && i < LSEQ_CODEPAGE_SIZE;
  225. i += 4, prog++, size-=4) {
  226. u32 val = asd_read_reg_dword(asd_ha, LmSEQRAM(lseq)+i);
  227. if (le32_to_cpu(*prog) != val) {
  228. asd_printk("%s: LSEQ%d verify failed "
  229. "page:%d, offs:%d\n",
  230. pci_name(asd_ha->pcidev),
  231. lseq, page, i);
  232. return -1;
  233. }
  234. }
  235. }
  236. ASD_DPRINTK("LSEQ%d verified %d bytes, passed\n", lseq,
  237. (int)((u8 *)prog-_prog));
  238. return 0;
  239. }
  240. /**
  241. * asd_verify_seq -- verify CSEQ/LSEQ microcode
  242. * @asd_ha: pointer to host adapter structure
  243. * @prog: pointer to microcode
  244. * @size: size of the microcode
  245. * @lseq_mask: if 0, verify CSEQ microcode, else mask of LSEQs of interest
  246. *
  247. * Return 0 if microcode is correct, negative on mismatch.
  248. */
  249. static int asd_verify_seq(struct asd_ha_struct *asd_ha, const u8 *prog,
  250. u32 size, u8 lseq_mask)
  251. {
  252. if (lseq_mask == 0)
  253. return asd_verify_cseq(asd_ha, prog, size);
  254. else {
  255. int lseq, err;
  256. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  257. err = asd_verify_lseq(asd_ha, prog, size, lseq);
  258. if (err)
  259. return err;
  260. }
  261. }
  262. return 0;
  263. }
  264. #define ASD_DMA_MODE_DOWNLOAD
  265. #ifdef ASD_DMA_MODE_DOWNLOAD
  266. /* This is the size of the CSEQ Mapped instruction page */
  267. #define MAX_DMA_OVLY_COUNT ((1U << 14)-1)
  268. static int asd_download_seq(struct asd_ha_struct *asd_ha,
  269. const u8 * const prog, u32 size, u8 lseq_mask)
  270. {
  271. u32 comstaten;
  272. u32 reg;
  273. int page;
  274. const int pages = (size + MAX_DMA_OVLY_COUNT - 1) / MAX_DMA_OVLY_COUNT;
  275. struct asd_dma_tok *token;
  276. int err = 0;
  277. if (size % 4) {
  278. asd_printk("sequencer program not multiple of 4\n");
  279. return -1;
  280. }
  281. asd_pause_cseq(asd_ha);
  282. asd_pause_lseq(asd_ha, 0xFF);
  283. /* save, disable and clear interrupts */
  284. comstaten = asd_read_reg_dword(asd_ha, COMSTATEN);
  285. asd_write_reg_dword(asd_ha, COMSTATEN, 0);
  286. asd_write_reg_dword(asd_ha, COMSTAT, COMSTAT_MASK);
  287. asd_write_reg_dword(asd_ha, CHIMINTEN, RST_CHIMINTEN);
  288. asd_write_reg_dword(asd_ha, CHIMINT, CHIMINT_MASK);
  289. token = asd_alloc_coherent(asd_ha, MAX_DMA_OVLY_COUNT, GFP_KERNEL);
  290. if (!token) {
  291. asd_printk("out of memory for dma SEQ download\n");
  292. err = -ENOMEM;
  293. goto out;
  294. }
  295. ASD_DPRINTK("dma-ing %d bytes\n", size);
  296. for (page = 0; page < pages; page++) {
  297. int i;
  298. u32 left = min(size-page*MAX_DMA_OVLY_COUNT,
  299. (u32)MAX_DMA_OVLY_COUNT);
  300. memcpy(token->vaddr, prog + page*MAX_DMA_OVLY_COUNT, left);
  301. asd_write_reg_addr(asd_ha, OVLYDMAADR, token->dma_handle);
  302. asd_write_reg_dword(asd_ha, OVLYDMACNT, left);
  303. reg = !page ? RESETOVLYDMA : 0;
  304. reg |= (STARTOVLYDMA | OVLYHALTERR);
  305. reg |= (lseq_mask ? (((u32)lseq_mask) << 8) : OVLYCSEQ);
  306. /* Start DMA. */
  307. asd_write_reg_dword(asd_ha, OVLYDMACTL, reg);
  308. for (i = PAUSE_TRIES*100; i > 0; i--) {
  309. u32 dmadone = asd_read_reg_dword(asd_ha, OVLYDMACTL);
  310. if (!(dmadone & OVLYDMAACT))
  311. break;
  312. udelay(PAUSE_DELAY);
  313. }
  314. }
  315. reg = asd_read_reg_dword(asd_ha, COMSTAT);
  316. if (!(reg & OVLYDMADONE) || (reg & OVLYERR)
  317. || (asd_read_reg_dword(asd_ha, CHIMINT) & DEVEXCEPT_MASK)){
  318. asd_printk("%s: error DMA-ing sequencer code\n",
  319. pci_name(asd_ha->pcidev));
  320. err = -ENODEV;
  321. }
  322. asd_free_coherent(asd_ha, token);
  323. out:
  324. asd_write_reg_dword(asd_ha, COMSTATEN, comstaten);
  325. return err ? : asd_verify_seq(asd_ha, prog, size, lseq_mask);
  326. }
  327. #else /* ASD_DMA_MODE_DOWNLOAD */
  328. static int asd_download_seq(struct asd_ha_struct *asd_ha, const u8 *_prog,
  329. u32 size, u8 lseq_mask)
  330. {
  331. int i;
  332. u32 reg = 0;
  333. const u32 *prog = (u32 *) _prog;
  334. if (size % 4) {
  335. asd_printk("sequencer program not multiple of 4\n");
  336. return -1;
  337. }
  338. asd_pause_cseq(asd_ha);
  339. asd_pause_lseq(asd_ha, 0xFF);
  340. reg |= (lseq_mask ? (((u32)lseq_mask) << 8) : OVLYCSEQ);
  341. reg |= PIOCMODE;
  342. asd_write_reg_dword(asd_ha, OVLYDMACNT, size);
  343. asd_write_reg_dword(asd_ha, OVLYDMACTL, reg);
  344. ASD_DPRINTK("downloading %s sequencer%s in PIO mode...\n",
  345. lseq_mask ? "LSEQ" : "CSEQ", lseq_mask ? "s" : "");
  346. for (i = 0; i < size; i += 4, prog++)
  347. asd_write_reg_dword(asd_ha, SPIODATA, *prog);
  348. reg = (reg & ~PIOCMODE) | OVLYHALTERR;
  349. asd_write_reg_dword(asd_ha, OVLYDMACTL, reg);
  350. return asd_verify_seq(asd_ha, _prog, size, lseq_mask);
  351. }
  352. #endif /* ASD_DMA_MODE_DOWNLOAD */
  353. /**
  354. * asd_seq_download_seqs - download the sequencer microcode
  355. * @asd_ha: pointer to host adapter structure
  356. *
  357. * Download the central and link sequencer microcode.
  358. */
  359. static int asd_seq_download_seqs(struct asd_ha_struct *asd_ha)
  360. {
  361. int err;
  362. if (!asd_ha->hw_prof.enabled_phys) {
  363. asd_printk("%s: no enabled phys!\n", pci_name(asd_ha->pcidev));
  364. return -ENODEV;
  365. }
  366. /* Download the CSEQ */
  367. ASD_DPRINTK("downloading CSEQ...\n");
  368. err = asd_download_seq(asd_ha, cseq_code, cseq_code_size, 0);
  369. if (err) {
  370. asd_printk("CSEQ download failed:%d\n", err);
  371. return err;
  372. }
  373. /* Download the Link Sequencers code. All of the Link Sequencers
  374. * microcode can be downloaded at the same time.
  375. */
  376. ASD_DPRINTK("downloading LSEQs...\n");
  377. err = asd_download_seq(asd_ha, lseq_code, lseq_code_size,
  378. asd_ha->hw_prof.enabled_phys);
  379. if (err) {
  380. /* Try it one at a time */
  381. u8 lseq;
  382. u8 lseq_mask = asd_ha->hw_prof.enabled_phys;
  383. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  384. err = asd_download_seq(asd_ha, lseq_code,
  385. lseq_code_size, 1<<lseq);
  386. if (err)
  387. break;
  388. }
  389. }
  390. if (err)
  391. asd_printk("LSEQs download failed:%d\n", err);
  392. return err;
  393. }
  394. /* ---------- Initializing the chip, chip memory, etc. ---------- */
  395. /**
  396. * asd_init_cseq_mip - initialize CSEQ mode independent pages 4-7
  397. * @asd_ha: pointer to host adapter structure
  398. */
  399. static void asd_init_cseq_mip(struct asd_ha_struct *asd_ha)
  400. {
  401. /* CSEQ Mode Independent, page 4 setup. */
  402. asd_write_reg_word(asd_ha, CSEQ_Q_EXE_HEAD, 0xFFFF);
  403. asd_write_reg_word(asd_ha, CSEQ_Q_EXE_TAIL, 0xFFFF);
  404. asd_write_reg_word(asd_ha, CSEQ_Q_DONE_HEAD, 0xFFFF);
  405. asd_write_reg_word(asd_ha, CSEQ_Q_DONE_TAIL, 0xFFFF);
  406. asd_write_reg_word(asd_ha, CSEQ_Q_SEND_HEAD, 0xFFFF);
  407. asd_write_reg_word(asd_ha, CSEQ_Q_SEND_TAIL, 0xFFFF);
  408. asd_write_reg_word(asd_ha, CSEQ_Q_DMA2CHIM_HEAD, 0xFFFF);
  409. asd_write_reg_word(asd_ha, CSEQ_Q_DMA2CHIM_TAIL, 0xFFFF);
  410. asd_write_reg_word(asd_ha, CSEQ_Q_COPY_HEAD, 0xFFFF);
  411. asd_write_reg_word(asd_ha, CSEQ_Q_COPY_TAIL, 0xFFFF);
  412. asd_write_reg_word(asd_ha, CSEQ_REG0, 0);
  413. asd_write_reg_word(asd_ha, CSEQ_REG1, 0);
  414. asd_write_reg_dword(asd_ha, CSEQ_REG2, 0);
  415. asd_write_reg_byte(asd_ha, CSEQ_LINK_CTL_Q_MAP, 0);
  416. {
  417. u8 con = asd_read_reg_byte(asd_ha, CCONEXIST);
  418. u8 val = hweight8(con);
  419. asd_write_reg_byte(asd_ha, CSEQ_MAX_CSEQ_MODE, (val<<4)|val);
  420. }
  421. asd_write_reg_word(asd_ha, CSEQ_FREE_LIST_HACK_COUNT, 0);
  422. /* CSEQ Mode independent, page 5 setup. */
  423. asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_QUEUE, 0);
  424. asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_QUEUE+4, 0);
  425. asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_COUNT, 0);
  426. asd_write_reg_dword(asd_ha, CSEQ_EST_NEXUS_REQ_COUNT+4, 0);
  427. asd_write_reg_word(asd_ha, CSEQ_Q_EST_NEXUS_HEAD, 0xFFFF);
  428. asd_write_reg_word(asd_ha, CSEQ_Q_EST_NEXUS_TAIL, 0xFFFF);
  429. asd_write_reg_word(asd_ha, CSEQ_NEED_EST_NEXUS_SCB, 0);
  430. asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_REQ_HEAD, 0);
  431. asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_REQ_TAIL, 0);
  432. asd_write_reg_byte(asd_ha, CSEQ_EST_NEXUS_SCB_OFFSET, 0);
  433. /* CSEQ Mode independent, page 6 setup. */
  434. asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_RET_ADDR0, 0);
  435. asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_RET_ADDR1, 0);
  436. asd_write_reg_word(asd_ha, CSEQ_INT_ROUT_SCBPTR, 0);
  437. asd_write_reg_byte(asd_ha, CSEQ_INT_ROUT_MODE, 0);
  438. asd_write_reg_byte(asd_ha, CSEQ_ISR_SCRATCH_FLAGS, 0);
  439. asd_write_reg_word(asd_ha, CSEQ_ISR_SAVE_SINDEX, 0);
  440. asd_write_reg_word(asd_ha, CSEQ_ISR_SAVE_DINDEX, 0);
  441. asd_write_reg_word(asd_ha, CSEQ_Q_MONIRTT_HEAD, 0xFFFF);
  442. asd_write_reg_word(asd_ha, CSEQ_Q_MONIRTT_TAIL, 0xFFFF);
  443. /* Calculate the free scb mask. */
  444. {
  445. u16 cmdctx = asd_get_cmdctx_size(asd_ha);
  446. cmdctx = (~((cmdctx/128)-1)) >> 8;
  447. asd_write_reg_byte(asd_ha, CSEQ_FREE_SCB_MASK, (u8)cmdctx);
  448. }
  449. asd_write_reg_word(asd_ha, CSEQ_BUILTIN_FREE_SCB_HEAD,
  450. first_scb_site_no);
  451. asd_write_reg_word(asd_ha, CSEQ_BUILTIN_FREE_SCB_TAIL,
  452. last_scb_site_no);
  453. asd_write_reg_word(asd_ha, CSEQ_EXTENDED_FREE_SCB_HEAD, 0xFFFF);
  454. asd_write_reg_word(asd_ha, CSEQ_EXTENDED_FREE_SCB_TAIL, 0xFFFF);
  455. /* CSEQ Mode independent, page 7 setup. */
  456. asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_QUEUE, 0);
  457. asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_QUEUE+4, 0);
  458. asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_COUNT, 0);
  459. asd_write_reg_dword(asd_ha, CSEQ_EMPTY_REQ_COUNT+4, 0);
  460. asd_write_reg_word(asd_ha, CSEQ_Q_EMPTY_HEAD, 0xFFFF);
  461. asd_write_reg_word(asd_ha, CSEQ_Q_EMPTY_TAIL, 0xFFFF);
  462. asd_write_reg_word(asd_ha, CSEQ_NEED_EMPTY_SCB, 0);
  463. asd_write_reg_byte(asd_ha, CSEQ_EMPTY_REQ_HEAD, 0);
  464. asd_write_reg_byte(asd_ha, CSEQ_EMPTY_REQ_TAIL, 0);
  465. asd_write_reg_byte(asd_ha, CSEQ_EMPTY_SCB_OFFSET, 0);
  466. asd_write_reg_word(asd_ha, CSEQ_PRIMITIVE_DATA, 0);
  467. asd_write_reg_dword(asd_ha, CSEQ_TIMEOUT_CONST, 0);
  468. }
  469. /**
  470. * asd_init_cseq_mdp - initialize CSEQ Mode dependent pages
  471. * @asd_ha: pointer to host adapter structure
  472. */
  473. static void asd_init_cseq_mdp(struct asd_ha_struct *asd_ha)
  474. {
  475. int i;
  476. int moffs;
  477. moffs = CSEQ_PAGE_SIZE * 2;
  478. /* CSEQ Mode dependent, modes 0-7, page 0 setup. */
  479. for (i = 0; i < 8; i++) {
  480. asd_write_reg_word(asd_ha, i*moffs+CSEQ_LRM_SAVE_SINDEX, 0);
  481. asd_write_reg_word(asd_ha, i*moffs+CSEQ_LRM_SAVE_SCBPTR, 0);
  482. asd_write_reg_word(asd_ha, i*moffs+CSEQ_Q_LINK_HEAD, 0xFFFF);
  483. asd_write_reg_word(asd_ha, i*moffs+CSEQ_Q_LINK_TAIL, 0xFFFF);
  484. asd_write_reg_byte(asd_ha, i*moffs+CSEQ_LRM_SAVE_SCRPAGE, 0);
  485. }
  486. /* CSEQ Mode dependent, mode 0-7, page 1 and 2 shall be ignored. */
  487. /* CSEQ Mode dependent, mode 8, page 0 setup. */
  488. asd_write_reg_word(asd_ha, CSEQ_RET_ADDR, 0xFFFF);
  489. asd_write_reg_word(asd_ha, CSEQ_RET_SCBPTR, 0);
  490. asd_write_reg_word(asd_ha, CSEQ_SAVE_SCBPTR, 0);
  491. asd_write_reg_word(asd_ha, CSEQ_EMPTY_TRANS_CTX, 0);
  492. asd_write_reg_word(asd_ha, CSEQ_RESP_LEN, 0);
  493. asd_write_reg_word(asd_ha, CSEQ_TMF_SCBPTR, 0);
  494. asd_write_reg_word(asd_ha, CSEQ_GLOBAL_PREV_SCB, 0);
  495. asd_write_reg_word(asd_ha, CSEQ_GLOBAL_HEAD, 0);
  496. asd_write_reg_word(asd_ha, CSEQ_CLEAR_LU_HEAD, 0);
  497. asd_write_reg_byte(asd_ha, CSEQ_TMF_OPCODE, 0);
  498. asd_write_reg_byte(asd_ha, CSEQ_SCRATCH_FLAGS, 0);
  499. asd_write_reg_word(asd_ha, CSEQ_HSB_SITE, 0);
  500. asd_write_reg_word(asd_ha, CSEQ_FIRST_INV_SCB_SITE,
  501. (u16)last_scb_site_no+1);
  502. asd_write_reg_word(asd_ha, CSEQ_FIRST_INV_DDB_SITE,
  503. (u16)asd_ha->hw_prof.max_ddbs);
  504. /* CSEQ Mode dependent, mode 8, page 1 setup. */
  505. asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CLEAR, 0);
  506. asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CLEAR + 4, 0);
  507. asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CHECK, 0);
  508. asd_write_reg_dword(asd_ha, CSEQ_LUN_TO_CHECK + 4, 0);
  509. /* CSEQ Mode dependent, mode 8, page 2 setup. */
  510. /* Tell the sequencer the bus address of the first SCB. */
  511. asd_write_reg_addr(asd_ha, CSEQ_HQ_NEW_POINTER,
  512. asd_ha->seq.next_scb.dma_handle);
  513. ASD_DPRINTK("First SCB dma_handle: 0x%llx\n",
  514. (unsigned long long)asd_ha->seq.next_scb.dma_handle);
  515. /* Tell the sequencer the first Done List entry address. */
  516. asd_write_reg_addr(asd_ha, CSEQ_HQ_DONE_BASE,
  517. asd_ha->seq.actual_dl->dma_handle);
  518. /* Initialize the Q_DONE_POINTER with the least significant
  519. * 4 bytes of the first Done List address. */
  520. asd_write_reg_dword(asd_ha, CSEQ_HQ_DONE_POINTER,
  521. ASD_BUSADDR_LO(asd_ha->seq.actual_dl->dma_handle));
  522. asd_write_reg_byte(asd_ha, CSEQ_HQ_DONE_PASS, ASD_DEF_DL_TOGGLE);
  523. /* CSEQ Mode dependent, mode 8, page 3 shall be ignored. */
  524. }
  525. /**
  526. * asd_init_cseq_scratch -- setup and init CSEQ
  527. * @asd_ha: pointer to host adapter structure
  528. *
  529. * Setup and initialize Central sequencers. Initialiaze the mode
  530. * independent and dependent scratch page to the default settings.
  531. */
  532. static void asd_init_cseq_scratch(struct asd_ha_struct *asd_ha)
  533. {
  534. asd_init_cseq_mip(asd_ha);
  535. asd_init_cseq_mdp(asd_ha);
  536. }
  537. /**
  538. * asd_init_lseq_mip -- initialize LSEQ Mode independent pages 0-3
  539. * @asd_ha: pointer to host adapter structure
  540. */
  541. static void asd_init_lseq_mip(struct asd_ha_struct *asd_ha, u8 lseq)
  542. {
  543. int i;
  544. /* LSEQ Mode independent page 0 setup. */
  545. asd_write_reg_word(asd_ha, LmSEQ_Q_TGTXFR_HEAD(lseq), 0xFFFF);
  546. asd_write_reg_word(asd_ha, LmSEQ_Q_TGTXFR_TAIL(lseq), 0xFFFF);
  547. asd_write_reg_byte(asd_ha, LmSEQ_LINK_NUMBER(lseq), lseq);
  548. asd_write_reg_byte(asd_ha, LmSEQ_SCRATCH_FLAGS(lseq),
  549. ASD_NOTIFY_ENABLE_SPINUP);
  550. asd_write_reg_dword(asd_ha, LmSEQ_CONNECTION_STATE(lseq),0x08000000);
  551. asd_write_reg_word(asd_ha, LmSEQ_CONCTL(lseq), 0);
  552. asd_write_reg_byte(asd_ha, LmSEQ_CONSTAT(lseq), 0);
  553. asd_write_reg_byte(asd_ha, LmSEQ_CONNECTION_MODES(lseq), 0);
  554. asd_write_reg_word(asd_ha, LmSEQ_REG1_ISR(lseq), 0);
  555. asd_write_reg_word(asd_ha, LmSEQ_REG2_ISR(lseq), 0);
  556. asd_write_reg_word(asd_ha, LmSEQ_REG3_ISR(lseq), 0);
  557. asd_write_reg_dword(asd_ha, LmSEQ_REG0_ISR(lseq), 0);
  558. asd_write_reg_dword(asd_ha, LmSEQ_REG0_ISR(lseq)+4, 0);
  559. /* LSEQ Mode independent page 1 setup. */
  560. asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR0(lseq), 0xFFFF);
  561. asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR1(lseq), 0xFFFF);
  562. asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR2(lseq), 0xFFFF);
  563. asd_write_reg_word(asd_ha, LmSEQ_EST_NEXUS_SCBPTR3(lseq), 0xFFFF);
  564. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE0(lseq), 0);
  565. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE1(lseq), 0);
  566. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE2(lseq), 0);
  567. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_OPCODE3(lseq), 0);
  568. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_HEAD(lseq), 0);
  569. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_SCB_TAIL(lseq), 0);
  570. asd_write_reg_byte(asd_ha, LmSEQ_EST_NEXUS_BUF_AVAIL(lseq), 0);
  571. asd_write_reg_dword(asd_ha, LmSEQ_TIMEOUT_CONST(lseq), 0);
  572. asd_write_reg_word(asd_ha, LmSEQ_ISR_SAVE_SINDEX(lseq), 0);
  573. asd_write_reg_word(asd_ha, LmSEQ_ISR_SAVE_DINDEX(lseq), 0);
  574. /* LSEQ Mode Independent page 2 setup. */
  575. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR0(lseq), 0xFFFF);
  576. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR1(lseq), 0xFFFF);
  577. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR2(lseq), 0xFFFF);
  578. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_SCB_PTR3(lseq), 0xFFFF);
  579. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD0(lseq), 0);
  580. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD1(lseq), 0);
  581. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD2(lseq), 0);
  582. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_OPCD3(lseq), 0);
  583. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_HEAD(lseq), 0);
  584. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_SCB_TAIL(lseq), 0);
  585. asd_write_reg_byte(asd_ha, LmSEQ_EMPTY_BUFS_AVAIL(lseq), 0);
  586. for (i = 0; i < 12; i += 4)
  587. asd_write_reg_dword(asd_ha, LmSEQ_ATA_SCR_REGS(lseq) + i, 0);
  588. /* LSEQ Mode Independent page 3 setup. */
  589. /* Device present timer timeout */
  590. asd_write_reg_dword(asd_ha, LmSEQ_DEV_PRES_TMR_TOUT_CONST(lseq),
  591. ASD_DEV_PRESENT_TIMEOUT);
  592. /* SATA interlock timer disabled */
  593. asd_write_reg_dword(asd_ha, LmSEQ_SATA_INTERLOCK_TIMEOUT(lseq),
  594. ASD_SATA_INTERLOCK_TIMEOUT);
  595. /* STP shutdown timer timeout constant, IGNORED by the sequencer,
  596. * always 0. */
  597. asd_write_reg_dword(asd_ha, LmSEQ_STP_SHUTDOWN_TIMEOUT(lseq),
  598. ASD_STP_SHUTDOWN_TIMEOUT);
  599. asd_write_reg_dword(asd_ha, LmSEQ_SRST_ASSERT_TIMEOUT(lseq),
  600. ASD_SRST_ASSERT_TIMEOUT);
  601. asd_write_reg_dword(asd_ha, LmSEQ_RCV_FIS_TIMEOUT(lseq),
  602. ASD_RCV_FIS_TIMEOUT);
  603. asd_write_reg_dword(asd_ha, LmSEQ_ONE_MILLISEC_TIMEOUT(lseq),
  604. ASD_ONE_MILLISEC_TIMEOUT);
  605. /* COM_INIT timer */
  606. asd_write_reg_dword(asd_ha, LmSEQ_TEN_MS_COMINIT_TIMEOUT(lseq),
  607. ASD_TEN_MILLISEC_TIMEOUT);
  608. asd_write_reg_dword(asd_ha, LmSEQ_SMP_RCV_TIMEOUT(lseq),
  609. ASD_SMP_RCV_TIMEOUT);
  610. }
  611. /**
  612. * asd_init_lseq_mdp -- initialize LSEQ mode dependent pages.
  613. * @asd_ha: pointer to host adapter structure
  614. */
  615. static void asd_init_lseq_mdp(struct asd_ha_struct *asd_ha, int lseq)
  616. {
  617. int i;
  618. u32 moffs;
  619. u16 ret_addr[] = {
  620. 0xFFFF, /* mode 0 */
  621. 0xFFFF, /* mode 1 */
  622. mode2_task, /* mode 2 */
  623. 0,
  624. 0xFFFF, /* mode 4/5 */
  625. 0xFFFF, /* mode 4/5 */
  626. };
  627. /*
  628. * Mode 0,1,2 and 4/5 have common field on page 0 for the first
  629. * 14 bytes.
  630. */
  631. for (i = 0; i < 3; i++) {
  632. moffs = i * LSEQ_MODE_SCRATCH_SIZE;
  633. asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR(lseq)+moffs,
  634. ret_addr[i]);
  635. asd_write_reg_word(asd_ha, LmSEQ_REG0_MODE(lseq)+moffs, 0);
  636. asd_write_reg_word(asd_ha, LmSEQ_MODE_FLAGS(lseq)+moffs, 0);
  637. asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR2(lseq)+moffs,0xFFFF);
  638. asd_write_reg_word(asd_ha, LmSEQ_RET_ADDR1(lseq)+moffs,0xFFFF);
  639. asd_write_reg_byte(asd_ha, LmSEQ_OPCODE_TO_CSEQ(lseq)+moffs,0);
  640. asd_write_reg_word(asd_ha, LmSEQ_DATA_TO_CSEQ(lseq)+moffs,0);
  641. }
  642. /*
  643. * Mode 5 page 0 overlaps the same scratch page with Mode 0 page 3.
  644. */
  645. asd_write_reg_word(asd_ha,
  646. LmSEQ_RET_ADDR(lseq)+LSEQ_MODE5_PAGE0_OFFSET,
  647. ret_addr[5]);
  648. asd_write_reg_word(asd_ha,
  649. LmSEQ_REG0_MODE(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0);
  650. asd_write_reg_word(asd_ha,
  651. LmSEQ_MODE_FLAGS(lseq)+LSEQ_MODE5_PAGE0_OFFSET, 0);
  652. asd_write_reg_word(asd_ha,
  653. LmSEQ_RET_ADDR2(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0xFFFF);
  654. asd_write_reg_word(asd_ha,
  655. LmSEQ_RET_ADDR1(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0xFFFF);
  656. asd_write_reg_byte(asd_ha,
  657. LmSEQ_OPCODE_TO_CSEQ(lseq)+LSEQ_MODE5_PAGE0_OFFSET,0);
  658. asd_write_reg_word(asd_ha,
  659. LmSEQ_DATA_TO_CSEQ(lseq)+LSEQ_MODE5_PAGE0_OFFSET, 0);
  660. /* LSEQ Mode dependent 0, page 0 setup. */
  661. asd_write_reg_word(asd_ha, LmSEQ_FIRST_INV_DDB_SITE(lseq),
  662. (u16)asd_ha->hw_prof.max_ddbs);
  663. asd_write_reg_word(asd_ha, LmSEQ_EMPTY_TRANS_CTX(lseq), 0);
  664. asd_write_reg_word(asd_ha, LmSEQ_RESP_LEN(lseq), 0);
  665. asd_write_reg_word(asd_ha, LmSEQ_FIRST_INV_SCB_SITE(lseq),
  666. (u16)last_scb_site_no+1);
  667. asd_write_reg_word(asd_ha, LmSEQ_INTEN_SAVE(lseq),
  668. (u16) ((LmM0INTEN_MASK & 0xFFFF0000) >> 16));
  669. asd_write_reg_word(asd_ha, LmSEQ_INTEN_SAVE(lseq) + 2,
  670. (u16) LmM0INTEN_MASK & 0xFFFF);
  671. asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_FRM_LEN(lseq), 0);
  672. asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_PROTOCOL(lseq), 0);
  673. asd_write_reg_byte(asd_ha, LmSEQ_RESP_STATUS(lseq), 0);
  674. asd_write_reg_byte(asd_ha, LmSEQ_LAST_LOADED_SGE(lseq), 0);
  675. asd_write_reg_word(asd_ha, LmSEQ_SAVE_SCBPTR(lseq), 0);
  676. /* LSEQ mode dependent, mode 1, page 0 setup. */
  677. asd_write_reg_word(asd_ha, LmSEQ_Q_XMIT_HEAD(lseq), 0xFFFF);
  678. asd_write_reg_word(asd_ha, LmSEQ_M1_EMPTY_TRANS_CTX(lseq), 0);
  679. asd_write_reg_word(asd_ha, LmSEQ_INI_CONN_TAG(lseq), 0);
  680. asd_write_reg_byte(asd_ha, LmSEQ_FAILED_OPEN_STATUS(lseq), 0);
  681. asd_write_reg_byte(asd_ha, LmSEQ_XMIT_REQUEST_TYPE(lseq), 0);
  682. asd_write_reg_byte(asd_ha, LmSEQ_M1_RESP_STATUS(lseq), 0);
  683. asd_write_reg_byte(asd_ha, LmSEQ_M1_LAST_LOADED_SGE(lseq), 0);
  684. asd_write_reg_word(asd_ha, LmSEQ_M1_SAVE_SCBPTR(lseq), 0);
  685. /* LSEQ Mode dependent mode 2, page 0 setup */
  686. asd_write_reg_word(asd_ha, LmSEQ_PORT_COUNTER(lseq), 0);
  687. asd_write_reg_word(asd_ha, LmSEQ_PM_TABLE_PTR(lseq), 0);
  688. asd_write_reg_word(asd_ha, LmSEQ_SATA_INTERLOCK_TMR_SAVE(lseq), 0);
  689. asd_write_reg_word(asd_ha, LmSEQ_IP_BITL(lseq), 0);
  690. asd_write_reg_word(asd_ha, LmSEQ_COPY_SMP_CONN_TAG(lseq), 0);
  691. asd_write_reg_byte(asd_ha, LmSEQ_P0M2_OFFS1AH(lseq), 0);
  692. /* LSEQ Mode dependent, mode 4/5, page 0 setup. */
  693. asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_STATUS(lseq), 0);
  694. asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_MODE(lseq), 0);
  695. asd_write_reg_word(asd_ha, LmSEQ_Q_LINK_HEAD(lseq), 0xFFFF);
  696. asd_write_reg_byte(asd_ha, LmSEQ_LINK_RST_ERR(lseq), 0);
  697. asd_write_reg_byte(asd_ha, LmSEQ_SAVED_OOB_SIGNALS(lseq), 0);
  698. asd_write_reg_byte(asd_ha, LmSEQ_SAS_RESET_MODE(lseq), 0);
  699. asd_write_reg_byte(asd_ha, LmSEQ_LINK_RESET_RETRY_COUNT(lseq), 0);
  700. asd_write_reg_byte(asd_ha, LmSEQ_NUM_LINK_RESET_RETRIES(lseq), 0);
  701. asd_write_reg_word(asd_ha, LmSEQ_OOB_INT_ENABLES(lseq), 0);
  702. /*
  703. * Set the desired interval between transmissions of the NOTIFY
  704. * (ENABLE SPINUP) primitive. Must be initilized to val - 1.
  705. */
  706. asd_write_reg_word(asd_ha, LmSEQ_NOTIFY_TIMER_TIMEOUT(lseq),
  707. ASD_NOTIFY_TIMEOUT - 1);
  708. /* No delay for the first NOTIFY to be sent to the attached target. */
  709. asd_write_reg_word(asd_ha, LmSEQ_NOTIFY_TIMER_DOWN_COUNT(lseq),
  710. ASD_NOTIFY_DOWN_COUNT);
  711. /* LSEQ Mode dependent, mode 0 and 1, page 1 setup. */
  712. for (i = 0; i < 2; i++) {
  713. int j;
  714. /* Start from Page 1 of Mode 0 and 1. */
  715. moffs = LSEQ_PAGE_SIZE + i*LSEQ_MODE_SCRATCH_SIZE;
  716. /* All the fields of page 1 can be intialized to 0. */
  717. for (j = 0; j < LSEQ_PAGE_SIZE; j += 4)
  718. asd_write_reg_dword(asd_ha, LmSCRATCH(lseq)+moffs+j,0);
  719. }
  720. /* LSEQ Mode dependent, mode 2, page 1 setup. */
  721. asd_write_reg_dword(asd_ha, LmSEQ_INVALID_DWORD_COUNT(lseq), 0);
  722. asd_write_reg_dword(asd_ha, LmSEQ_DISPARITY_ERROR_COUNT(lseq), 0);
  723. asd_write_reg_dword(asd_ha, LmSEQ_LOSS_OF_SYNC_COUNT(lseq), 0);
  724. /* LSEQ Mode dependent, mode 4/5, page 1. */
  725. for (i = 0; i < LSEQ_PAGE_SIZE; i+=4)
  726. asd_write_reg_dword(asd_ha, LmSEQ_FRAME_TYPE_MASK(lseq)+i, 0);
  727. asd_write_reg_byte(asd_ha, LmSEQ_FRAME_TYPE_MASK(lseq), 0xFF);
  728. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq), 0xFF);
  729. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq)+1,0xFF);
  730. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_DEST_ADDR_MASK(lseq)+2,0xFF);
  731. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq), 0xFF);
  732. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq)+1, 0xFF);
  733. asd_write_reg_byte(asd_ha, LmSEQ_HASHED_SRC_ADDR_MASK(lseq)+2, 0xFF);
  734. asd_write_reg_dword(asd_ha, LmSEQ_DATA_OFFSET(lseq), 0xFFFFFFFF);
  735. /* LSEQ Mode dependent, mode 0, page 2 setup. */
  736. asd_write_reg_dword(asd_ha, LmSEQ_SMP_RCV_TIMER_TERM_TS(lseq), 0);
  737. asd_write_reg_byte(asd_ha, LmSEQ_DEVICE_BITS(lseq), 0);
  738. asd_write_reg_word(asd_ha, LmSEQ_SDB_DDB(lseq), 0);
  739. asd_write_reg_byte(asd_ha, LmSEQ_SDB_NUM_TAGS(lseq), 0);
  740. asd_write_reg_byte(asd_ha, LmSEQ_SDB_CURR_TAG(lseq), 0);
  741. /* LSEQ Mode Dependent 1, page 2 setup. */
  742. asd_write_reg_dword(asd_ha, LmSEQ_TX_ID_ADDR_FRAME(lseq), 0);
  743. asd_write_reg_dword(asd_ha, LmSEQ_TX_ID_ADDR_FRAME(lseq)+4, 0);
  744. asd_write_reg_dword(asd_ha, LmSEQ_OPEN_TIMER_TERM_TS(lseq), 0);
  745. asd_write_reg_dword(asd_ha, LmSEQ_SRST_AS_TIMER_TERM_TS(lseq), 0);
  746. asd_write_reg_dword(asd_ha, LmSEQ_LAST_LOADED_SG_EL(lseq), 0);
  747. /* LSEQ Mode Dependent 2, page 2 setup. */
  748. /* The LmSEQ_STP_SHUTDOWN_TIMER_TERM_TS is IGNORED by the sequencer,
  749. * i.e. always 0. */
  750. asd_write_reg_dword(asd_ha, LmSEQ_STP_SHUTDOWN_TIMER_TERM_TS(lseq),0);
  751. asd_write_reg_dword(asd_ha, LmSEQ_CLOSE_TIMER_TERM_TS(lseq), 0);
  752. asd_write_reg_dword(asd_ha, LmSEQ_BREAK_TIMER_TERM_TS(lseq), 0);
  753. asd_write_reg_dword(asd_ha, LmSEQ_DWS_RESET_TIMER_TERM_TS(lseq), 0);
  754. asd_write_reg_dword(asd_ha,LmSEQ_SATA_INTERLOCK_TIMER_TERM_TS(lseq),0);
  755. asd_write_reg_dword(asd_ha, LmSEQ_MCTL_TIMER_TERM_TS(lseq), 0);
  756. /* LSEQ Mode Dependent 4/5, page 2 setup. */
  757. asd_write_reg_dword(asd_ha, LmSEQ_COMINIT_TIMER_TERM_TS(lseq), 0);
  758. asd_write_reg_dword(asd_ha, LmSEQ_RCV_ID_TIMER_TERM_TS(lseq), 0);
  759. asd_write_reg_dword(asd_ha, LmSEQ_RCV_FIS_TIMER_TERM_TS(lseq), 0);
  760. asd_write_reg_dword(asd_ha, LmSEQ_DEV_PRES_TIMER_TERM_TS(lseq), 0);
  761. }
  762. /**
  763. * asd_init_lseq_scratch -- setup and init link sequencers
  764. * @asd_ha: pointer to host adapter struct
  765. */
  766. static void asd_init_lseq_scratch(struct asd_ha_struct *asd_ha)
  767. {
  768. u8 lseq;
  769. u8 lseq_mask;
  770. lseq_mask = asd_ha->hw_prof.enabled_phys;
  771. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  772. asd_init_lseq_mip(asd_ha, lseq);
  773. asd_init_lseq_mdp(asd_ha, lseq);
  774. }
  775. }
  776. /**
  777. * asd_init_scb_sites -- initialize sequencer SCB sites (memory).
  778. * @asd_ha: pointer to host adapter structure
  779. *
  780. * This should be done before initializing common CSEQ and LSEQ
  781. * scratch since those areas depend on some computed values here,
  782. * last_scb_site_no, etc.
  783. */
  784. static void asd_init_scb_sites(struct asd_ha_struct *asd_ha)
  785. {
  786. u16 site_no;
  787. u16 max_scbs = 0;
  788. for (site_no = asd_ha->hw_prof.max_scbs-1;
  789. site_no != (u16) -1;
  790. site_no--) {
  791. u16 i;
  792. /* Initialize all fields in the SCB site to 0. */
  793. for (i = 0; i < ASD_SCB_SIZE; i += 4)
  794. asd_scbsite_write_dword(asd_ha, site_no, i, 0);
  795. /* Workaround needed by SEQ to fix a SATA issue is to exclude
  796. * certain SCB sites from the free list. */
  797. if (!SCB_SITE_VALID(site_no))
  798. continue;
  799. if (last_scb_site_no == 0)
  800. last_scb_site_no = site_no;
  801. /* For every SCB site, we need to initialize the
  802. * following fields: Q_NEXT, SCB_OPCODE, SCB_FLAGS,
  803. * and SG Element Flag. */
  804. /* Q_NEXT field of the last SCB is invalidated. */
  805. asd_scbsite_write_word(asd_ha, site_no, 0, first_scb_site_no);
  806. /* Initialize SCB Site Opcode field to invalid. */
  807. asd_scbsite_write_byte(asd_ha, site_no,
  808. offsetof(struct scb_header, opcode),
  809. 0xFF);
  810. /* Initialize SCB Site Flags field to mean a response
  811. * frame has been received. This means inadvertent
  812. * frames received to be dropped. */
  813. asd_scbsite_write_byte(asd_ha, site_no, 0x49, 0x01);
  814. first_scb_site_no = site_no;
  815. max_scbs++;
  816. }
  817. asd_ha->hw_prof.max_scbs = max_scbs;
  818. ASD_DPRINTK("max_scbs:%d\n", asd_ha->hw_prof.max_scbs);
  819. ASD_DPRINTK("first_scb_site_no:0x%x\n", first_scb_site_no);
  820. ASD_DPRINTK("last_scb_site_no:0x%x\n", last_scb_site_no);
  821. }
  822. /**
  823. * asd_init_cseq_cio - initialize CSEQ CIO registers
  824. * @asd_ha: pointer to host adapter structure
  825. */
  826. static void asd_init_cseq_cio(struct asd_ha_struct *asd_ha)
  827. {
  828. int i;
  829. asd_write_reg_byte(asd_ha, CSEQCOMINTEN, 0);
  830. asd_write_reg_byte(asd_ha, CSEQDLCTL, ASD_DL_SIZE_BITS);
  831. asd_write_reg_byte(asd_ha, CSEQDLOFFS, 0);
  832. asd_write_reg_byte(asd_ha, CSEQDLOFFS+1, 0);
  833. asd_ha->seq.scbpro = 0;
  834. asd_write_reg_dword(asd_ha, SCBPRO, 0);
  835. asd_write_reg_dword(asd_ha, CSEQCON, 0);
  836. /* Intialize CSEQ Mode 11 Interrupt Vectors.
  837. * The addresses are 16 bit wide and in dword units.
  838. * The values of their macros are in byte units.
  839. * Thus we have to divide by 4. */
  840. asd_write_reg_word(asd_ha, CM11INTVEC0, cseq_vecs[0]);
  841. asd_write_reg_word(asd_ha, CM11INTVEC1, cseq_vecs[1]);
  842. asd_write_reg_word(asd_ha, CM11INTVEC2, cseq_vecs[2]);
  843. /* Enable ARP2HALTC (ARP2 Halted from Halt Code Write). */
  844. asd_write_reg_byte(asd_ha, CARP2INTEN, EN_ARP2HALTC);
  845. /* Initialize CSEQ Scratch Page to 0x04. */
  846. asd_write_reg_byte(asd_ha, CSCRATCHPAGE, 0x04);
  847. /* Initialize CSEQ Mode[0-8] Dependent registers. */
  848. /* Initialize Scratch Page to 0. */
  849. for (i = 0; i < 9; i++)
  850. asd_write_reg_byte(asd_ha, CMnSCRATCHPAGE(i), 0);
  851. /* Reset the ARP2 Program Count. */
  852. asd_write_reg_word(asd_ha, CPRGMCNT, cseq_idle_loop);
  853. for (i = 0; i < 8; i++) {
  854. /* Intialize Mode n Link m Interrupt Enable. */
  855. asd_write_reg_dword(asd_ha, CMnINTEN(i), EN_CMnRSPMBXF);
  856. /* Initialize Mode n Request Mailbox. */
  857. asd_write_reg_dword(asd_ha, CMnREQMBX(i), 0);
  858. }
  859. }
  860. /**
  861. * asd_init_lseq_cio -- initialize LmSEQ CIO registers
  862. * @asd_ha: pointer to host adapter structure
  863. */
  864. static void asd_init_lseq_cio(struct asd_ha_struct *asd_ha, int lseq)
  865. {
  866. u8 *sas_addr;
  867. int i;
  868. /* Enable ARP2HALTC (ARP2 Halted from Halt Code Write). */
  869. asd_write_reg_dword(asd_ha, LmARP2INTEN(lseq), EN_ARP2HALTC);
  870. asd_write_reg_byte(asd_ha, LmSCRATCHPAGE(lseq), 0);
  871. /* Initialize Mode 0,1, and 2 SCRATCHPAGE to 0. */
  872. for (i = 0; i < 3; i++)
  873. asd_write_reg_byte(asd_ha, LmMnSCRATCHPAGE(lseq, i), 0);
  874. /* Initialize Mode 5 SCRATCHPAGE to 0. */
  875. asd_write_reg_byte(asd_ha, LmMnSCRATCHPAGE(lseq, 5), 0);
  876. asd_write_reg_dword(asd_ha, LmRSPMBX(lseq), 0);
  877. /* Initialize Mode 0,1,2 and 5 Interrupt Enable and
  878. * Interrupt registers. */
  879. asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 0), LmM0INTEN_MASK);
  880. asd_write_reg_dword(asd_ha, LmMnINT(lseq, 0), 0xFFFFFFFF);
  881. /* Mode 1 */
  882. asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 1), LmM1INTEN_MASK);
  883. asd_write_reg_dword(asd_ha, LmMnINT(lseq, 1), 0xFFFFFFFF);
  884. /* Mode 2 */
  885. asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 2), LmM2INTEN_MASK);
  886. asd_write_reg_dword(asd_ha, LmMnINT(lseq, 2), 0xFFFFFFFF);
  887. /* Mode 5 */
  888. asd_write_reg_dword(asd_ha, LmMnINTEN(lseq, 5), LmM5INTEN_MASK);
  889. asd_write_reg_dword(asd_ha, LmMnINT(lseq, 5), 0xFFFFFFFF);
  890. /* Enable HW Timer status. */
  891. asd_write_reg_byte(asd_ha, LmHWTSTATEN(lseq), LmHWTSTATEN_MASK);
  892. /* Enable Primitive Status 0 and 1. */
  893. asd_write_reg_dword(asd_ha, LmPRIMSTAT0EN(lseq), LmPRIMSTAT0EN_MASK);
  894. asd_write_reg_dword(asd_ha, LmPRIMSTAT1EN(lseq), LmPRIMSTAT1EN_MASK);
  895. /* Enable Frame Error. */
  896. asd_write_reg_dword(asd_ha, LmFRMERREN(lseq), LmFRMERREN_MASK);
  897. asd_write_reg_byte(asd_ha, LmMnHOLDLVL(lseq, 0), 0x50);
  898. /* Initialize Mode 0 Transfer Level to 512. */
  899. asd_write_reg_byte(asd_ha, LmMnXFRLVL(lseq, 0), LmMnXFRLVL_512);
  900. /* Initialize Mode 1 Transfer Level to 256. */
  901. asd_write_reg_byte(asd_ha, LmMnXFRLVL(lseq, 1), LmMnXFRLVL_256);
  902. /* Initialize Program Count. */
  903. asd_write_reg_word(asd_ha, LmPRGMCNT(lseq), lseq_idle_loop);
  904. /* Enable Blind SG Move. */
  905. asd_write_reg_dword(asd_ha, LmMODECTL(lseq), LmBLIND48);
  906. asd_write_reg_word(asd_ha, LmM3SATATIMER(lseq),
  907. ASD_SATA_INTERLOCK_TIMEOUT);
  908. (void) asd_read_reg_dword(asd_ha, LmREQMBX(lseq));
  909. /* Clear Primitive Status 0 and 1. */
  910. asd_write_reg_dword(asd_ha, LmPRMSTAT0(lseq), 0xFFFFFFFF);
  911. asd_write_reg_dword(asd_ha, LmPRMSTAT1(lseq), 0xFFFFFFFF);
  912. /* Clear HW Timer status. */
  913. asd_write_reg_byte(asd_ha, LmHWTSTAT(lseq), 0xFF);
  914. /* Clear DMA Errors for Mode 0 and 1. */
  915. asd_write_reg_byte(asd_ha, LmMnDMAERRS(lseq, 0), 0xFF);
  916. asd_write_reg_byte(asd_ha, LmMnDMAERRS(lseq, 1), 0xFF);
  917. /* Clear SG DMA Errors for Mode 0 and 1. */
  918. asd_write_reg_byte(asd_ha, LmMnSGDMAERRS(lseq, 0), 0xFF);
  919. asd_write_reg_byte(asd_ha, LmMnSGDMAERRS(lseq, 1), 0xFF);
  920. /* Clear Mode 0 Buffer Parity Error. */
  921. asd_write_reg_byte(asd_ha, LmMnBUFSTAT(lseq, 0), LmMnBUFPERR);
  922. /* Clear Mode 0 Frame Error register. */
  923. asd_write_reg_dword(asd_ha, LmMnFRMERR(lseq, 0), 0xFFFFFFFF);
  924. /* Reset LSEQ external interrupt arbiter. */
  925. asd_write_reg_byte(asd_ha, LmARP2INTCTL(lseq), RSTINTCTL);
  926. /* Set the Phy SAS for the LmSEQ WWN. */
  927. sas_addr = asd_ha->phys[lseq].phy_desc->sas_addr;
  928. for (i = 0; i < SAS_ADDR_SIZE; i++)
  929. asd_write_reg_byte(asd_ha, LmWWN(lseq) + i, sas_addr[i]);
  930. /* Set the Transmit Size to 1024 bytes, 0 = 256 Dwords. */
  931. asd_write_reg_byte(asd_ha, LmMnXMTSIZE(lseq, 1), 0);
  932. /* Set the Bus Inactivity Time Limit Timer. */
  933. asd_write_reg_word(asd_ha, LmBITL_TIMER(lseq), 9);
  934. /* Enable SATA Port Multiplier. */
  935. asd_write_reg_byte(asd_ha, LmMnSATAFS(lseq, 1), 0x80);
  936. /* Initialize Interrupt Vector[0-10] address in Mode 3.
  937. * See the comment on CSEQ_INT_* */
  938. asd_write_reg_word(asd_ha, LmM3INTVEC0(lseq), lseq_vecs[0]);
  939. asd_write_reg_word(asd_ha, LmM3INTVEC1(lseq), lseq_vecs[1]);
  940. asd_write_reg_word(asd_ha, LmM3INTVEC2(lseq), lseq_vecs[2]);
  941. asd_write_reg_word(asd_ha, LmM3INTVEC3(lseq), lseq_vecs[3]);
  942. asd_write_reg_word(asd_ha, LmM3INTVEC4(lseq), lseq_vecs[4]);
  943. asd_write_reg_word(asd_ha, LmM3INTVEC5(lseq), lseq_vecs[5]);
  944. asd_write_reg_word(asd_ha, LmM3INTVEC6(lseq), lseq_vecs[6]);
  945. asd_write_reg_word(asd_ha, LmM3INTVEC7(lseq), lseq_vecs[7]);
  946. asd_write_reg_word(asd_ha, LmM3INTVEC8(lseq), lseq_vecs[8]);
  947. asd_write_reg_word(asd_ha, LmM3INTVEC9(lseq), lseq_vecs[9]);
  948. asd_write_reg_word(asd_ha, LmM3INTVEC10(lseq), lseq_vecs[10]);
  949. /*
  950. * Program the Link LED control, applicable only for
  951. * Chip Rev. B or later.
  952. */
  953. asd_write_reg_dword(asd_ha, LmCONTROL(lseq),
  954. (LEDTIMER | LEDMODE_TXRX | LEDTIMERS_100ms));
  955. /* Set the Align Rate for SAS and STP mode. */
  956. asd_write_reg_byte(asd_ha, LmM1SASALIGN(lseq), SAS_ALIGN_DEFAULT);
  957. asd_write_reg_byte(asd_ha, LmM1STPALIGN(lseq), STP_ALIGN_DEFAULT);
  958. }
  959. /**
  960. * asd_post_init_cseq -- clear CSEQ Mode n Int. status and Response mailbox
  961. * @asd_ha: pointer to host adapter struct
  962. */
  963. static void asd_post_init_cseq(struct asd_ha_struct *asd_ha)
  964. {
  965. int i;
  966. for (i = 0; i < 8; i++)
  967. asd_write_reg_dword(asd_ha, CMnINT(i), 0xFFFFFFFF);
  968. for (i = 0; i < 8; i++)
  969. asd_read_reg_dword(asd_ha, CMnRSPMBX(i));
  970. /* Reset the external interrupt arbiter. */
  971. asd_write_reg_byte(asd_ha, CARP2INTCTL, RSTINTCTL);
  972. }
  973. /**
  974. * asd_init_ddb_0 -- initialize DDB 0
  975. * @asd_ha: pointer to host adapter structure
  976. *
  977. * Initialize DDB site 0 which is used internally by the sequencer.
  978. */
  979. static void asd_init_ddb_0(struct asd_ha_struct *asd_ha)
  980. {
  981. int i;
  982. /* Zero out the DDB explicitly */
  983. for (i = 0; i < sizeof(struct asd_ddb_seq_shared); i+=4)
  984. asd_ddbsite_write_dword(asd_ha, 0, i, 0);
  985. asd_ddbsite_write_word(asd_ha, 0,
  986. offsetof(struct asd_ddb_seq_shared, q_free_ddb_head), 0);
  987. asd_ddbsite_write_word(asd_ha, 0,
  988. offsetof(struct asd_ddb_seq_shared, q_free_ddb_tail),
  989. asd_ha->hw_prof.max_ddbs-1);
  990. asd_ddbsite_write_word(asd_ha, 0,
  991. offsetof(struct asd_ddb_seq_shared, q_free_ddb_cnt), 0);
  992. asd_ddbsite_write_word(asd_ha, 0,
  993. offsetof(struct asd_ddb_seq_shared, q_used_ddb_head), 0xFFFF);
  994. asd_ddbsite_write_word(asd_ha, 0,
  995. offsetof(struct asd_ddb_seq_shared, q_used_ddb_tail), 0xFFFF);
  996. asd_ddbsite_write_word(asd_ha, 0,
  997. offsetof(struct asd_ddb_seq_shared, shared_mem_lock), 0);
  998. asd_ddbsite_write_word(asd_ha, 0,
  999. offsetof(struct asd_ddb_seq_shared, smp_conn_tag), 0);
  1000. asd_ddbsite_write_word(asd_ha, 0,
  1001. offsetof(struct asd_ddb_seq_shared, est_nexus_buf_cnt), 0);
  1002. asd_ddbsite_write_word(asd_ha, 0,
  1003. offsetof(struct asd_ddb_seq_shared, est_nexus_buf_thresh),
  1004. asd_ha->hw_prof.num_phys * 2);
  1005. asd_ddbsite_write_byte(asd_ha, 0,
  1006. offsetof(struct asd_ddb_seq_shared, settable_max_contexts),0);
  1007. asd_ddbsite_write_byte(asd_ha, 0,
  1008. offsetof(struct asd_ddb_seq_shared, conn_not_active), 0xFF);
  1009. asd_ddbsite_write_byte(asd_ha, 0,
  1010. offsetof(struct asd_ddb_seq_shared, phy_is_up), 0x00);
  1011. /* DDB 0 is reserved */
  1012. set_bit(0, asd_ha->hw_prof.ddb_bitmap);
  1013. }
  1014. /**
  1015. * asd_seq_setup_seqs -- setup and initialize central and link sequencers
  1016. * @asd_ha: pointer to host adapter structure
  1017. */
  1018. static void asd_seq_setup_seqs(struct asd_ha_struct *asd_ha)
  1019. {
  1020. int lseq;
  1021. u8 lseq_mask;
  1022. /* Initialize SCB sites. Done first to compute some values which
  1023. * the rest of the init code depends on. */
  1024. asd_init_scb_sites(asd_ha);
  1025. /* Initialize CSEQ Scratch RAM registers. */
  1026. asd_init_cseq_scratch(asd_ha);
  1027. /* Initialize LmSEQ Scratch RAM registers. */
  1028. asd_init_lseq_scratch(asd_ha);
  1029. /* Initialize CSEQ CIO registers. */
  1030. asd_init_cseq_cio(asd_ha);
  1031. asd_init_ddb_0(asd_ha);
  1032. /* Initialize LmSEQ CIO registers. */
  1033. lseq_mask = asd_ha->hw_prof.enabled_phys;
  1034. for_each_sequencer(lseq_mask, lseq_mask, lseq)
  1035. asd_init_lseq_cio(asd_ha, lseq);
  1036. asd_post_init_cseq(asd_ha);
  1037. }
  1038. /**
  1039. * asd_seq_start_cseq -- start the central sequencer, CSEQ
  1040. * @asd_ha: pointer to host adapter structure
  1041. */
  1042. static int asd_seq_start_cseq(struct asd_ha_struct *asd_ha)
  1043. {
  1044. /* Reset the ARP2 instruction to location zero. */
  1045. asd_write_reg_word(asd_ha, CPRGMCNT, cseq_idle_loop);
  1046. /* Unpause the CSEQ */
  1047. return asd_unpause_cseq(asd_ha);
  1048. }
  1049. /**
  1050. * asd_seq_start_lseq -- start a link sequencer
  1051. * @asd_ha: pointer to host adapter structure
  1052. * @lseq: the link sequencer of interest
  1053. */
  1054. static int asd_seq_start_lseq(struct asd_ha_struct *asd_ha, int lseq)
  1055. {
  1056. /* Reset the ARP2 instruction to location zero. */
  1057. asd_write_reg_word(asd_ha, LmPRGMCNT(lseq), lseq_idle_loop);
  1058. /* Unpause the LmSEQ */
  1059. return asd_seq_unpause_lseq(asd_ha, lseq);
  1060. }
  1061. static int asd_request_firmware(struct asd_ha_struct *asd_ha)
  1062. {
  1063. int err, i;
  1064. struct sequencer_file_header header, *hdr_ptr;
  1065. u32 csum = 0;
  1066. u16 *ptr_cseq_vecs, *ptr_lseq_vecs;
  1067. if (sequencer_fw)
  1068. /* already loaded */
  1069. return 0;
  1070. err = request_firmware(&sequencer_fw,
  1071. SAS_RAZOR_SEQUENCER_FW_FILE,
  1072. &asd_ha->pcidev->dev);
  1073. if (err)
  1074. return err;
  1075. hdr_ptr = (struct sequencer_file_header *)sequencer_fw->data;
  1076. header.csum = le32_to_cpu(hdr_ptr->csum);
  1077. header.major = le32_to_cpu(hdr_ptr->major);
  1078. header.minor = le32_to_cpu(hdr_ptr->minor);
  1079. sequencer_version = hdr_ptr->version;
  1080. header.cseq_table_offset = le32_to_cpu(hdr_ptr->cseq_table_offset);
  1081. header.cseq_table_size = le32_to_cpu(hdr_ptr->cseq_table_size);
  1082. header.lseq_table_offset = le32_to_cpu(hdr_ptr->lseq_table_offset);
  1083. header.lseq_table_size = le32_to_cpu(hdr_ptr->lseq_table_size);
  1084. header.cseq_code_offset = le32_to_cpu(hdr_ptr->cseq_code_offset);
  1085. header.cseq_code_size = le32_to_cpu(hdr_ptr->cseq_code_size);
  1086. header.lseq_code_offset = le32_to_cpu(hdr_ptr->lseq_code_offset);
  1087. header.lseq_code_size = le32_to_cpu(hdr_ptr->lseq_code_size);
  1088. header.mode2_task = le16_to_cpu(hdr_ptr->mode2_task);
  1089. header.cseq_idle_loop = le16_to_cpu(hdr_ptr->cseq_idle_loop);
  1090. header.lseq_idle_loop = le16_to_cpu(hdr_ptr->lseq_idle_loop);
  1091. for (i = sizeof(header.csum); i < sequencer_fw->size; i++)
  1092. csum += sequencer_fw->data[i];
  1093. if (csum != header.csum) {
  1094. asd_printk("Firmware file checksum mismatch\n");
  1095. return -EINVAL;
  1096. }
  1097. if (header.cseq_table_size != CSEQ_NUM_VECS ||
  1098. header.lseq_table_size != LSEQ_NUM_VECS) {
  1099. asd_printk("Firmware file table size mismatch\n");
  1100. return -EINVAL;
  1101. }
  1102. ptr_cseq_vecs = (u16 *)&sequencer_fw->data[header.cseq_table_offset];
  1103. ptr_lseq_vecs = (u16 *)&sequencer_fw->data[header.lseq_table_offset];
  1104. mode2_task = header.mode2_task;
  1105. cseq_idle_loop = header.cseq_idle_loop;
  1106. lseq_idle_loop = header.lseq_idle_loop;
  1107. for (i = 0; i < CSEQ_NUM_VECS; i++)
  1108. cseq_vecs[i] = le16_to_cpu(ptr_cseq_vecs[i]);
  1109. for (i = 0; i < LSEQ_NUM_VECS; i++)
  1110. lseq_vecs[i] = le16_to_cpu(ptr_lseq_vecs[i]);
  1111. cseq_code = &sequencer_fw->data[header.cseq_code_offset];
  1112. cseq_code_size = header.cseq_code_size;
  1113. lseq_code = &sequencer_fw->data[header.lseq_code_offset];
  1114. lseq_code_size = header.lseq_code_size;
  1115. return 0;
  1116. }
  1117. int asd_init_seqs(struct asd_ha_struct *asd_ha)
  1118. {
  1119. int err;
  1120. err = asd_request_firmware(asd_ha);
  1121. if (err) {
  1122. asd_printk("Failed to load sequencer firmware file %s, error %d\n",
  1123. SAS_RAZOR_SEQUENCER_FW_FILE, err);
  1124. return err;
  1125. }
  1126. asd_printk("using sequencer %s\n", sequencer_version);
  1127. err = asd_seq_download_seqs(asd_ha);
  1128. if (err) {
  1129. asd_printk("couldn't download sequencers for %s\n",
  1130. pci_name(asd_ha->pcidev));
  1131. return err;
  1132. }
  1133. asd_seq_setup_seqs(asd_ha);
  1134. return 0;
  1135. }
  1136. int asd_start_seqs(struct asd_ha_struct *asd_ha)
  1137. {
  1138. int err;
  1139. u8 lseq_mask;
  1140. int lseq;
  1141. err = asd_seq_start_cseq(asd_ha);
  1142. if (err) {
  1143. asd_printk("couldn't start CSEQ for %s\n",
  1144. pci_name(asd_ha->pcidev));
  1145. return err;
  1146. }
  1147. lseq_mask = asd_ha->hw_prof.enabled_phys;
  1148. for_each_sequencer(lseq_mask, lseq_mask, lseq) {
  1149. err = asd_seq_start_lseq(asd_ha, lseq);
  1150. if (err) {
  1151. asd_printk("coudln't start LSEQ %d for %s\n", lseq,
  1152. pci_name(asd_ha->pcidev));
  1153. return err;
  1154. }
  1155. }
  1156. return 0;
  1157. }
  1158. /**
  1159. * asd_update_port_links -- update port_map_by_links and phy_is_up
  1160. * @sas_phy: pointer to the phy which has been added to a port
  1161. *
  1162. * 1) When a link reset has completed and we got BYTES DMAED with a
  1163. * valid frame we call this function for that phy, to indicate that
  1164. * the phy is up, i.e. we update the phy_is_up in DDB 0. The
  1165. * sequencer checks phy_is_up when pending SCBs are to be sent, and
  1166. * when an open address frame has been received.
  1167. *
  1168. * 2) When we know of ports, we call this function to update the map
  1169. * of phys participaing in that port, i.e. we update the
  1170. * port_map_by_links in DDB 0. When a HARD_RESET primitive has been
  1171. * received, the sequencer disables all phys in that port.
  1172. * port_map_by_links is also used as the conn_mask byte in the
  1173. * initiator/target port DDB.
  1174. */
  1175. void asd_update_port_links(struct asd_sas_phy *sas_phy)
  1176. {
  1177. struct asd_ha_struct *asd_ha = sas_phy->ha->lldd_ha;
  1178. const u8 phy_mask = (u8) sas_phy->port->phy_mask;
  1179. u8 phy_is_up;
  1180. u8 mask;
  1181. int i, err;
  1182. for_each_phy(phy_mask, mask, i)
  1183. asd_ddbsite_write_byte(asd_ha, 0,
  1184. offsetof(struct asd_ddb_seq_shared,
  1185. port_map_by_links)+i,phy_mask);
  1186. for (i = 0; i < 12; i++) {
  1187. phy_is_up = asd_ddbsite_read_byte(asd_ha, 0,
  1188. offsetof(struct asd_ddb_seq_shared, phy_is_up));
  1189. err = asd_ddbsite_update_byte(asd_ha, 0,
  1190. offsetof(struct asd_ddb_seq_shared, phy_is_up),
  1191. phy_is_up,
  1192. phy_is_up | phy_mask);
  1193. if (!err)
  1194. break;
  1195. else if (err == -EFAULT) {
  1196. asd_printk("phy_is_up: parity error in DDB 0\n");
  1197. break;
  1198. }
  1199. }
  1200. if (err)
  1201. asd_printk("couldn't update DDB 0:error:%d\n", err);
  1202. }
  1203. MODULE_FIRMWARE(SAS_RAZOR_SEQUENCER_FW_FILE);