i82092.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726
  1. /*
  2. * Driver for Intel I82092AA PCI-PCMCIA bridge.
  3. *
  4. * (C) 2001 Red Hat, Inc.
  5. *
  6. * Author: Arjan Van De Ven <arjanv@redhat.com>
  7. * Loosly based on i82365.c from the pcmcia-cs package
  8. *
  9. * $Id: i82092aa.c,v 1.2 2001/10/23 14:43:34 arjanv Exp $
  10. */
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/pci.h>
  14. #include <linux/init.h>
  15. #include <linux/workqueue.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/device.h>
  18. #include <pcmcia/cs_types.h>
  19. #include <pcmcia/ss.h>
  20. #include <pcmcia/cs.h>
  21. #include <asm/system.h>
  22. #include <asm/io.h>
  23. #include "i82092aa.h"
  24. #include "i82365.h"
  25. MODULE_LICENSE("GPL");
  26. /* PCI core routines */
  27. static struct pci_device_id i82092aa_pci_ids[] = {
  28. {
  29. .vendor = PCI_VENDOR_ID_INTEL,
  30. .device = PCI_DEVICE_ID_INTEL_82092AA_0,
  31. .subvendor = PCI_ANY_ID,
  32. .subdevice = PCI_ANY_ID,
  33. },
  34. {}
  35. };
  36. MODULE_DEVICE_TABLE(pci, i82092aa_pci_ids);
  37. #ifdef CONFIG_PM
  38. static int i82092aa_socket_suspend (struct pci_dev *dev, pm_message_t state)
  39. {
  40. return pcmcia_socket_dev_suspend(&dev->dev, state);
  41. }
  42. static int i82092aa_socket_resume (struct pci_dev *dev)
  43. {
  44. return pcmcia_socket_dev_resume(&dev->dev);
  45. }
  46. #endif
  47. static struct pci_driver i82092aa_pci_drv = {
  48. .name = "i82092aa",
  49. .id_table = i82092aa_pci_ids,
  50. .probe = i82092aa_pci_probe,
  51. .remove = __devexit_p(i82092aa_pci_remove),
  52. #ifdef CONFIG_PM
  53. .suspend = i82092aa_socket_suspend,
  54. .resume = i82092aa_socket_resume,
  55. #endif
  56. };
  57. /* the pccard structure and its functions */
  58. static struct pccard_operations i82092aa_operations = {
  59. .init = i82092aa_init,
  60. .get_status = i82092aa_get_status,
  61. .set_socket = i82092aa_set_socket,
  62. .set_io_map = i82092aa_set_io_map,
  63. .set_mem_map = i82092aa_set_mem_map,
  64. };
  65. /* The card can do upto 4 sockets, allocate a structure for each of them */
  66. struct socket_info {
  67. int number;
  68. int card_state; /* 0 = no socket,
  69. 1 = empty socket,
  70. 2 = card but not initialized,
  71. 3 = operational card */
  72. kio_addr_t io_base; /* base io address of the socket */
  73. struct pcmcia_socket socket;
  74. struct pci_dev *dev; /* The PCI device for the socket */
  75. };
  76. #define MAX_SOCKETS 4
  77. static struct socket_info sockets[MAX_SOCKETS];
  78. static int socket_count; /* shortcut */
  79. static int __devinit i82092aa_pci_probe(struct pci_dev *dev, const struct pci_device_id *id)
  80. {
  81. unsigned char configbyte;
  82. int i, ret;
  83. enter("i82092aa_pci_probe");
  84. if ((ret = pci_enable_device(dev)))
  85. return ret;
  86. pci_read_config_byte(dev, 0x40, &configbyte); /* PCI Configuration Control */
  87. switch(configbyte&6) {
  88. case 0:
  89. socket_count = 2;
  90. break;
  91. case 2:
  92. socket_count = 1;
  93. break;
  94. case 4:
  95. case 6:
  96. socket_count = 4;
  97. break;
  98. default:
  99. printk(KERN_ERR "i82092aa: Oops, you did something we didn't think of.\n");
  100. ret = -EIO;
  101. goto err_out_disable;
  102. }
  103. printk(KERN_INFO "i82092aa: configured as a %d socket device.\n", socket_count);
  104. if (!request_region(pci_resource_start(dev, 0), 2, "i82092aa")) {
  105. ret = -EBUSY;
  106. goto err_out_disable;
  107. }
  108. for (i = 0;i<socket_count;i++) {
  109. sockets[i].card_state = 1; /* 1 = present but empty */
  110. sockets[i].io_base = pci_resource_start(dev, 0);
  111. sockets[i].socket.features |= SS_CAP_PCCARD;
  112. sockets[i].socket.map_size = 0x1000;
  113. sockets[i].socket.irq_mask = 0;
  114. sockets[i].socket.pci_irq = dev->irq;
  115. sockets[i].socket.owner = THIS_MODULE;
  116. sockets[i].number = i;
  117. if (card_present(i)) {
  118. sockets[i].card_state = 3;
  119. dprintk(KERN_DEBUG "i82092aa: slot %i is occupied\n",i);
  120. } else {
  121. dprintk(KERN_DEBUG "i82092aa: slot %i is vacant\n",i);
  122. }
  123. }
  124. /* Now, specifiy that all interrupts are to be done as PCI interrupts */
  125. configbyte = 0xFF; /* bitmask, one bit per event, 1 = PCI interrupt, 0 = ISA interrupt */
  126. pci_write_config_byte(dev, 0x50, configbyte); /* PCI Interrupt Routing Register */
  127. /* Register the interrupt handler */
  128. dprintk(KERN_DEBUG "Requesting interrupt %i \n",dev->irq);
  129. if ((ret = request_irq(dev->irq, i82092aa_interrupt, IRQF_SHARED, "i82092aa", i82092aa_interrupt))) {
  130. printk(KERN_ERR "i82092aa: Failed to register IRQ %d, aborting\n", dev->irq);
  131. goto err_out_free_res;
  132. }
  133. pci_set_drvdata(dev, &sockets[i].socket);
  134. for (i = 0; i<socket_count; i++) {
  135. sockets[i].socket.dev.dev = &dev->dev;
  136. sockets[i].socket.ops = &i82092aa_operations;
  137. sockets[i].socket.resource_ops = &pccard_nonstatic_ops;
  138. ret = pcmcia_register_socket(&sockets[i].socket);
  139. if (ret) {
  140. goto err_out_free_sockets;
  141. }
  142. }
  143. leave("i82092aa_pci_probe");
  144. return 0;
  145. err_out_free_sockets:
  146. if (i) {
  147. for (i--;i>=0;i--) {
  148. pcmcia_unregister_socket(&sockets[i].socket);
  149. }
  150. }
  151. free_irq(dev->irq, i82092aa_interrupt);
  152. err_out_free_res:
  153. release_region(pci_resource_start(dev, 0), 2);
  154. err_out_disable:
  155. pci_disable_device(dev);
  156. return ret;
  157. }
  158. static void __devexit i82092aa_pci_remove(struct pci_dev *dev)
  159. {
  160. struct pcmcia_socket *socket = pci_get_drvdata(dev);
  161. enter("i82092aa_pci_remove");
  162. free_irq(dev->irq, i82092aa_interrupt);
  163. if (socket)
  164. pcmcia_unregister_socket(socket);
  165. leave("i82092aa_pci_remove");
  166. }
  167. static DEFINE_SPINLOCK(port_lock);
  168. /* basic value read/write functions */
  169. static unsigned char indirect_read(int socket, unsigned short reg)
  170. {
  171. unsigned short int port;
  172. unsigned char val;
  173. unsigned long flags;
  174. spin_lock_irqsave(&port_lock,flags);
  175. reg += socket * 0x40;
  176. port = sockets[socket].io_base;
  177. outb(reg,port);
  178. val = inb(port+1);
  179. spin_unlock_irqrestore(&port_lock,flags);
  180. return val;
  181. }
  182. #if 0
  183. static unsigned short indirect_read16(int socket, unsigned short reg)
  184. {
  185. unsigned short int port;
  186. unsigned short tmp;
  187. unsigned long flags;
  188. spin_lock_irqsave(&port_lock,flags);
  189. reg = reg + socket * 0x40;
  190. port = sockets[socket].io_base;
  191. outb(reg,port);
  192. tmp = inb(port+1);
  193. reg++;
  194. outb(reg,port);
  195. tmp = tmp | (inb(port+1)<<8);
  196. spin_unlock_irqrestore(&port_lock,flags);
  197. return tmp;
  198. }
  199. #endif
  200. static void indirect_write(int socket, unsigned short reg, unsigned char value)
  201. {
  202. unsigned short int port;
  203. unsigned long flags;
  204. spin_lock_irqsave(&port_lock,flags);
  205. reg = reg + socket * 0x40;
  206. port = sockets[socket].io_base;
  207. outb(reg,port);
  208. outb(value,port+1);
  209. spin_unlock_irqrestore(&port_lock,flags);
  210. }
  211. static void indirect_setbit(int socket, unsigned short reg, unsigned char mask)
  212. {
  213. unsigned short int port;
  214. unsigned char val;
  215. unsigned long flags;
  216. spin_lock_irqsave(&port_lock,flags);
  217. reg = reg + socket * 0x40;
  218. port = sockets[socket].io_base;
  219. outb(reg,port);
  220. val = inb(port+1);
  221. val |= mask;
  222. outb(reg,port);
  223. outb(val,port+1);
  224. spin_unlock_irqrestore(&port_lock,flags);
  225. }
  226. static void indirect_resetbit(int socket, unsigned short reg, unsigned char mask)
  227. {
  228. unsigned short int port;
  229. unsigned char val;
  230. unsigned long flags;
  231. spin_lock_irqsave(&port_lock,flags);
  232. reg = reg + socket * 0x40;
  233. port = sockets[socket].io_base;
  234. outb(reg,port);
  235. val = inb(port+1);
  236. val &= ~mask;
  237. outb(reg,port);
  238. outb(val,port+1);
  239. spin_unlock_irqrestore(&port_lock,flags);
  240. }
  241. static void indirect_write16(int socket, unsigned short reg, unsigned short value)
  242. {
  243. unsigned short int port;
  244. unsigned char val;
  245. unsigned long flags;
  246. spin_lock_irqsave(&port_lock,flags);
  247. reg = reg + socket * 0x40;
  248. port = sockets[socket].io_base;
  249. outb(reg,port);
  250. val = value & 255;
  251. outb(val,port+1);
  252. reg++;
  253. outb(reg,port);
  254. val = value>>8;
  255. outb(val,port+1);
  256. spin_unlock_irqrestore(&port_lock,flags);
  257. }
  258. /* simple helper functions */
  259. /* External clock time, in nanoseconds. 120 ns = 8.33 MHz */
  260. static int cycle_time = 120;
  261. static int to_cycles(int ns)
  262. {
  263. if (cycle_time!=0)
  264. return ns/cycle_time;
  265. else
  266. return 0;
  267. }
  268. /* Interrupt handler functionality */
  269. static irqreturn_t i82092aa_interrupt(int irq, void *dev)
  270. {
  271. int i;
  272. int loopcount = 0;
  273. int handled = 0;
  274. unsigned int events, active=0;
  275. /* enter("i82092aa_interrupt");*/
  276. while (1) {
  277. loopcount++;
  278. if (loopcount>20) {
  279. printk(KERN_ERR "i82092aa: infinite eventloop in interrupt \n");
  280. break;
  281. }
  282. active = 0;
  283. for (i=0;i<socket_count;i++) {
  284. int csc;
  285. if (sockets[i].card_state==0) /* Inactive socket, should not happen */
  286. continue;
  287. csc = indirect_read(i,I365_CSC); /* card status change register */
  288. if (csc==0) /* no events on this socket */
  289. continue;
  290. handled = 1;
  291. events = 0;
  292. if (csc & I365_CSC_DETECT) {
  293. events |= SS_DETECT;
  294. printk("Card detected in socket %i!\n",i);
  295. }
  296. if (indirect_read(i,I365_INTCTL) & I365_PC_IOCARD) {
  297. /* For IO/CARDS, bit 0 means "read the card" */
  298. events |= (csc & I365_CSC_STSCHG) ? SS_STSCHG : 0;
  299. } else {
  300. /* Check for battery/ready events */
  301. events |= (csc & I365_CSC_BVD1) ? SS_BATDEAD : 0;
  302. events |= (csc & I365_CSC_BVD2) ? SS_BATWARN : 0;
  303. events |= (csc & I365_CSC_READY) ? SS_READY : 0;
  304. }
  305. if (events) {
  306. pcmcia_parse_events(&sockets[i].socket, events);
  307. }
  308. active |= events;
  309. }
  310. if (active==0) /* no more events to handle */
  311. break;
  312. }
  313. return IRQ_RETVAL(handled);
  314. /* leave("i82092aa_interrupt");*/
  315. }
  316. /* socket functions */
  317. static int card_present(int socketno)
  318. {
  319. unsigned int val;
  320. enter("card_present");
  321. if ((socketno<0) || (socketno >= MAX_SOCKETS))
  322. return 0;
  323. if (sockets[socketno].io_base == 0)
  324. return 0;
  325. val = indirect_read(socketno, 1); /* Interface status register */
  326. if ((val&12)==12) {
  327. leave("card_present 1");
  328. return 1;
  329. }
  330. leave("card_present 0");
  331. return 0;
  332. }
  333. static void set_bridge_state(int sock)
  334. {
  335. enter("set_bridge_state");
  336. indirect_write(sock, I365_GBLCTL,0x00);
  337. indirect_write(sock, I365_GENCTL,0x00);
  338. indirect_setbit(sock, I365_INTCTL,0x08);
  339. leave("set_bridge_state");
  340. }
  341. static int i82092aa_init(struct pcmcia_socket *sock)
  342. {
  343. int i;
  344. struct resource res = { .start = 0, .end = 0x0fff };
  345. pccard_io_map io = { 0, 0, 0, 0, 1 };
  346. pccard_mem_map mem = { .res = &res, };
  347. enter("i82092aa_init");
  348. for (i = 0; i < 2; i++) {
  349. io.map = i;
  350. i82092aa_set_io_map(sock, &io);
  351. }
  352. for (i = 0; i < 5; i++) {
  353. mem.map = i;
  354. i82092aa_set_mem_map(sock, &mem);
  355. }
  356. leave("i82092aa_init");
  357. return 0;
  358. }
  359. static int i82092aa_get_status(struct pcmcia_socket *socket, u_int *value)
  360. {
  361. unsigned int sock = container_of(socket, struct socket_info, socket)->number;
  362. unsigned int status;
  363. enter("i82092aa_get_status");
  364. status = indirect_read(sock,I365_STATUS); /* Interface Status Register */
  365. *value = 0;
  366. if ((status & I365_CS_DETECT) == I365_CS_DETECT) {
  367. *value |= SS_DETECT;
  368. }
  369. /* IO cards have a different meaning of bits 0,1 */
  370. /* Also notice the inverse-logic on the bits */
  371. if (indirect_read(sock, I365_INTCTL) & I365_PC_IOCARD) {
  372. /* IO card */
  373. if (!(status & I365_CS_STSCHG))
  374. *value |= SS_STSCHG;
  375. } else { /* non I/O card */
  376. if (!(status & I365_CS_BVD1))
  377. *value |= SS_BATDEAD;
  378. if (!(status & I365_CS_BVD2))
  379. *value |= SS_BATWARN;
  380. }
  381. if (status & I365_CS_WRPROT)
  382. (*value) |= SS_WRPROT; /* card is write protected */
  383. if (status & I365_CS_READY)
  384. (*value) |= SS_READY; /* card is not busy */
  385. if (status & I365_CS_POWERON)
  386. (*value) |= SS_POWERON; /* power is applied to the card */
  387. leave("i82092aa_get_status");
  388. return 0;
  389. }
  390. static int i82092aa_set_socket(struct pcmcia_socket *socket, socket_state_t *state)
  391. {
  392. unsigned int sock = container_of(socket, struct socket_info, socket)->number;
  393. unsigned char reg;
  394. enter("i82092aa_set_socket");
  395. /* First, set the global controller options */
  396. set_bridge_state(sock);
  397. /* Values for the IGENC register */
  398. reg = 0;
  399. if (!(state->flags & SS_RESET)) /* The reset bit has "inverse" logic */
  400. reg = reg | I365_PC_RESET;
  401. if (state->flags & SS_IOCARD)
  402. reg = reg | I365_PC_IOCARD;
  403. indirect_write(sock,I365_INTCTL,reg); /* IGENC, Interrupt and General Control Register */
  404. /* Power registers */
  405. reg = I365_PWR_NORESET; /* default: disable resetdrv on resume */
  406. if (state->flags & SS_PWR_AUTO) {
  407. printk("Auto power\n");
  408. reg |= I365_PWR_AUTO; /* automatic power mngmnt */
  409. }
  410. if (state->flags & SS_OUTPUT_ENA) {
  411. printk("Power Enabled \n");
  412. reg |= I365_PWR_OUT; /* enable power */
  413. }
  414. switch (state->Vcc) {
  415. case 0:
  416. break;
  417. case 50:
  418. printk("setting voltage to Vcc to 5V on socket %i\n",sock);
  419. reg |= I365_VCC_5V;
  420. break;
  421. default:
  422. printk("i82092aa: i82092aa_set_socket called with invalid VCC power value: %i ", state->Vcc);
  423. leave("i82092aa_set_socket");
  424. return -EINVAL;
  425. }
  426. switch (state->Vpp) {
  427. case 0:
  428. printk("not setting Vpp on socket %i\n",sock);
  429. break;
  430. case 50:
  431. printk("setting Vpp to 5.0 for socket %i\n",sock);
  432. reg |= I365_VPP1_5V | I365_VPP2_5V;
  433. break;
  434. case 120:
  435. printk("setting Vpp to 12.0\n");
  436. reg |= I365_VPP1_12V | I365_VPP2_12V;
  437. break;
  438. default:
  439. printk("i82092aa: i82092aa_set_socket called with invalid VPP power value: %i ", state->Vcc);
  440. leave("i82092aa_set_socket");
  441. return -EINVAL;
  442. }
  443. if (reg != indirect_read(sock,I365_POWER)) /* only write if changed */
  444. indirect_write(sock,I365_POWER,reg);
  445. /* Enable specific interrupt events */
  446. reg = 0x00;
  447. if (state->csc_mask & SS_DETECT) {
  448. reg |= I365_CSC_DETECT;
  449. }
  450. if (state->flags & SS_IOCARD) {
  451. if (state->csc_mask & SS_STSCHG)
  452. reg |= I365_CSC_STSCHG;
  453. } else {
  454. if (state->csc_mask & SS_BATDEAD)
  455. reg |= I365_CSC_BVD1;
  456. if (state->csc_mask & SS_BATWARN)
  457. reg |= I365_CSC_BVD2;
  458. if (state->csc_mask & SS_READY)
  459. reg |= I365_CSC_READY;
  460. }
  461. /* now write the value and clear the (probably bogus) pending stuff by doing a dummy read*/
  462. indirect_write(sock,I365_CSCINT,reg);
  463. (void)indirect_read(sock,I365_CSC);
  464. leave("i82092aa_set_socket");
  465. return 0;
  466. }
  467. static int i82092aa_set_io_map(struct pcmcia_socket *socket, struct pccard_io_map *io)
  468. {
  469. unsigned int sock = container_of(socket, struct socket_info, socket)->number;
  470. unsigned char map, ioctl;
  471. enter("i82092aa_set_io_map");
  472. map = io->map;
  473. /* Check error conditions */
  474. if (map > 1) {
  475. leave("i82092aa_set_io_map with invalid map");
  476. return -EINVAL;
  477. }
  478. if ((io->start > 0xffff) || (io->stop > 0xffff) || (io->stop < io->start)){
  479. leave("i82092aa_set_io_map with invalid io");
  480. return -EINVAL;
  481. }
  482. /* Turn off the window before changing anything */
  483. if (indirect_read(sock, I365_ADDRWIN) & I365_ENA_IO(map))
  484. indirect_resetbit(sock, I365_ADDRWIN, I365_ENA_IO(map));
  485. /* printk("set_io_map: Setting range to %x - %x \n",io->start,io->stop); */
  486. /* write the new values */
  487. indirect_write16(sock,I365_IO(map)+I365_W_START,io->start);
  488. indirect_write16(sock,I365_IO(map)+I365_W_STOP,io->stop);
  489. ioctl = indirect_read(sock,I365_IOCTL) & ~I365_IOCTL_MASK(map);
  490. if (io->flags & (MAP_16BIT|MAP_AUTOSZ))
  491. ioctl |= I365_IOCTL_16BIT(map);
  492. indirect_write(sock,I365_IOCTL,ioctl);
  493. /* Turn the window back on if needed */
  494. if (io->flags & MAP_ACTIVE)
  495. indirect_setbit(sock,I365_ADDRWIN,I365_ENA_IO(map));
  496. leave("i82092aa_set_io_map");
  497. return 0;
  498. }
  499. static int i82092aa_set_mem_map(struct pcmcia_socket *socket, struct pccard_mem_map *mem)
  500. {
  501. struct socket_info *sock_info = container_of(socket, struct socket_info, socket);
  502. unsigned int sock = sock_info->number;
  503. struct pci_bus_region region;
  504. unsigned short base, i;
  505. unsigned char map;
  506. enter("i82092aa_set_mem_map");
  507. pcibios_resource_to_bus(sock_info->dev, &region, mem->res);
  508. map = mem->map;
  509. if (map > 4) {
  510. leave("i82092aa_set_mem_map: invalid map");
  511. return -EINVAL;
  512. }
  513. if ( (mem->card_start > 0x3ffffff) || (region.start > region.end) ||
  514. (mem->speed > 1000) ) {
  515. leave("i82092aa_set_mem_map: invalid address / speed");
  516. printk("invalid mem map for socket %i : %lx to %lx with a start of %x \n",sock,region.start, region.end, mem->card_start);
  517. return -EINVAL;
  518. }
  519. /* Turn off the window before changing anything */
  520. if (indirect_read(sock, I365_ADDRWIN) & I365_ENA_MEM(map))
  521. indirect_resetbit(sock, I365_ADDRWIN, I365_ENA_MEM(map));
  522. /* printk("set_mem_map: Setting map %i range to %x - %x on socket %i, speed is %i, active = %i \n",map, region.start,region.end,sock,mem->speed,mem->flags & MAP_ACTIVE); */
  523. /* write the start address */
  524. base = I365_MEM(map);
  525. i = (region.start >> 12) & 0x0fff;
  526. if (mem->flags & MAP_16BIT)
  527. i |= I365_MEM_16BIT;
  528. if (mem->flags & MAP_0WS)
  529. i |= I365_MEM_0WS;
  530. indirect_write16(sock,base+I365_W_START,i);
  531. /* write the stop address */
  532. i= (region.end >> 12) & 0x0fff;
  533. switch (to_cycles(mem->speed)) {
  534. case 0:
  535. break;
  536. case 1:
  537. i |= I365_MEM_WS0;
  538. break;
  539. case 2:
  540. i |= I365_MEM_WS1;
  541. break;
  542. default:
  543. i |= I365_MEM_WS1 | I365_MEM_WS0;
  544. break;
  545. }
  546. indirect_write16(sock,base+I365_W_STOP,i);
  547. /* card start */
  548. i = ((mem->card_start - region.start) >> 12) & 0x3fff;
  549. if (mem->flags & MAP_WRPROT)
  550. i |= I365_MEM_WRPROT;
  551. if (mem->flags & MAP_ATTRIB) {
  552. /* printk("requesting attribute memory for socket %i\n",sock);*/
  553. i |= I365_MEM_REG;
  554. } else {
  555. /* printk("requesting normal memory for socket %i\n",sock);*/
  556. }
  557. indirect_write16(sock,base+I365_W_OFF,i);
  558. /* Enable the window if necessary */
  559. if (mem->flags & MAP_ACTIVE)
  560. indirect_setbit(sock, I365_ADDRWIN, I365_ENA_MEM(map));
  561. leave("i82092aa_set_mem_map");
  562. return 0;
  563. }
  564. static int i82092aa_module_init(void)
  565. {
  566. return pci_register_driver(&i82092aa_pci_drv);
  567. }
  568. static void i82092aa_module_exit(void)
  569. {
  570. enter("i82092aa_module_exit");
  571. pci_unregister_driver(&i82092aa_pci_drv);
  572. if (sockets[0].io_base>0)
  573. release_region(sockets[0].io_base, 2);
  574. leave("i82092aa_module_exit");
  575. }
  576. module_init(i82092aa_module_init);
  577. module_exit(i82092aa_module_exit);