zd_chip.h 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845
  1. /* zd_chip.h
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License as published by
  5. * the Free Software Foundation; either version 2 of the License, or
  6. * (at your option) any later version.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program; if not, write to the Free Software
  15. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  16. */
  17. #ifndef _ZD_CHIP_H
  18. #define _ZD_CHIP_H
  19. #include "zd_types.h"
  20. #include "zd_rf.h"
  21. #include "zd_usb.h"
  22. /* Header for the Media Access Controller (MAC) and the Baseband Processor
  23. * (BBP). It appears that the ZD1211 wraps the old ZD1205 with USB glue and
  24. * adds a processor for handling the USB protocol.
  25. */
  26. /* 8-bit hardware registers */
  27. #define CR0 CTL_REG(0x0000)
  28. #define CR1 CTL_REG(0x0004)
  29. #define CR2 CTL_REG(0x0008)
  30. #define CR3 CTL_REG(0x000C)
  31. #define CR5 CTL_REG(0x0010)
  32. /* bit 5: if set short preamble used
  33. * bit 6: filter band - Japan channel 14 on, else off
  34. */
  35. #define CR6 CTL_REG(0x0014)
  36. #define CR7 CTL_REG(0x0018)
  37. #define CR8 CTL_REG(0x001C)
  38. #define CR4 CTL_REG(0x0020)
  39. #define CR9 CTL_REG(0x0024)
  40. /* bit 2: antenna switch (together with CR10) */
  41. #define CR10 CTL_REG(0x0028)
  42. /* bit 1: antenna switch (together with CR9)
  43. * RF2959 controls with CR11 radion on and off
  44. */
  45. #define CR11 CTL_REG(0x002C)
  46. /* bit 6: TX power control for OFDM
  47. * RF2959 controls with CR10 radio on and off
  48. */
  49. #define CR12 CTL_REG(0x0030)
  50. #define CR13 CTL_REG(0x0034)
  51. #define CR14 CTL_REG(0x0038)
  52. #define CR15 CTL_REG(0x003C)
  53. #define CR16 CTL_REG(0x0040)
  54. #define CR17 CTL_REG(0x0044)
  55. #define CR18 CTL_REG(0x0048)
  56. #define CR19 CTL_REG(0x004C)
  57. #define CR20 CTL_REG(0x0050)
  58. #define CR21 CTL_REG(0x0054)
  59. #define CR22 CTL_REG(0x0058)
  60. #define CR23 CTL_REG(0x005C)
  61. #define CR24 CTL_REG(0x0060) /* CCA threshold */
  62. #define CR25 CTL_REG(0x0064)
  63. #define CR26 CTL_REG(0x0068)
  64. #define CR27 CTL_REG(0x006C)
  65. #define CR28 CTL_REG(0x0070)
  66. #define CR29 CTL_REG(0x0074)
  67. #define CR30 CTL_REG(0x0078)
  68. #define CR31 CTL_REG(0x007C) /* TX power control for RF in CCK mode */
  69. #define CR32 CTL_REG(0x0080)
  70. #define CR33 CTL_REG(0x0084)
  71. #define CR34 CTL_REG(0x0088)
  72. #define CR35 CTL_REG(0x008C)
  73. #define CR36 CTL_REG(0x0090)
  74. #define CR37 CTL_REG(0x0094)
  75. #define CR38 CTL_REG(0x0098)
  76. #define CR39 CTL_REG(0x009C)
  77. #define CR40 CTL_REG(0x00A0)
  78. #define CR41 CTL_REG(0x00A4)
  79. #define CR42 CTL_REG(0x00A8)
  80. #define CR43 CTL_REG(0x00AC)
  81. #define CR44 CTL_REG(0x00B0)
  82. #define CR45 CTL_REG(0x00B4)
  83. #define CR46 CTL_REG(0x00B8)
  84. #define CR47 CTL_REG(0x00BC) /* CCK baseband gain
  85. * (patch value might be in EEPROM)
  86. */
  87. #define CR48 CTL_REG(0x00C0)
  88. #define CR49 CTL_REG(0x00C4)
  89. #define CR50 CTL_REG(0x00C8)
  90. #define CR51 CTL_REG(0x00CC) /* TX power control for RF in 6-36M modes */
  91. #define CR52 CTL_REG(0x00D0) /* TX power control for RF in 48M mode */
  92. #define CR53 CTL_REG(0x00D4) /* TX power control for RF in 54M mode */
  93. #define CR54 CTL_REG(0x00D8)
  94. #define CR55 CTL_REG(0x00DC)
  95. #define CR56 CTL_REG(0x00E0)
  96. #define CR57 CTL_REG(0x00E4)
  97. #define CR58 CTL_REG(0x00E8)
  98. #define CR59 CTL_REG(0x00EC)
  99. #define CR60 CTL_REG(0x00F0)
  100. #define CR61 CTL_REG(0x00F4)
  101. #define CR62 CTL_REG(0x00F8)
  102. #define CR63 CTL_REG(0x00FC)
  103. #define CR64 CTL_REG(0x0100)
  104. #define CR65 CTL_REG(0x0104) /* OFDM 54M calibration */
  105. #define CR66 CTL_REG(0x0108) /* OFDM 48M calibration */
  106. #define CR67 CTL_REG(0x010C) /* OFDM 36M calibration */
  107. #define CR68 CTL_REG(0x0110) /* CCK calibration */
  108. #define CR69 CTL_REG(0x0114)
  109. #define CR70 CTL_REG(0x0118)
  110. #define CR71 CTL_REG(0x011C)
  111. #define CR72 CTL_REG(0x0120)
  112. #define CR73 CTL_REG(0x0124)
  113. #define CR74 CTL_REG(0x0128)
  114. #define CR75 CTL_REG(0x012C)
  115. #define CR76 CTL_REG(0x0130)
  116. #define CR77 CTL_REG(0x0134)
  117. #define CR78 CTL_REG(0x0138)
  118. #define CR79 CTL_REG(0x013C)
  119. #define CR80 CTL_REG(0x0140)
  120. #define CR81 CTL_REG(0x0144)
  121. #define CR82 CTL_REG(0x0148)
  122. #define CR83 CTL_REG(0x014C)
  123. #define CR84 CTL_REG(0x0150)
  124. #define CR85 CTL_REG(0x0154)
  125. #define CR86 CTL_REG(0x0158)
  126. #define CR87 CTL_REG(0x015C)
  127. #define CR88 CTL_REG(0x0160)
  128. #define CR89 CTL_REG(0x0164)
  129. #define CR90 CTL_REG(0x0168)
  130. #define CR91 CTL_REG(0x016C)
  131. #define CR92 CTL_REG(0x0170)
  132. #define CR93 CTL_REG(0x0174)
  133. #define CR94 CTL_REG(0x0178)
  134. #define CR95 CTL_REG(0x017C)
  135. #define CR96 CTL_REG(0x0180)
  136. #define CR97 CTL_REG(0x0184)
  137. #define CR98 CTL_REG(0x0188)
  138. #define CR99 CTL_REG(0x018C)
  139. #define CR100 CTL_REG(0x0190)
  140. #define CR101 CTL_REG(0x0194)
  141. #define CR102 CTL_REG(0x0198)
  142. #define CR103 CTL_REG(0x019C)
  143. #define CR104 CTL_REG(0x01A0)
  144. #define CR105 CTL_REG(0x01A4)
  145. #define CR106 CTL_REG(0x01A8)
  146. #define CR107 CTL_REG(0x01AC)
  147. #define CR108 CTL_REG(0x01B0)
  148. #define CR109 CTL_REG(0x01B4)
  149. #define CR110 CTL_REG(0x01B8)
  150. #define CR111 CTL_REG(0x01BC)
  151. #define CR112 CTL_REG(0x01C0)
  152. #define CR113 CTL_REG(0x01C4)
  153. #define CR114 CTL_REG(0x01C8)
  154. #define CR115 CTL_REG(0x01CC)
  155. #define CR116 CTL_REG(0x01D0)
  156. #define CR117 CTL_REG(0x01D4)
  157. #define CR118 CTL_REG(0x01D8)
  158. #define CR119 CTL_REG(0x01DC)
  159. #define CR120 CTL_REG(0x01E0)
  160. #define CR121 CTL_REG(0x01E4)
  161. #define CR122 CTL_REG(0x01E8)
  162. #define CR123 CTL_REG(0x01EC)
  163. #define CR124 CTL_REG(0x01F0)
  164. #define CR125 CTL_REG(0x01F4)
  165. #define CR126 CTL_REG(0x01F8)
  166. #define CR127 CTL_REG(0x01FC)
  167. #define CR128 CTL_REG(0x0200)
  168. #define CR129 CTL_REG(0x0204)
  169. #define CR130 CTL_REG(0x0208)
  170. #define CR131 CTL_REG(0x020C)
  171. #define CR132 CTL_REG(0x0210)
  172. #define CR133 CTL_REG(0x0214)
  173. #define CR134 CTL_REG(0x0218)
  174. #define CR135 CTL_REG(0x021C)
  175. #define CR136 CTL_REG(0x0220)
  176. #define CR137 CTL_REG(0x0224)
  177. #define CR138 CTL_REG(0x0228)
  178. #define CR139 CTL_REG(0x022C)
  179. #define CR140 CTL_REG(0x0230)
  180. #define CR141 CTL_REG(0x0234)
  181. #define CR142 CTL_REG(0x0238)
  182. #define CR143 CTL_REG(0x023C)
  183. #define CR144 CTL_REG(0x0240)
  184. #define CR145 CTL_REG(0x0244)
  185. #define CR146 CTL_REG(0x0248)
  186. #define CR147 CTL_REG(0x024C)
  187. #define CR148 CTL_REG(0x0250)
  188. #define CR149 CTL_REG(0x0254)
  189. #define CR150 CTL_REG(0x0258)
  190. #define CR151 CTL_REG(0x025C)
  191. #define CR152 CTL_REG(0x0260)
  192. #define CR153 CTL_REG(0x0264)
  193. #define CR154 CTL_REG(0x0268)
  194. #define CR155 CTL_REG(0x026C)
  195. #define CR156 CTL_REG(0x0270)
  196. #define CR157 CTL_REG(0x0274)
  197. #define CR158 CTL_REG(0x0278)
  198. #define CR159 CTL_REG(0x027C)
  199. #define CR160 CTL_REG(0x0280)
  200. #define CR161 CTL_REG(0x0284)
  201. #define CR162 CTL_REG(0x0288)
  202. #define CR163 CTL_REG(0x028C)
  203. #define CR164 CTL_REG(0x0290)
  204. #define CR165 CTL_REG(0x0294)
  205. #define CR166 CTL_REG(0x0298)
  206. #define CR167 CTL_REG(0x029C)
  207. #define CR168 CTL_REG(0x02A0)
  208. #define CR169 CTL_REG(0x02A4)
  209. #define CR170 CTL_REG(0x02A8)
  210. #define CR171 CTL_REG(0x02AC)
  211. #define CR172 CTL_REG(0x02B0)
  212. #define CR173 CTL_REG(0x02B4)
  213. #define CR174 CTL_REG(0x02B8)
  214. #define CR175 CTL_REG(0x02BC)
  215. #define CR176 CTL_REG(0x02C0)
  216. #define CR177 CTL_REG(0x02C4)
  217. #define CR178 CTL_REG(0x02C8)
  218. #define CR179 CTL_REG(0x02CC)
  219. #define CR180 CTL_REG(0x02D0)
  220. #define CR181 CTL_REG(0x02D4)
  221. #define CR182 CTL_REG(0x02D8)
  222. #define CR183 CTL_REG(0x02DC)
  223. #define CR184 CTL_REG(0x02E0)
  224. #define CR185 CTL_REG(0x02E4)
  225. #define CR186 CTL_REG(0x02E8)
  226. #define CR187 CTL_REG(0x02EC)
  227. #define CR188 CTL_REG(0x02F0)
  228. #define CR189 CTL_REG(0x02F4)
  229. #define CR190 CTL_REG(0x02F8)
  230. #define CR191 CTL_REG(0x02FC)
  231. #define CR192 CTL_REG(0x0300)
  232. #define CR193 CTL_REG(0x0304)
  233. #define CR194 CTL_REG(0x0308)
  234. #define CR195 CTL_REG(0x030C)
  235. #define CR196 CTL_REG(0x0310)
  236. #define CR197 CTL_REG(0x0314)
  237. #define CR198 CTL_REG(0x0318)
  238. #define CR199 CTL_REG(0x031C)
  239. #define CR200 CTL_REG(0x0320)
  240. #define CR201 CTL_REG(0x0324)
  241. #define CR202 CTL_REG(0x0328)
  242. #define CR203 CTL_REG(0x032C) /* I2C bus template value & flash control */
  243. #define CR204 CTL_REG(0x0330)
  244. #define CR205 CTL_REG(0x0334)
  245. #define CR206 CTL_REG(0x0338)
  246. #define CR207 CTL_REG(0x033C)
  247. #define CR208 CTL_REG(0x0340)
  248. #define CR209 CTL_REG(0x0344)
  249. #define CR210 CTL_REG(0x0348)
  250. #define CR211 CTL_REG(0x034C)
  251. #define CR212 CTL_REG(0x0350)
  252. #define CR213 CTL_REG(0x0354)
  253. #define CR214 CTL_REG(0x0358)
  254. #define CR215 CTL_REG(0x035C)
  255. #define CR216 CTL_REG(0x0360)
  256. #define CR217 CTL_REG(0x0364)
  257. #define CR218 CTL_REG(0x0368)
  258. #define CR219 CTL_REG(0x036C)
  259. #define CR220 CTL_REG(0x0370)
  260. #define CR221 CTL_REG(0x0374)
  261. #define CR222 CTL_REG(0x0378)
  262. #define CR223 CTL_REG(0x037C)
  263. #define CR224 CTL_REG(0x0380)
  264. #define CR225 CTL_REG(0x0384)
  265. #define CR226 CTL_REG(0x0388)
  266. #define CR227 CTL_REG(0x038C)
  267. #define CR228 CTL_REG(0x0390)
  268. #define CR229 CTL_REG(0x0394)
  269. #define CR230 CTL_REG(0x0398)
  270. #define CR231 CTL_REG(0x039C)
  271. #define CR232 CTL_REG(0x03A0)
  272. #define CR233 CTL_REG(0x03A4)
  273. #define CR234 CTL_REG(0x03A8)
  274. #define CR235 CTL_REG(0x03AC)
  275. #define CR236 CTL_REG(0x03B0)
  276. #define CR240 CTL_REG(0x03C0)
  277. /* bit 7: host-controlled RF register writes
  278. * CR241-CR245: for hardware controlled writing of RF bits, not needed for
  279. * USB
  280. */
  281. #define CR241 CTL_REG(0x03C4)
  282. #define CR242 CTL_REG(0x03C8)
  283. #define CR243 CTL_REG(0x03CC)
  284. #define CR244 CTL_REG(0x03D0)
  285. #define CR245 CTL_REG(0x03D4)
  286. #define CR251 CTL_REG(0x03EC) /* only used for activation and deactivation of
  287. * Airoha RFs AL2230 and AL7230B
  288. */
  289. #define CR252 CTL_REG(0x03F0)
  290. #define CR253 CTL_REG(0x03F4)
  291. #define CR254 CTL_REG(0x03F8)
  292. #define CR255 CTL_REG(0x03FC)
  293. #define CR_MAX_PHY_REG 255
  294. /* Taken from the ZYDAS driver, not all of them are relevant for the ZSD1211
  295. * driver.
  296. */
  297. #define CR_RF_IF_CLK CTL_REG(0x0400)
  298. #define CR_RF_IF_DATA CTL_REG(0x0404)
  299. #define CR_PE1_PE2 CTL_REG(0x0408)
  300. #define CR_PE2_DLY CTL_REG(0x040C)
  301. #define CR_LE1 CTL_REG(0x0410)
  302. #define CR_LE2 CTL_REG(0x0414)
  303. /* Seems to enable/disable GPI (General Purpose IO?) */
  304. #define CR_GPI_EN CTL_REG(0x0418)
  305. #define CR_RADIO_PD CTL_REG(0x042C)
  306. #define CR_RF2948_PD CTL_REG(0x042C)
  307. #define CR_ENABLE_PS_MANUAL_AGC CTL_REG(0x043C)
  308. #define CR_CONFIG_PHILIPS CTL_REG(0x0440)
  309. #define CR_SA2400_SER_AP CTL_REG(0x0444)
  310. #define CR_I2C_WRITE CTL_REG(0x0444)
  311. #define CR_SA2400_SER_RP CTL_REG(0x0448)
  312. #define CR_RADIO_PE CTL_REG(0x0458)
  313. #define CR_RST_BUS_MASTER CTL_REG(0x045C)
  314. #define CR_RFCFG CTL_REG(0x0464)
  315. #define CR_HSTSCHG CTL_REG(0x046C)
  316. #define CR_PHY_ON CTL_REG(0x0474)
  317. #define CR_RX_DELAY CTL_REG(0x0478)
  318. #define CR_RX_PE_DELAY CTL_REG(0x047C)
  319. #define CR_GPIO_1 CTL_REG(0x0490)
  320. #define CR_GPIO_2 CTL_REG(0x0494)
  321. #define CR_EncryBufMux CTL_REG(0x04A8)
  322. #define CR_PS_CTRL CTL_REG(0x0500)
  323. #define CR_ADDA_PWR_DWN CTL_REG(0x0504)
  324. #define CR_ADDA_MBIAS_WARMTIME CTL_REG(0x0508)
  325. #define CR_MAC_PS_STATE CTL_REG(0x050C)
  326. #define CR_INTERRUPT CTL_REG(0x0510)
  327. #define INT_TX_COMPLETE 0x00000001
  328. #define INT_RX_COMPLETE 0x00000002
  329. #define INT_RETRY_FAIL 0x00000004
  330. #define INT_WAKEUP 0x00000008
  331. #define INT_DTIM_NOTIFY 0x00000020
  332. #define INT_CFG_NEXT_BCN 0x00000040
  333. #define INT_BUS_ABORT 0x00000080
  334. #define INT_TX_FIFO_READY 0x00000100
  335. #define INT_UART 0x00000200
  336. #define INT_TX_COMPLETE_EN 0x00010000
  337. #define INT_RX_COMPLETE_EN 0x00020000
  338. #define INT_RETRY_FAIL_EN 0x00040000
  339. #define INT_WAKEUP_EN 0x00080000
  340. #define INT_DTIM_NOTIFY_EN 0x00200000
  341. #define INT_CFG_NEXT_BCN_EN 0x00400000
  342. #define INT_BUS_ABORT_EN 0x00800000
  343. #define INT_TX_FIFO_READY_EN 0x01000000
  344. #define INT_UART_EN 0x02000000
  345. #define CR_TSF_LOW_PART CTL_REG(0x0514)
  346. #define CR_TSF_HIGH_PART CTL_REG(0x0518)
  347. /* Following three values are in time units (1024us)
  348. * Following condition must be met:
  349. * atim < tbtt < bcn
  350. */
  351. #define CR_ATIM_WND_PERIOD CTL_REG(0x051C)
  352. #define CR_BCN_INTERVAL CTL_REG(0x0520)
  353. #define CR_PRE_TBTT CTL_REG(0x0524)
  354. /* in units of TU(1024us) */
  355. /* for UART support */
  356. #define CR_UART_RBR_THR_DLL CTL_REG(0x0540)
  357. #define CR_UART_DLM_IER CTL_REG(0x0544)
  358. #define CR_UART_IIR_FCR CTL_REG(0x0548)
  359. #define CR_UART_LCR CTL_REG(0x054c)
  360. #define CR_UART_MCR CTL_REG(0x0550)
  361. #define CR_UART_LSR CTL_REG(0x0554)
  362. #define CR_UART_MSR CTL_REG(0x0558)
  363. #define CR_UART_ECR CTL_REG(0x055c)
  364. #define CR_UART_STATUS CTL_REG(0x0560)
  365. #define CR_PCI_TX_ADDR_P1 CTL_REG(0x0600)
  366. #define CR_PCI_TX_AddR_P2 CTL_REG(0x0604)
  367. #define CR_PCI_RX_AddR_P1 CTL_REG(0x0608)
  368. #define CR_PCI_RX_AddR_P2 CTL_REG(0x060C)
  369. /* must be overwritten if custom MAC address will be used */
  370. #define CR_MAC_ADDR_P1 CTL_REG(0x0610)
  371. #define CR_MAC_ADDR_P2 CTL_REG(0x0614)
  372. #define CR_BSSID_P1 CTL_REG(0x0618)
  373. #define CR_BSSID_P2 CTL_REG(0x061C)
  374. #define CR_BCN_PLCP_CFG CTL_REG(0x0620)
  375. #define CR_GROUP_HASH_P1 CTL_REG(0x0624)
  376. #define CR_GROUP_HASH_P2 CTL_REG(0x0628)
  377. #define CR_RX_TIMEOUT CTL_REG(0x062C)
  378. /* Basic rates supported by the BSS. When producing ACK or CTS messages, the
  379. * device will use a rate in this table that is less than or equal to the rate
  380. * of the incoming frame which prompted the response */
  381. #define CR_BASIC_RATE_TBL CTL_REG(0x0630)
  382. #define CR_RATE_1M 0x0001 /* 802.11b */
  383. #define CR_RATE_2M 0x0002 /* 802.11b */
  384. #define CR_RATE_5_5M 0x0004 /* 802.11b */
  385. #define CR_RATE_11M 0x0008 /* 802.11b */
  386. #define CR_RATE_6M 0x0100 /* 802.11g */
  387. #define CR_RATE_9M 0x0200 /* 802.11g */
  388. #define CR_RATE_12M 0x0400 /* 802.11g */
  389. #define CR_RATE_18M 0x0800 /* 802.11g */
  390. #define CR_RATE_24M 0x1000 /* 802.11g */
  391. #define CR_RATE_36M 0x2000 /* 802.11g */
  392. #define CR_RATE_48M 0x4000 /* 802.11g */
  393. #define CR_RATE_54M 0x8000 /* 802.11g */
  394. #define CR_RATES_80211G 0xff00
  395. #define CR_RATES_80211B 0x000f
  396. /* Mandatory rates required in the BSS. When producing ACK or CTS messages, if
  397. * the device could not find an appropriate rate in CR_BASIC_RATE_TBL, it will
  398. * look for a rate in this table that is less than or equal to the rate of
  399. * the incoming frame. */
  400. #define CR_MANDATORY_RATE_TBL CTL_REG(0x0634)
  401. #define CR_RTS_CTS_RATE CTL_REG(0x0638)
  402. #define CR_WEP_PROTECT CTL_REG(0x063C)
  403. #define CR_RX_THRESHOLD CTL_REG(0x0640)
  404. /* register for controlling the LEDS */
  405. #define CR_LED CTL_REG(0x0644)
  406. /* masks for controlling LEDs */
  407. #define LED1 0x0100
  408. #define LED2 0x0200
  409. #define LED_SW 0x0400
  410. /* Seems to indicate that the configuration is over.
  411. */
  412. #define CR_AFTER_PNP CTL_REG(0x0648)
  413. #define CR_ACK_TIME_80211 CTL_REG(0x0658)
  414. #define CR_RX_OFFSET CTL_REG(0x065c)
  415. #define CR_PHY_DELAY CTL_REG(0x066C)
  416. #define CR_BCN_FIFO CTL_REG(0x0670)
  417. #define CR_SNIFFER_ON CTL_REG(0x0674)
  418. #define CR_ENCRYPTION_TYPE CTL_REG(0x0678)
  419. #define NO_WEP 0
  420. #define WEP64 1
  421. #define WEP128 5
  422. #define WEP256 6
  423. #define ENC_SNIFFER 8
  424. #define CR_ZD1211_RETRY_MAX CTL_REG(0x067C)
  425. #define CR_REG1 CTL_REG(0x0680)
  426. /* Setting the bit UNLOCK_PHY_REGS disallows the write access to physical
  427. * registers, so one could argue it is a LOCK bit. But calling it
  428. * LOCK_PHY_REGS makes it confusing.
  429. */
  430. #define UNLOCK_PHY_REGS 0x0080
  431. #define CR_DEVICE_STATE CTL_REG(0x0684)
  432. #define CR_UNDERRUN_CNT CTL_REG(0x0688)
  433. #define CR_RX_FILTER CTL_REG(0x068c)
  434. #define RX_FILTER_ASSOC_RESPONSE 0x0002
  435. #define RX_FILTER_REASSOC_RESPONSE 0x0008
  436. #define RX_FILTER_PROBE_RESPONSE 0x0020
  437. #define RX_FILTER_BEACON 0x0100
  438. #define RX_FILTER_DISASSOC 0x0400
  439. #define RX_FILTER_AUTH 0x0800
  440. #define AP_RX_FILTER 0x0400feff
  441. #define STA_RX_FILTER 0x0000ffff
  442. /* Monitor mode sets filter to 0xfffff */
  443. #define CR_ACK_TIMEOUT_EXT CTL_REG(0x0690)
  444. #define CR_BCN_FIFO_SEMAPHORE CTL_REG(0x0694)
  445. #define CR_IFS_VALUE CTL_REG(0x0698)
  446. #define IFS_VALUE_DIFS_SH 0
  447. #define IFS_VALUE_EIFS_SH 12
  448. #define IFS_VALUE_SIFS_SH 24
  449. #define IFS_VALUE_DEFAULT (( 50 << IFS_VALUE_DIFS_SH) | \
  450. (1148 << IFS_VALUE_EIFS_SH) | \
  451. ( 10 << IFS_VALUE_SIFS_SH))
  452. #define CR_RX_TIME_OUT CTL_REG(0x069C)
  453. #define CR_TOTAL_RX_FRM CTL_REG(0x06A0)
  454. #define CR_CRC32_CNT CTL_REG(0x06A4)
  455. #define CR_CRC16_CNT CTL_REG(0x06A8)
  456. #define CR_DECRYPTION_ERR_UNI CTL_REG(0x06AC)
  457. #define CR_RX_FIFO_OVERRUN CTL_REG(0x06B0)
  458. #define CR_DECRYPTION_ERR_MUL CTL_REG(0x06BC)
  459. #define CR_NAV_CNT CTL_REG(0x06C4)
  460. #define CR_NAV_CCA CTL_REG(0x06C8)
  461. #define CR_RETRY_CNT CTL_REG(0x06CC)
  462. #define CR_READ_TCB_ADDR CTL_REG(0x06E8)
  463. #define CR_READ_RFD_ADDR CTL_REG(0x06EC)
  464. #define CR_CWMIN_CWMAX CTL_REG(0x06F0)
  465. #define CR_TOTAL_TX_FRM CTL_REG(0x06F4)
  466. /* CAM: Continuous Access Mode (power management) */
  467. #define CR_CAM_MODE CTL_REG(0x0700)
  468. #define CR_CAM_ROLL_TB_LOW CTL_REG(0x0704)
  469. #define CR_CAM_ROLL_TB_HIGH CTL_REG(0x0708)
  470. #define CR_CAM_ADDRESS CTL_REG(0x070C)
  471. #define CR_CAM_DATA CTL_REG(0x0710)
  472. #define CR_ROMDIR CTL_REG(0x0714)
  473. #define CR_DECRY_ERR_FLG_LOW CTL_REG(0x0714)
  474. #define CR_DECRY_ERR_FLG_HIGH CTL_REG(0x0718)
  475. #define CR_WEPKEY0 CTL_REG(0x0720)
  476. #define CR_WEPKEY1 CTL_REG(0x0724)
  477. #define CR_WEPKEY2 CTL_REG(0x0728)
  478. #define CR_WEPKEY3 CTL_REG(0x072C)
  479. #define CR_WEPKEY4 CTL_REG(0x0730)
  480. #define CR_WEPKEY5 CTL_REG(0x0734)
  481. #define CR_WEPKEY6 CTL_REG(0x0738)
  482. #define CR_WEPKEY7 CTL_REG(0x073C)
  483. #define CR_WEPKEY8 CTL_REG(0x0740)
  484. #define CR_WEPKEY9 CTL_REG(0x0744)
  485. #define CR_WEPKEY10 CTL_REG(0x0748)
  486. #define CR_WEPKEY11 CTL_REG(0x074C)
  487. #define CR_WEPKEY12 CTL_REG(0x0750)
  488. #define CR_WEPKEY13 CTL_REG(0x0754)
  489. #define CR_WEPKEY14 CTL_REG(0x0758)
  490. #define CR_WEPKEY15 CTL_REG(0x075c)
  491. #define CR_TKIP_MODE CTL_REG(0x0760)
  492. #define CR_EEPROM_PROTECT0 CTL_REG(0x0758)
  493. #define CR_EEPROM_PROTECT1 CTL_REG(0x075C)
  494. #define CR_DBG_FIFO_RD CTL_REG(0x0800)
  495. #define CR_DBG_SELECT CTL_REG(0x0804)
  496. #define CR_FIFO_Length CTL_REG(0x0808)
  497. #define CR_RSSI_MGC CTL_REG(0x0810)
  498. #define CR_PON CTL_REG(0x0818)
  499. #define CR_RX_ON CTL_REG(0x081C)
  500. #define CR_TX_ON CTL_REG(0x0820)
  501. #define CR_CHIP_EN CTL_REG(0x0824)
  502. #define CR_LO_SW CTL_REG(0x0828)
  503. #define CR_TXRX_SW CTL_REG(0x082C)
  504. #define CR_S_MD CTL_REG(0x0830)
  505. #define CR_USB_DEBUG_PORT CTL_REG(0x0888)
  506. #define CR_ZD1211B_TX_PWR_CTL1 CTL_REG(0x0b00)
  507. #define CR_ZD1211B_TX_PWR_CTL2 CTL_REG(0x0b04)
  508. #define CR_ZD1211B_TX_PWR_CTL3 CTL_REG(0x0b08)
  509. #define CR_ZD1211B_TX_PWR_CTL4 CTL_REG(0x0b0c)
  510. #define CR_ZD1211B_AIFS_CTL1 CTL_REG(0x0b10)
  511. #define CR_ZD1211B_AIFS_CTL2 CTL_REG(0x0b14)
  512. #define CR_ZD1211B_TXOP CTL_REG(0x0b20)
  513. #define CR_ZD1211B_RETRY_MAX CTL_REG(0x0b28)
  514. #define CWIN_SIZE 0x007f043f
  515. #define HWINT_ENABLED 0x004f0000
  516. #define HWINT_DISABLED 0
  517. #define E2P_PWR_INT_GUARD 8
  518. #define E2P_CHANNEL_COUNT 14
  519. /* If you compare this addresses with the ZYDAS orignal driver, please notify
  520. * that we use word mapping for the EEPROM.
  521. */
  522. /*
  523. * Upper 16 bit contains the regulatory domain.
  524. */
  525. #define E2P_SUBID E2P_REG(0x00)
  526. #define E2P_POD E2P_REG(0x02)
  527. #define E2P_MAC_ADDR_P1 E2P_REG(0x04)
  528. #define E2P_MAC_ADDR_P2 E2P_REG(0x06)
  529. #define E2P_PWR_CAL_VALUE1 E2P_REG(0x08)
  530. #define E2P_PWR_CAL_VALUE2 E2P_REG(0x0a)
  531. #define E2P_PWR_CAL_VALUE3 E2P_REG(0x0c)
  532. #define E2P_PWR_CAL_VALUE4 E2P_REG(0x0e)
  533. #define E2P_PWR_INT_VALUE1 E2P_REG(0x10)
  534. #define E2P_PWR_INT_VALUE2 E2P_REG(0x12)
  535. #define E2P_PWR_INT_VALUE3 E2P_REG(0x14)
  536. #define E2P_PWR_INT_VALUE4 E2P_REG(0x16)
  537. /* Contains a bit for each allowed channel. It gives for Europe (ETSI 0x30)
  538. * also only 11 channels. */
  539. #define E2P_ALLOWED_CHANNEL E2P_REG(0x18)
  540. #define E2P_PHY_REG E2P_REG(0x1a)
  541. #define E2P_DEVICE_VER E2P_REG(0x20)
  542. #define E2P_36M_CAL_VALUE1 E2P_REG(0x28)
  543. #define E2P_36M_CAL_VALUE2 E2P_REG(0x2a)
  544. #define E2P_36M_CAL_VALUE3 E2P_REG(0x2c)
  545. #define E2P_36M_CAL_VALUE4 E2P_REG(0x2e)
  546. #define E2P_11A_INT_VALUE1 E2P_REG(0x30)
  547. #define E2P_11A_INT_VALUE2 E2P_REG(0x32)
  548. #define E2P_11A_INT_VALUE3 E2P_REG(0x34)
  549. #define E2P_11A_INT_VALUE4 E2P_REG(0x36)
  550. #define E2P_48M_CAL_VALUE1 E2P_REG(0x38)
  551. #define E2P_48M_CAL_VALUE2 E2P_REG(0x3a)
  552. #define E2P_48M_CAL_VALUE3 E2P_REG(0x3c)
  553. #define E2P_48M_CAL_VALUE4 E2P_REG(0x3e)
  554. #define E2P_48M_INT_VALUE1 E2P_REG(0x40)
  555. #define E2P_48M_INT_VALUE2 E2P_REG(0x42)
  556. #define E2P_48M_INT_VALUE3 E2P_REG(0x44)
  557. #define E2P_48M_INT_VALUE4 E2P_REG(0x46)
  558. #define E2P_54M_CAL_VALUE1 E2P_REG(0x48) /* ??? */
  559. #define E2P_54M_CAL_VALUE2 E2P_REG(0x4a)
  560. #define E2P_54M_CAL_VALUE3 E2P_REG(0x4c)
  561. #define E2P_54M_CAL_VALUE4 E2P_REG(0x4e)
  562. #define E2P_54M_INT_VALUE1 E2P_REG(0x50)
  563. #define E2P_54M_INT_VALUE2 E2P_REG(0x52)
  564. #define E2P_54M_INT_VALUE3 E2P_REG(0x54)
  565. #define E2P_54M_INT_VALUE4 E2P_REG(0x56)
  566. /* All 16 bit values */
  567. #define FW_FIRMWARE_VER FW_REG(0)
  568. /* non-zero if USB high speed connection */
  569. #define FW_USB_SPEED FW_REG(1)
  570. #define FW_FIX_TX_RATE FW_REG(2)
  571. /* Seems to be able to control LEDs over the firmware */
  572. #define FW_LINK_STATUS FW_REG(3)
  573. #define FW_SOFT_RESET FW_REG(4)
  574. #define FW_FLASH_CHK FW_REG(5)
  575. #define FW_LINK_OFF 0x0
  576. #define FW_LINK_TX 0x1
  577. /* 0x2 - link led on? */
  578. enum {
  579. CR_BASE_OFFSET = 0x9000,
  580. FW_START_OFFSET = 0xee00,
  581. FW_BASE_ADDR_OFFSET = FW_START_OFFSET + 0x1d,
  582. EEPROM_START_OFFSET = 0xf800,
  583. EEPROM_SIZE = 0x800, /* words */
  584. LOAD_CODE_SIZE = 0xe, /* words */
  585. LOAD_VECT_SIZE = 0x10000 - 0xfff7, /* words */
  586. EEPROM_REGS_OFFSET = LOAD_CODE_SIZE + LOAD_VECT_SIZE,
  587. EEPROM_REGS_SIZE = 0x7e, /* words */
  588. E2P_BASE_OFFSET = EEPROM_START_OFFSET +
  589. EEPROM_REGS_OFFSET,
  590. };
  591. #define FW_REG_TABLE_ADDR USB_ADDR(FW_START_OFFSET + 0x1d)
  592. enum {
  593. /* indices for ofdm_cal_values */
  594. OFDM_36M_INDEX = 0,
  595. OFDM_48M_INDEX = 1,
  596. OFDM_54M_INDEX = 2,
  597. };
  598. struct zd_chip {
  599. struct zd_usb usb;
  600. struct zd_rf rf;
  601. struct mutex mutex;
  602. u8 e2p_mac[ETH_ALEN];
  603. /* EepSetPoint in the vendor driver */
  604. u8 pwr_cal_values[E2P_CHANNEL_COUNT];
  605. /* integration values in the vendor driver */
  606. u8 pwr_int_values[E2P_CHANNEL_COUNT];
  607. /* SetPointOFDM in the vendor driver */
  608. u8 ofdm_cal_values[3][E2P_CHANNEL_COUNT];
  609. u16 link_led;
  610. unsigned int pa_type:4,
  611. patch_cck_gain:1, patch_cr157:1, patch_6m_band_edge:1,
  612. new_phy_layout:1,
  613. is_zd1211b:1, supports_tx_led:1;
  614. };
  615. static inline struct zd_chip *zd_usb_to_chip(struct zd_usb *usb)
  616. {
  617. return container_of(usb, struct zd_chip, usb);
  618. }
  619. static inline struct zd_chip *zd_rf_to_chip(struct zd_rf *rf)
  620. {
  621. return container_of(rf, struct zd_chip, rf);
  622. }
  623. #define zd_chip_dev(chip) (&(chip)->usb.intf->dev)
  624. void zd_chip_init(struct zd_chip *chip,
  625. struct net_device *netdev,
  626. struct usb_interface *intf);
  627. void zd_chip_clear(struct zd_chip *chip);
  628. int zd_chip_init_hw(struct zd_chip *chip, u8 device_type);
  629. int zd_chip_reset(struct zd_chip *chip);
  630. static inline int zd_ioread16v_locked(struct zd_chip *chip, u16 *values,
  631. const zd_addr_t *addresses,
  632. unsigned int count)
  633. {
  634. ZD_ASSERT(mutex_is_locked(&chip->mutex));
  635. return zd_usb_ioread16v(&chip->usb, values, addresses, count);
  636. }
  637. static inline int zd_ioread16_locked(struct zd_chip *chip, u16 *value,
  638. const zd_addr_t addr)
  639. {
  640. ZD_ASSERT(mutex_is_locked(&chip->mutex));
  641. return zd_usb_ioread16(&chip->usb, value, addr);
  642. }
  643. int zd_ioread32v_locked(struct zd_chip *chip, u32 *values,
  644. const zd_addr_t *addresses, unsigned int count);
  645. static inline int zd_ioread32_locked(struct zd_chip *chip, u32 *value,
  646. const zd_addr_t addr)
  647. {
  648. return zd_ioread32v_locked(chip, value, (const zd_addr_t *)&addr, 1);
  649. }
  650. static inline int zd_iowrite16_locked(struct zd_chip *chip, u16 value,
  651. zd_addr_t addr)
  652. {
  653. struct zd_ioreq16 ioreq;
  654. ZD_ASSERT(mutex_is_locked(&chip->mutex));
  655. ioreq.addr = addr;
  656. ioreq.value = value;
  657. return zd_usb_iowrite16v(&chip->usb, &ioreq, 1);
  658. }
  659. int zd_iowrite16a_locked(struct zd_chip *chip,
  660. const struct zd_ioreq16 *ioreqs, unsigned int count);
  661. int _zd_iowrite32v_locked(struct zd_chip *chip, const struct zd_ioreq32 *ioreqs,
  662. unsigned int count);
  663. static inline int zd_iowrite32_locked(struct zd_chip *chip, u32 value,
  664. zd_addr_t addr)
  665. {
  666. struct zd_ioreq32 ioreq;
  667. ioreq.addr = addr;
  668. ioreq.value = value;
  669. return _zd_iowrite32v_locked(chip, &ioreq, 1);
  670. }
  671. int zd_iowrite32a_locked(struct zd_chip *chip,
  672. const struct zd_ioreq32 *ioreqs, unsigned int count);
  673. static inline int zd_rfwrite_locked(struct zd_chip *chip, u32 value, u8 bits)
  674. {
  675. ZD_ASSERT(mutex_is_locked(&chip->mutex));
  676. return zd_usb_rfwrite(&chip->usb, value, bits);
  677. }
  678. int zd_rfwrite_cr_locked(struct zd_chip *chip, u32 value);
  679. int zd_rfwritev_locked(struct zd_chip *chip,
  680. const u32* values, unsigned int count, u8 bits);
  681. int zd_rfwritev_cr_locked(struct zd_chip *chip,
  682. const u32* values, unsigned int count);
  683. /* Locking functions for reading and writing registers.
  684. * The different parameters are intentional.
  685. */
  686. int zd_ioread16(struct zd_chip *chip, zd_addr_t addr, u16 *value);
  687. int zd_iowrite16(struct zd_chip *chip, zd_addr_t addr, u16 value);
  688. int zd_ioread32(struct zd_chip *chip, zd_addr_t addr, u32 *value);
  689. int zd_iowrite32(struct zd_chip *chip, zd_addr_t addr, u32 value);
  690. int zd_ioread32v(struct zd_chip *chip, const zd_addr_t *addresses,
  691. u32 *values, unsigned int count);
  692. int zd_iowrite32a(struct zd_chip *chip, const struct zd_ioreq32 *ioreqs,
  693. unsigned int count);
  694. int zd_chip_set_channel(struct zd_chip *chip, u8 channel);
  695. static inline u8 _zd_chip_get_channel(struct zd_chip *chip)
  696. {
  697. return chip->rf.channel;
  698. }
  699. u8 zd_chip_get_channel(struct zd_chip *chip);
  700. int zd_read_regdomain(struct zd_chip *chip, u8 *regdomain);
  701. void zd_get_e2p_mac_addr(struct zd_chip *chip, u8 *mac_addr);
  702. int zd_read_mac_addr(struct zd_chip *chip, u8 *mac_addr);
  703. int zd_write_mac_addr(struct zd_chip *chip, const u8 *mac_addr);
  704. int zd_chip_switch_radio_on(struct zd_chip *chip);
  705. int zd_chip_switch_radio_off(struct zd_chip *chip);
  706. int zd_chip_enable_int(struct zd_chip *chip);
  707. void zd_chip_disable_int(struct zd_chip *chip);
  708. int zd_chip_enable_rx(struct zd_chip *chip);
  709. void zd_chip_disable_rx(struct zd_chip *chip);
  710. int zd_chip_enable_hwint(struct zd_chip *chip);
  711. int zd_chip_disable_hwint(struct zd_chip *chip);
  712. static inline int zd_get_encryption_type(struct zd_chip *chip, u32 *type)
  713. {
  714. return zd_ioread32(chip, CR_ENCRYPTION_TYPE, type);
  715. }
  716. static inline int zd_set_encryption_type(struct zd_chip *chip, u32 type)
  717. {
  718. return zd_iowrite32(chip, CR_ENCRYPTION_TYPE, type);
  719. }
  720. static inline int zd_chip_get_basic_rates(struct zd_chip *chip, u16 *cr_rates)
  721. {
  722. return zd_ioread16(chip, CR_BASIC_RATE_TBL, cr_rates);
  723. }
  724. int zd_chip_set_basic_rates(struct zd_chip *chip, u16 cr_rates);
  725. static inline int zd_chip_set_rx_filter(struct zd_chip *chip, u32 filter)
  726. {
  727. return zd_iowrite32(chip, CR_RX_FILTER, filter);
  728. }
  729. int zd_chip_lock_phy_regs(struct zd_chip *chip);
  730. int zd_chip_unlock_phy_regs(struct zd_chip *chip);
  731. enum led_status {
  732. LED_OFF = 0,
  733. LED_SCANNING = 1,
  734. LED_ASSOCIATED = 2,
  735. };
  736. int zd_chip_control_leds(struct zd_chip *chip, enum led_status status);
  737. int zd_set_beacon_interval(struct zd_chip *chip, u32 interval);
  738. static inline int zd_get_beacon_interval(struct zd_chip *chip, u32 *interval)
  739. {
  740. return zd_ioread32(chip, CR_BCN_INTERVAL, interval);
  741. }
  742. struct rx_status;
  743. u8 zd_rx_qual_percent(const void *rx_frame, unsigned int size,
  744. const struct rx_status *status);
  745. u8 zd_rx_strength_percent(u8 rssi);
  746. u16 zd_rx_rate(const void *rx_frame, const struct rx_status *status);
  747. #endif /* _ZD_CHIP_H */