isl_38xx.h 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172
  1. /*
  2. *
  3. * Copyright (C) 2002 Intersil Americas Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  17. *
  18. */
  19. #ifndef _ISL_38XX_H
  20. #define _ISL_38XX_H
  21. #include <asm/io.h>
  22. #include <asm/byteorder.h>
  23. #define ISL38XX_CB_RX_QSIZE 8
  24. #define ISL38XX_CB_TX_QSIZE 32
  25. /* ISL38XX Access Point Specific definitions */
  26. #define ISL38XX_MAX_WDS_LINKS 8
  27. /* ISL38xx Client Specific definitions */
  28. #define ISL38XX_PSM_ACTIVE_STATE 0
  29. #define ISL38XX_PSM_POWERSAVE_STATE 1
  30. /* ISL38XX Host Interface Definitions */
  31. #define ISL38XX_PCI_MEM_SIZE 0x02000
  32. #define ISL38XX_MEMORY_WINDOW_SIZE 0x01000
  33. #define ISL38XX_DEV_FIRMWARE_ADDRES 0x20000
  34. #define ISL38XX_WRITEIO_DELAY 10 /* in us */
  35. #define ISL38XX_RESET_DELAY 50 /* in ms */
  36. #define ISL38XX_WAIT_CYCLE 10 /* in 10ms */
  37. #define ISL38XX_MAX_WAIT_CYCLES 10
  38. /* PCI Memory Area */
  39. #define ISL38XX_HARDWARE_REG 0x0000
  40. #define ISL38XX_CARDBUS_CIS 0x0800
  41. #define ISL38XX_DIRECT_MEM_WIN 0x1000
  42. /* Hardware registers */
  43. #define ISL38XX_DEV_INT_REG 0x0000
  44. #define ISL38XX_INT_IDENT_REG 0x0010
  45. #define ISL38XX_INT_ACK_REG 0x0014
  46. #define ISL38XX_INT_EN_REG 0x0018
  47. #define ISL38XX_GEN_PURP_COM_REG_1 0x0020
  48. #define ISL38XX_GEN_PURP_COM_REG_2 0x0024
  49. #define ISL38XX_CTRL_BLK_BASE_REG ISL38XX_GEN_PURP_COM_REG_1
  50. #define ISL38XX_DIR_MEM_BASE_REG 0x0030
  51. #define ISL38XX_CTRL_STAT_REG 0x0078
  52. /* High end mobos queue up pci writes, the following
  53. * is used to "read" from after a write to force flush */
  54. #define ISL38XX_PCI_POSTING_FLUSH ISL38XX_INT_EN_REG
  55. /**
  56. * isl38xx_w32_flush - PCI iomem write helper
  57. * @base: (host) memory base address of the device
  58. * @val: 32bit value (host order) to write
  59. * @offset: byte offset into @base to write value to
  60. *
  61. * This helper takes care of writing a 32bit datum to the
  62. * specified offset into the device's pci memory space, and making sure
  63. * the pci memory buffers get flushed by performing one harmless read
  64. * from the %ISL38XX_PCI_POSTING_FLUSH offset.
  65. */
  66. static inline void
  67. isl38xx_w32_flush(void __iomem *base, u32 val, unsigned long offset)
  68. {
  69. writel(val, base + offset);
  70. (void) readl(base + ISL38XX_PCI_POSTING_FLUSH);
  71. }
  72. /* Device Interrupt register bits */
  73. #define ISL38XX_DEV_INT_RESET 0x0001
  74. #define ISL38XX_DEV_INT_UPDATE 0x0002
  75. #define ISL38XX_DEV_INT_WAKEUP 0x0008
  76. #define ISL38XX_DEV_INT_SLEEP 0x0010
  77. /* Interrupt Identification/Acknowledge/Enable register bits */
  78. #define ISL38XX_INT_IDENT_UPDATE 0x0002
  79. #define ISL38XX_INT_IDENT_INIT 0x0004
  80. #define ISL38XX_INT_IDENT_WAKEUP 0x0008
  81. #define ISL38XX_INT_IDENT_SLEEP 0x0010
  82. #define ISL38XX_INT_SOURCES 0x001E
  83. /* Control/Status register bits */
  84. /* Looks like there are other meaningful bits
  85. 0x20004400 seen in normal operation,
  86. 0x200044db at 'timeout waiting for mgmt response'
  87. */
  88. #define ISL38XX_CTRL_STAT_SLEEPMODE 0x00000200
  89. #define ISL38XX_CTRL_STAT_CLKRUN 0x00800000
  90. #define ISL38XX_CTRL_STAT_RESET 0x10000000
  91. #define ISL38XX_CTRL_STAT_RAMBOOT 0x20000000
  92. #define ISL38XX_CTRL_STAT_STARTHALTED 0x40000000
  93. #define ISL38XX_CTRL_STAT_HOST_OVERRIDE 0x80000000
  94. /* Control Block definitions */
  95. #define ISL38XX_CB_RX_DATA_LQ 0
  96. #define ISL38XX_CB_TX_DATA_LQ 1
  97. #define ISL38XX_CB_RX_DATA_HQ 2
  98. #define ISL38XX_CB_TX_DATA_HQ 3
  99. #define ISL38XX_CB_RX_MGMTQ 4
  100. #define ISL38XX_CB_TX_MGMTQ 5
  101. #define ISL38XX_CB_QCOUNT 6
  102. #define ISL38XX_CB_MGMT_QSIZE 4
  103. #define ISL38XX_MIN_QTHRESHOLD 4 /* fragments */
  104. /* Memory Manager definitions */
  105. #define MGMT_FRAME_SIZE 1500 /* >= size struct obj_bsslist */
  106. #define MGMT_TX_FRAME_COUNT 24 /* max 4 + spare 4 + 8 init */
  107. #define MGMT_RX_FRAME_COUNT 24 /* 4*4 + spare 8 */
  108. #define MGMT_FRAME_COUNT (MGMT_TX_FRAME_COUNT + MGMT_RX_FRAME_COUNT)
  109. #define CONTROL_BLOCK_SIZE 1024 /* should be enough */
  110. #define PSM_FRAME_SIZE 1536
  111. #define PSM_MINIMAL_STATION_COUNT 64
  112. #define PSM_FRAME_COUNT PSM_MINIMAL_STATION_COUNT
  113. #define PSM_BUFFER_SIZE PSM_FRAME_SIZE * PSM_FRAME_COUNT
  114. #define MAX_TRAP_RX_QUEUE 4
  115. #define HOST_MEM_BLOCK CONTROL_BLOCK_SIZE + PSM_BUFFER_SIZE
  116. /* Fragment package definitions */
  117. #define FRAGMENT_FLAG_MF 0x0001
  118. #define MAX_FRAGMENT_SIZE 1536
  119. /* In monitor mode frames have a header. I don't know exactly how big those
  120. * frame can be but I've never seen any frame bigger than 1584... :
  121. */
  122. #define MAX_FRAGMENT_SIZE_RX 1600
  123. typedef struct {
  124. u32 address; /* physical address on host */
  125. u16 size; /* packet size */
  126. u16 flags; /* set of bit-wise flags */
  127. } isl38xx_fragment;
  128. struct isl38xx_cb {
  129. u32 driver_curr_frag[ISL38XX_CB_QCOUNT];
  130. u32 device_curr_frag[ISL38XX_CB_QCOUNT];
  131. isl38xx_fragment rx_data_low[ISL38XX_CB_RX_QSIZE];
  132. isl38xx_fragment tx_data_low[ISL38XX_CB_TX_QSIZE];
  133. isl38xx_fragment rx_data_high[ISL38XX_CB_RX_QSIZE];
  134. isl38xx_fragment tx_data_high[ISL38XX_CB_TX_QSIZE];
  135. isl38xx_fragment rx_data_mgmt[ISL38XX_CB_MGMT_QSIZE];
  136. isl38xx_fragment tx_data_mgmt[ISL38XX_CB_MGMT_QSIZE];
  137. };
  138. typedef struct isl38xx_cb isl38xx_control_block;
  139. /* determine number of entries currently in queue */
  140. int isl38xx_in_queue(isl38xx_control_block *cb, int queue);
  141. void isl38xx_disable_interrupts(void __iomem *);
  142. void isl38xx_enable_common_interrupts(void __iomem *);
  143. void isl38xx_handle_sleep_request(isl38xx_control_block *, int *,
  144. void __iomem *);
  145. void isl38xx_handle_wakeup(isl38xx_control_block *, int *, void __iomem *);
  146. void isl38xx_trigger_device(int, void __iomem *);
  147. void isl38xx_interface_reset(void __iomem *, dma_addr_t);
  148. #endif /* _ISL_38XX_H */