skgehw.h 86 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126
  1. /******************************************************************************
  2. *
  3. * Name: skgehw.h
  4. * Project: Gigabit Ethernet Adapters, Common Modules
  5. * Version: $Revision: 1.56 $
  6. * Date: $Date: 2003/09/23 09:01:00 $
  7. * Purpose: Defines and Macros for the Gigabit Ethernet Adapter Product Family
  8. *
  9. ******************************************************************************/
  10. /******************************************************************************
  11. *
  12. * (C)Copyright 1998-2002 SysKonnect.
  13. * (C)Copyright 2002-2003 Marvell.
  14. *
  15. * This program is free software; you can redistribute it and/or modify
  16. * it under the terms of the GNU General Public License as published by
  17. * the Free Software Foundation; either version 2 of the License, or
  18. * (at your option) any later version.
  19. *
  20. * The information in this file is provided "AS IS" without warranty.
  21. *
  22. ******************************************************************************/
  23. #ifndef __INC_SKGEHW_H
  24. #define __INC_SKGEHW_H
  25. #ifdef __cplusplus
  26. extern "C" {
  27. #endif /* __cplusplus */
  28. /* defines ********************************************************************/
  29. #define BIT_31 (1UL << 31)
  30. #define BIT_30 (1L << 30)
  31. #define BIT_29 (1L << 29)
  32. #define BIT_28 (1L << 28)
  33. #define BIT_27 (1L << 27)
  34. #define BIT_26 (1L << 26)
  35. #define BIT_25 (1L << 25)
  36. #define BIT_24 (1L << 24)
  37. #define BIT_23 (1L << 23)
  38. #define BIT_22 (1L << 22)
  39. #define BIT_21 (1L << 21)
  40. #define BIT_20 (1L << 20)
  41. #define BIT_19 (1L << 19)
  42. #define BIT_18 (1L << 18)
  43. #define BIT_17 (1L << 17)
  44. #define BIT_16 (1L << 16)
  45. #define BIT_15 (1L << 15)
  46. #define BIT_14 (1L << 14)
  47. #define BIT_13 (1L << 13)
  48. #define BIT_12 (1L << 12)
  49. #define BIT_11 (1L << 11)
  50. #define BIT_10 (1L << 10)
  51. #define BIT_9 (1L << 9)
  52. #define BIT_8 (1L << 8)
  53. #define BIT_7 (1L << 7)
  54. #define BIT_6 (1L << 6)
  55. #define BIT_5 (1L << 5)
  56. #define BIT_4 (1L << 4)
  57. #define BIT_3 (1L << 3)
  58. #define BIT_2 (1L << 2)
  59. #define BIT_1 (1L << 1)
  60. #define BIT_0 1L
  61. #define BIT_15S (1U << 15)
  62. #define BIT_14S (1 << 14)
  63. #define BIT_13S (1 << 13)
  64. #define BIT_12S (1 << 12)
  65. #define BIT_11S (1 << 11)
  66. #define BIT_10S (1 << 10)
  67. #define BIT_9S (1 << 9)
  68. #define BIT_8S (1 << 8)
  69. #define BIT_7S (1 << 7)
  70. #define BIT_6S (1 << 6)
  71. #define BIT_5S (1 << 5)
  72. #define BIT_4S (1 << 4)
  73. #define BIT_3S (1 << 3)
  74. #define BIT_2S (1 << 2)
  75. #define BIT_1S (1 << 1)
  76. #define BIT_0S 1
  77. #define SHIFT31(x) ((x) << 31)
  78. #define SHIFT30(x) ((x) << 30)
  79. #define SHIFT29(x) ((x) << 29)
  80. #define SHIFT28(x) ((x) << 28)
  81. #define SHIFT27(x) ((x) << 27)
  82. #define SHIFT26(x) ((x) << 26)
  83. #define SHIFT25(x) ((x) << 25)
  84. #define SHIFT24(x) ((x) << 24)
  85. #define SHIFT23(x) ((x) << 23)
  86. #define SHIFT22(x) ((x) << 22)
  87. #define SHIFT21(x) ((x) << 21)
  88. #define SHIFT20(x) ((x) << 20)
  89. #define SHIFT19(x) ((x) << 19)
  90. #define SHIFT18(x) ((x) << 18)
  91. #define SHIFT17(x) ((x) << 17)
  92. #define SHIFT16(x) ((x) << 16)
  93. #define SHIFT15(x) ((x) << 15)
  94. #define SHIFT14(x) ((x) << 14)
  95. #define SHIFT13(x) ((x) << 13)
  96. #define SHIFT12(x) ((x) << 12)
  97. #define SHIFT11(x) ((x) << 11)
  98. #define SHIFT10(x) ((x) << 10)
  99. #define SHIFT9(x) ((x) << 9)
  100. #define SHIFT8(x) ((x) << 8)
  101. #define SHIFT7(x) ((x) << 7)
  102. #define SHIFT6(x) ((x) << 6)
  103. #define SHIFT5(x) ((x) << 5)
  104. #define SHIFT4(x) ((x) << 4)
  105. #define SHIFT3(x) ((x) << 3)
  106. #define SHIFT2(x) ((x) << 2)
  107. #define SHIFT1(x) ((x) << 1)
  108. #define SHIFT0(x) ((x) << 0)
  109. /*
  110. * Configuration Space header
  111. * Since this module is used for different OS', those may be
  112. * duplicate on some of them (e.g. Linux). But to keep the
  113. * common source, we have to live with this...
  114. */
  115. #define PCI_VENDOR_ID 0x00 /* 16 bit Vendor ID */
  116. #define PCI_DEVICE_ID 0x02 /* 16 bit Device ID */
  117. #define PCI_COMMAND 0x04 /* 16 bit Command */
  118. #define PCI_STATUS 0x06 /* 16 bit Status */
  119. #define PCI_REV_ID 0x08 /* 8 bit Revision ID */
  120. #define PCI_CLASS_CODE 0x09 /* 24 bit Class Code */
  121. #define PCI_CACHE_LSZ 0x0c /* 8 bit Cache Line Size */
  122. #define PCI_LAT_TIM 0x0d /* 8 bit Latency Timer */
  123. #define PCI_HEADER_T 0x0e /* 8 bit Header Type */
  124. #define PCI_BIST 0x0f /* 8 bit Built-in selftest */
  125. #define PCI_BASE_1ST 0x10 /* 32 bit 1st Base address */
  126. #define PCI_BASE_2ND 0x14 /* 32 bit 2nd Base address */
  127. /* Byte 0x18..0x2b: reserved */
  128. #define PCI_SUB_VID 0x2c /* 16 bit Subsystem Vendor ID */
  129. #define PCI_SUB_ID 0x2e /* 16 bit Subsystem ID */
  130. #define PCI_BASE_ROM 0x30 /* 32 bit Expansion ROM Base Address */
  131. #define PCI_CAP_PTR 0x34 /* 8 bit Capabilities Ptr */
  132. /* Byte 0x35..0x3b: reserved */
  133. #define PCI_IRQ_LINE 0x3c /* 8 bit Interrupt Line */
  134. #define PCI_IRQ_PIN 0x3d /* 8 bit Interrupt Pin */
  135. #define PCI_MIN_GNT 0x3e /* 8 bit Min_Gnt */
  136. #define PCI_MAX_LAT 0x3f /* 8 bit Max_Lat */
  137. /* Device Dependent Region */
  138. #define PCI_OUR_REG_1 0x40 /* 32 bit Our Register 1 */
  139. #define PCI_OUR_REG_2 0x44 /* 32 bit Our Register 2 */
  140. /* Power Management Region */
  141. #define PCI_PM_CAP_ID 0x48 /* 8 bit Power Management Cap. ID */
  142. #define PCI_PM_NITEM 0x49 /* 8 bit Next Item Ptr */
  143. #define PCI_PM_CAP_REG 0x4a /* 16 bit Power Management Capabilities */
  144. #define PCI_PM_CTL_STS 0x4c /* 16 bit Power Manag. Control/Status */
  145. /* Byte 0x4e: reserved */
  146. #define PCI_PM_DAT_REG 0x4f /* 8 bit Power Manag. Data Register */
  147. /* VPD Region */
  148. #define PCI_VPD_CAP_ID 0x50 /* 8 bit VPD Cap. ID */
  149. #define PCI_VPD_NITEM 0x51 /* 8 bit Next Item Ptr */
  150. #define PCI_VPD_ADR_REG 0x52 /* 16 bit VPD Address Register */
  151. #define PCI_VPD_DAT_REG 0x54 /* 32 bit VPD Data Register */
  152. /* Byte 0x58..0x59: reserved */
  153. #define PCI_SER_LD_CTRL 0x5a /* 16 bit SEEPROM Loader Ctrl (YUKON only) */
  154. /* Byte 0x5c..0xff: reserved */
  155. /*
  156. * I2C Address (PCI Config)
  157. *
  158. * Note: The temperature and voltage sensors are relocated on a different
  159. * I2C bus.
  160. */
  161. #define I2C_ADDR_VPD 0xa0 /* I2C address for the VPD EEPROM */
  162. /*
  163. * Define Bits and Values of the registers
  164. */
  165. /* PCI_COMMAND 16 bit Command */
  166. /* Bit 15..11: reserved */
  167. #define PCI_INT_DIS BIT_10S /* Interrupt INTx# disable (PCI 2.3) */
  168. #define PCI_FBTEN BIT_9S /* Fast Back-To-Back enable */
  169. #define PCI_SERREN BIT_8S /* SERR enable */
  170. #define PCI_ADSTEP BIT_7S /* Address Stepping */
  171. #define PCI_PERREN BIT_6S /* Parity Report Response enable */
  172. #define PCI_VGA_SNOOP BIT_5S /* VGA palette snoop */
  173. #define PCI_MWIEN BIT_4S /* Memory write an inv cycl ena */
  174. #define PCI_SCYCEN BIT_3S /* Special Cycle enable */
  175. #define PCI_BMEN BIT_2S /* Bus Master enable */
  176. #define PCI_MEMEN BIT_1S /* Memory Space Access enable */
  177. #define PCI_IOEN BIT_0S /* I/O Space Access enable */
  178. #define PCI_COMMAND_VAL (PCI_FBTEN | PCI_SERREN | PCI_PERREN | PCI_MWIEN |\
  179. PCI_BMEN | PCI_MEMEN | PCI_IOEN)
  180. /* PCI_STATUS 16 bit Status */
  181. #define PCI_PERR BIT_15S /* Parity Error */
  182. #define PCI_SERR BIT_14S /* Signaled SERR */
  183. #define PCI_RMABORT BIT_13S /* Received Master Abort */
  184. #define PCI_RTABORT BIT_12S /* Received Target Abort */
  185. /* Bit 11: reserved */
  186. #define PCI_DEVSEL (3<<9) /* Bit 10.. 9: DEVSEL Timing */
  187. #define PCI_DEV_FAST (0<<9) /* fast */
  188. #define PCI_DEV_MEDIUM (1<<9) /* medium */
  189. #define PCI_DEV_SLOW (2<<9) /* slow */
  190. #define PCI_DATAPERR BIT_8S /* DATA Parity error detected */
  191. #define PCI_FB2BCAP BIT_7S /* Fast Back-to-Back Capability */
  192. #define PCI_UDF BIT_6S /* User Defined Features */
  193. #define PCI_66MHZCAP BIT_5S /* 66 MHz PCI bus clock capable */
  194. #define PCI_NEWCAP BIT_4S /* New cap. list implemented */
  195. #define PCI_INT_STAT BIT_3S /* Interrupt INTx# Status (PCI 2.3) */
  196. /* Bit 2.. 0: reserved */
  197. #define PCI_ERRBITS (PCI_PERR | PCI_SERR | PCI_RMABORT | PCI_RTABORT |\
  198. PCI_DATAPERR)
  199. /* PCI_CLASS_CODE 24 bit Class Code */
  200. /* Byte 2: Base Class (02) */
  201. /* Byte 1: SubClass (00) */
  202. /* Byte 0: Programming Interface (00) */
  203. /* PCI_CACHE_LSZ 8 bit Cache Line Size */
  204. /* Possible values: 0,2,4,8,16,32,64,128 */
  205. /* PCI_HEADER_T 8 bit Header Type */
  206. #define PCI_HD_MF_DEV BIT_7S /* 0= single, 1= multi-func dev */
  207. #define PCI_HD_TYPE 0x7f /* Bit 6..0: Header Layout 0= normal */
  208. /* PCI_BIST 8 bit Built-in selftest */
  209. /* Built-in Self test not supported (optional) */
  210. /* PCI_BASE_1ST 32 bit 1st Base address */
  211. #define PCI_MEMSIZE 0x4000L /* use 16 kB Memory Base */
  212. #define PCI_MEMBASE_MSK 0xffffc000L /* Bit 31..14: Memory Base Address */
  213. #define PCI_MEMSIZE_MSK 0x00003ff0L /* Bit 13.. 4: Memory Size Req. */
  214. #define PCI_PREFEN BIT_3 /* Prefetchable */
  215. #define PCI_MEM_TYP (3L<<2) /* Bit 2.. 1: Memory Type */
  216. #define PCI_MEM32BIT (0L<<1) /* Base addr anywhere in 32 Bit range */
  217. #define PCI_MEM1M (1L<<1) /* Base addr below 1 MegaByte */
  218. #define PCI_MEM64BIT (2L<<1) /* Base addr anywhere in 64 Bit range */
  219. #define PCI_MEMSPACE BIT_0 /* Memory Space Indicator */
  220. /* PCI_BASE_2ND 32 bit 2nd Base address */
  221. #define PCI_IOBASE 0xffffff00L /* Bit 31.. 8: I/O Base address */
  222. #define PCI_IOSIZE 0x000000fcL /* Bit 7.. 2: I/O Size Requirements */
  223. /* Bit 1: reserved */
  224. #define PCI_IOSPACE BIT_0 /* I/O Space Indicator */
  225. /* PCI_BASE_ROM 32 bit Expansion ROM Base Address */
  226. #define PCI_ROMBASE_MSK 0xfffe0000L /* Bit 31..17: ROM Base address */
  227. #define PCI_ROMBASE_SIZ (0x1cL<<14) /* Bit 16..14: Treat as Base or Size */
  228. #define PCI_ROMSIZE (0x38L<<11) /* Bit 13..11: ROM Size Requirements */
  229. /* Bit 10.. 1: reserved */
  230. #define PCI_ROMEN BIT_0 /* Address Decode enable */
  231. /* Device Dependent Region */
  232. /* PCI_OUR_REG_1 32 bit Our Register 1 */
  233. /* Bit 31..29: reserved */
  234. #define PCI_PHY_COMA BIT_28 /* Set PHY to Coma Mode (YUKON only) */
  235. #define PCI_TEST_CAL BIT_27 /* Test PCI buffer calib. (YUKON only) */
  236. #define PCI_EN_CAL BIT_26 /* Enable PCI buffer calib. (YUKON only) */
  237. #define PCI_VIO BIT_25 /* PCI I/O Voltage, 0 = 3.3V, 1 = 5V */
  238. #define PCI_DIS_BOOT BIT_24 /* Disable BOOT via ROM */
  239. #define PCI_EN_IO BIT_23 /* Mapping to I/O space */
  240. #define PCI_EN_FPROM BIT_22 /* Enable FLASH mapping to memory */
  241. /* 1 = Map Flash to memory */
  242. /* 0 = Disable addr. dec */
  243. #define PCI_PAGESIZE (3L<<20) /* Bit 21..20: FLASH Page Size */
  244. #define PCI_PAGE_16 (0L<<20) /* 16 k pages */
  245. #define PCI_PAGE_32K (1L<<20) /* 32 k pages */
  246. #define PCI_PAGE_64K (2L<<20) /* 64 k pages */
  247. #define PCI_PAGE_128K (3L<<20) /* 128 k pages */
  248. /* Bit 19: reserved */
  249. #define PCI_PAGEREG (7L<<16) /* Bit 18..16: Page Register */
  250. #define PCI_NOTAR BIT_15 /* No turnaround cycle */
  251. #define PCI_FORCE_BE BIT_14 /* Assert all BEs on MR */
  252. #define PCI_DIS_MRL BIT_13 /* Disable Mem Read Line */
  253. #define PCI_DIS_MRM BIT_12 /* Disable Mem Read Multiple */
  254. #define PCI_DIS_MWI BIT_11 /* Disable Mem Write & Invalidate */
  255. #define PCI_DISC_CLS BIT_10 /* Disc: cacheLsz bound */
  256. #define PCI_BURST_DIS BIT_9 /* Burst Disable */
  257. #define PCI_DIS_PCI_CLK BIT_8 /* Disable PCI clock driving */
  258. #define PCI_SKEW_DAS (0xfL<<4) /* Bit 7.. 4: Skew Ctrl, DAS Ext */
  259. #define PCI_SKEW_BASE 0xfL /* Bit 3.. 0: Skew Ctrl, Base */
  260. /* PCI_OUR_REG_2 32 bit Our Register 2 */
  261. #define PCI_VPD_WR_THR (0xffL<<24) /* Bit 31..24: VPD Write Threshold */
  262. #define PCI_DEV_SEL (0x7fL<<17) /* Bit 23..17: EEPROM Device Select */
  263. #define PCI_VPD_ROM_SZ (7L<<14) /* Bit 16..14: VPD ROM Size */
  264. /* Bit 13..12: reserved */
  265. #define PCI_PATCH_DIR (0xfL<<8) /* Bit 11.. 8: Ext Patches dir 3..0 */
  266. #define PCI_PATCH_DIR_3 BIT_11
  267. #define PCI_PATCH_DIR_2 BIT_10
  268. #define PCI_PATCH_DIR_1 BIT_9
  269. #define PCI_PATCH_DIR_0 BIT_8
  270. #define PCI_EXT_PATCHS (0xfL<<4) /* Bit 7.. 4: Extended Patches 3..0 */
  271. #define PCI_EXT_PATCH_3 BIT_7
  272. #define PCI_EXT_PATCH_2 BIT_6
  273. #define PCI_EXT_PATCH_1 BIT_5
  274. #define PCI_EXT_PATCH_0 BIT_4
  275. #define PCI_EN_DUMMY_RD BIT_3 /* Enable Dummy Read */
  276. #define PCI_REV_DESC BIT_2 /* Reverse Desc. Bytes */
  277. /* Bit 1: reserved */
  278. #define PCI_USEDATA64 BIT_0 /* Use 64Bit Data bus ext */
  279. /* Power Management Region */
  280. /* PCI_PM_CAP_REG 16 bit Power Management Capabilities */
  281. #define PCI_PME_SUP_MSK (0x1f<<11) /* Bit 15..11: PM Event Support Mask */
  282. #define PCI_PME_D3C_SUP BIT_15S /* PME from D3cold Support (if Vaux) */
  283. #define PCI_PME_D3H_SUP BIT_14S /* PME from D3hot Support */
  284. #define PCI_PME_D2_SUP BIT_13S /* PME from D2 Support */
  285. #define PCI_PME_D1_SUP BIT_12S /* PME from D1 Support */
  286. #define PCI_PME_D0_SUP BIT_11S /* PME from D0 Support */
  287. #define PCI_PM_D2_SUP BIT_10S /* D2 Support in 33 MHz mode */
  288. #define PCI_PM_D1_SUP BIT_9S /* D1 Support */
  289. /* Bit 8.. 6: reserved */
  290. #define PCI_PM_DSI BIT_5S /* Device Specific Initialization */
  291. #define PCI_PM_APS BIT_4S /* Auxialiary Power Source */
  292. #define PCI_PME_CLOCK BIT_3S /* PM Event Clock */
  293. #define PCI_PM_VER_MSK 7 /* Bit 2.. 0: PM PCI Spec. version */
  294. /* PCI_PM_CTL_STS 16 bit Power Management Control/Status */
  295. #define PCI_PME_STATUS BIT_15S /* PME Status (YUKON only) */
  296. #define PCI_PM_DAT_SCL (3<<13) /* Bit 14..13: Data Reg. scaling factor */
  297. #define PCI_PM_DAT_SEL (0xf<<9) /* Bit 12.. 9: PM data selector field */
  298. #define PCI_PME_EN BIT_8S /* Enable PME# generation (YUKON only) */
  299. /* Bit 7.. 2: reserved */
  300. #define PCI_PM_STATE_MSK 3 /* Bit 1.. 0: Power Management State */
  301. #define PCI_PM_STATE_D0 0 /* D0: Operational (default) */
  302. #define PCI_PM_STATE_D1 1 /* D1: (YUKON only) */
  303. #define PCI_PM_STATE_D2 2 /* D2: (YUKON only) */
  304. #define PCI_PM_STATE_D3 3 /* D3: HOT, Power Down and Reset */
  305. /* VPD Region */
  306. /* PCI_VPD_ADR_REG 16 bit VPD Address Register */
  307. #define PCI_VPD_FLAG BIT_15S /* starts VPD rd/wr cycle */
  308. #define PCI_VPD_ADR_MSK 0x7fffL /* Bit 14.. 0: VPD address mask */
  309. /* Control Register File (Address Map) */
  310. /*
  311. * Bank 0
  312. */
  313. #define B0_RAP 0x0000 /* 8 bit Register Address Port */
  314. /* 0x0001 - 0x0003: reserved */
  315. #define B0_CTST 0x0004 /* 16 bit Control/Status register */
  316. #define B0_LED 0x0006 /* 8 Bit LED register */
  317. #define B0_POWER_CTRL 0x0007 /* 8 Bit Power Control reg (YUKON only) */
  318. #define B0_ISRC 0x0008 /* 32 bit Interrupt Source Register */
  319. #define B0_IMSK 0x000c /* 32 bit Interrupt Mask Register */
  320. #define B0_HWE_ISRC 0x0010 /* 32 bit HW Error Interrupt Src Reg */
  321. #define B0_HWE_IMSK 0x0014 /* 32 bit HW Error Interrupt Mask Reg */
  322. #define B0_SP_ISRC 0x0018 /* 32 bit Special Interrupt Source Reg */
  323. /* 0x001c: reserved */
  324. /* B0 XMAC 1 registers (GENESIS only) */
  325. #define B0_XM1_IMSK 0x0020 /* 16 bit r/w XMAC 1 Interrupt Mask Register*/
  326. /* 0x0022 - 0x0027: reserved */
  327. #define B0_XM1_ISRC 0x0028 /* 16 bit ro XMAC 1 Interrupt Status Reg */
  328. /* 0x002a - 0x002f: reserved */
  329. #define B0_XM1_PHY_ADDR 0x0030 /* 16 bit r/w XMAC 1 PHY Address Register */
  330. /* 0x0032 - 0x0033: reserved */
  331. #define B0_XM1_PHY_DATA 0x0034 /* 16 bit r/w XMAC 1 PHY Data Register */
  332. /* 0x0036 - 0x003f: reserved */
  333. /* B0 XMAC 2 registers (GENESIS only) */
  334. #define B0_XM2_IMSK 0x0040 /* 16 bit r/w XMAC 2 Interrupt Mask Register*/
  335. /* 0x0042 - 0x0047: reserved */
  336. #define B0_XM2_ISRC 0x0048 /* 16 bit ro XMAC 2 Interrupt Status Reg */
  337. /* 0x004a - 0x004f: reserved */
  338. #define B0_XM2_PHY_ADDR 0x0050 /* 16 bit r/w XMAC 2 PHY Address Register */
  339. /* 0x0052 - 0x0053: reserved */
  340. #define B0_XM2_PHY_DATA 0x0054 /* 16 bit r/w XMAC 2 PHY Data Register */
  341. /* 0x0056 - 0x005f: reserved */
  342. /* BMU Control Status Registers */
  343. #define B0_R1_CSR 0x0060 /* 32 bit BMU Ctrl/Stat Rx Queue 1 */
  344. #define B0_R2_CSR 0x0064 /* 32 bit BMU Ctrl/Stat Rx Queue 2 */
  345. #define B0_XS1_CSR 0x0068 /* 32 bit BMU Ctrl/Stat Sync Tx Queue 1 */
  346. #define B0_XA1_CSR 0x006c /* 32 bit BMU Ctrl/Stat Async Tx Queue 1*/
  347. #define B0_XS2_CSR 0x0070 /* 32 bit BMU Ctrl/Stat Sync Tx Queue 2 */
  348. #define B0_XA2_CSR 0x0074 /* 32 bit BMU Ctrl/Stat Async Tx Queue 2*/
  349. /* 0x0078 - 0x007f: reserved */
  350. /*
  351. * Bank 1
  352. * - completely empty (this is the RAP Block window)
  353. * Note: if RAP = 1 this page is reserved
  354. */
  355. /*
  356. * Bank 2
  357. */
  358. /* NA reg = 48 bit Network Address Register, 3x16 or 8x8 bit readable */
  359. #define B2_MAC_1 0x0100 /* NA reg MAC Address 1 */
  360. /* 0x0106 - 0x0107: reserved */
  361. #define B2_MAC_2 0x0108 /* NA reg MAC Address 2 */
  362. /* 0x010e - 0x010f: reserved */
  363. #define B2_MAC_3 0x0110 /* NA reg MAC Address 3 */
  364. /* 0x0116 - 0x0117: reserved */
  365. #define B2_CONN_TYP 0x0118 /* 8 bit Connector type */
  366. #define B2_PMD_TYP 0x0119 /* 8 bit PMD type */
  367. #define B2_MAC_CFG 0x011a /* 8 bit MAC Configuration / Chip Revision */
  368. #define B2_CHIP_ID 0x011b /* 8 bit Chip Identification Number */
  369. /* Eprom registers are currently of no use */
  370. #define B2_E_0 0x011c /* 8 bit EPROM Byte 0 (ext. SRAM size */
  371. #define B2_E_1 0x011d /* 8 bit EPROM Byte 1 (PHY type) */
  372. #define B2_E_2 0x011e /* 8 bit EPROM Byte 2 */
  373. #define B2_E_3 0x011f /* 8 bit EPROM Byte 3 */
  374. #define B2_FAR 0x0120 /* 32 bit Flash-Prom Addr Reg/Cnt */
  375. #define B2_FDP 0x0124 /* 8 bit Flash-Prom Data Port */
  376. /* 0x0125 - 0x0127: reserved */
  377. #define B2_LD_CTRL 0x0128 /* 8 bit EPROM loader control register */
  378. #define B2_LD_TEST 0x0129 /* 8 bit EPROM loader test register */
  379. /* 0x012a - 0x012f: reserved */
  380. #define B2_TI_INI 0x0130 /* 32 bit Timer Init Value */
  381. #define B2_TI_VAL 0x0134 /* 32 bit Timer Value */
  382. #define B2_TI_CTRL 0x0138 /* 8 bit Timer Control */
  383. #define B2_TI_TEST 0x0139 /* 8 Bit Timer Test */
  384. /* 0x013a - 0x013f: reserved */
  385. #define B2_IRQM_INI 0x0140 /* 32 bit IRQ Moderation Timer Init Reg.*/
  386. #define B2_IRQM_VAL 0x0144 /* 32 bit IRQ Moderation Timer Value */
  387. #define B2_IRQM_CTRL 0x0148 /* 8 bit IRQ Moderation Timer Control */
  388. #define B2_IRQM_TEST 0x0149 /* 8 bit IRQ Moderation Timer Test */
  389. #define B2_IRQM_MSK 0x014c /* 32 bit IRQ Moderation Mask */
  390. #define B2_IRQM_HWE_MSK 0x0150 /* 32 bit IRQ Moderation HW Error Mask */
  391. /* 0x0154 - 0x0157: reserved */
  392. #define B2_TST_CTRL1 0x0158 /* 8 bit Test Control Register 1 */
  393. #define B2_TST_CTRL2 0x0159 /* 8 bit Test Control Register 2 */
  394. /* 0x015a - 0x015b: reserved */
  395. #define B2_GP_IO 0x015c /* 32 bit General Purpose I/O Register */
  396. #define B2_I2C_CTRL 0x0160 /* 32 bit I2C HW Control Register */
  397. #define B2_I2C_DATA 0x0164 /* 32 bit I2C HW Data Register */
  398. #define B2_I2C_IRQ 0x0168 /* 32 bit I2C HW IRQ Register */
  399. #define B2_I2C_SW 0x016c /* 32 bit I2C SW Port Register */
  400. /* Blink Source Counter (GENESIS only) */
  401. #define B2_BSC_INI 0x0170 /* 32 bit Blink Source Counter Init Val */
  402. #define B2_BSC_VAL 0x0174 /* 32 bit Blink Source Counter Value */
  403. #define B2_BSC_CTRL 0x0178 /* 8 bit Blink Source Counter Control */
  404. #define B2_BSC_STAT 0x0179 /* 8 bit Blink Source Counter Status */
  405. #define B2_BSC_TST 0x017a /* 16 bit Blink Source Counter Test Reg */
  406. /* 0x017c - 0x017f: reserved */
  407. /*
  408. * Bank 3
  409. */
  410. /* RAM Random Registers */
  411. #define B3_RAM_ADDR 0x0180 /* 32 bit RAM Address, to read or write */
  412. #define B3_RAM_DATA_LO 0x0184 /* 32 bit RAM Data Word (low dWord) */
  413. #define B3_RAM_DATA_HI 0x0188 /* 32 bit RAM Data Word (high dWord) */
  414. /* 0x018c - 0x018f: reserved */
  415. /* RAM Interface Registers */
  416. /*
  417. * The HW-Spec. calls this registers Timeout Value 0..11. But this names are
  418. * not usable in SW. Please notice these are NOT real timeouts, these are
  419. * the number of qWords transferred continuously.
  420. */
  421. #define B3_RI_WTO_R1 0x0190 /* 8 bit WR Timeout Queue R1 (TO0) */
  422. #define B3_RI_WTO_XA1 0x0191 /* 8 bit WR Timeout Queue XA1 (TO1) */
  423. #define B3_RI_WTO_XS1 0x0192 /* 8 bit WR Timeout Queue XS1 (TO2) */
  424. #define B3_RI_RTO_R1 0x0193 /* 8 bit RD Timeout Queue R1 (TO3) */
  425. #define B3_RI_RTO_XA1 0x0194 /* 8 bit RD Timeout Queue XA1 (TO4) */
  426. #define B3_RI_RTO_XS1 0x0195 /* 8 bit RD Timeout Queue XS1 (TO5) */
  427. #define B3_RI_WTO_R2 0x0196 /* 8 bit WR Timeout Queue R2 (TO6) */
  428. #define B3_RI_WTO_XA2 0x0197 /* 8 bit WR Timeout Queue XA2 (TO7) */
  429. #define B3_RI_WTO_XS2 0x0198 /* 8 bit WR Timeout Queue XS2 (TO8) */
  430. #define B3_RI_RTO_R2 0x0199 /* 8 bit RD Timeout Queue R2 (TO9) */
  431. #define B3_RI_RTO_XA2 0x019a /* 8 bit RD Timeout Queue XA2 (TO10)*/
  432. #define B3_RI_RTO_XS2 0x019b /* 8 bit RD Timeout Queue XS2 (TO11)*/
  433. #define B3_RI_TO_VAL 0x019c /* 8 bit Current Timeout Count Val */
  434. /* 0x019d - 0x019f: reserved */
  435. #define B3_RI_CTRL 0x01a0 /* 16 bit RAM Interface Control Register */
  436. #define B3_RI_TEST 0x01a2 /* 8 bit RAM Interface Test Register */
  437. /* 0x01a3 - 0x01af: reserved */
  438. /* MAC Arbiter Registers (GENESIS only) */
  439. /* these are the no. of qWord transferred continuously and NOT real timeouts */
  440. #define B3_MA_TOINI_RX1 0x01b0 /* 8 bit Timeout Init Val Rx Path MAC 1 */
  441. #define B3_MA_TOINI_RX2 0x01b1 /* 8 bit Timeout Init Val Rx Path MAC 2 */
  442. #define B3_MA_TOINI_TX1 0x01b2 /* 8 bit Timeout Init Val Tx Path MAC 1 */
  443. #define B3_MA_TOINI_TX2 0x01b3 /* 8 bit Timeout Init Val Tx Path MAC 2 */
  444. #define B3_MA_TOVAL_RX1 0x01b4 /* 8 bit Timeout Value Rx Path MAC 1 */
  445. #define B3_MA_TOVAL_RX2 0x01b5 /* 8 bit Timeout Value Rx Path MAC 1 */
  446. #define B3_MA_TOVAL_TX1 0x01b6 /* 8 bit Timeout Value Tx Path MAC 2 */
  447. #define B3_MA_TOVAL_TX2 0x01b7 /* 8 bit Timeout Value Tx Path MAC 2 */
  448. #define B3_MA_TO_CTRL 0x01b8 /* 16 bit MAC Arbiter Timeout Ctrl Reg */
  449. #define B3_MA_TO_TEST 0x01ba /* 16 bit MAC Arbiter Timeout Test Reg */
  450. /* 0x01bc - 0x01bf: reserved */
  451. #define B3_MA_RCINI_RX1 0x01c0 /* 8 bit Recovery Init Val Rx Path MAC 1 */
  452. #define B3_MA_RCINI_RX2 0x01c1 /* 8 bit Recovery Init Val Rx Path MAC 2 */
  453. #define B3_MA_RCINI_TX1 0x01c2 /* 8 bit Recovery Init Val Tx Path MAC 1 */
  454. #define B3_MA_RCINI_TX2 0x01c3 /* 8 bit Recovery Init Val Tx Path MAC 2 */
  455. #define B3_MA_RCVAL_RX1 0x01c4 /* 8 bit Recovery Value Rx Path MAC 1 */
  456. #define B3_MA_RCVAL_RX2 0x01c5 /* 8 bit Recovery Value Rx Path MAC 1 */
  457. #define B3_MA_RCVAL_TX1 0x01c6 /* 8 bit Recovery Value Tx Path MAC 2 */
  458. #define B3_MA_RCVAL_TX2 0x01c7 /* 8 bit Recovery Value Tx Path MAC 2 */
  459. #define B3_MA_RC_CTRL 0x01c8 /* 16 bit MAC Arbiter Recovery Ctrl Reg */
  460. #define B3_MA_RC_TEST 0x01ca /* 16 bit MAC Arbiter Recovery Test Reg */
  461. /* 0x01cc - 0x01cf: reserved */
  462. /* Packet Arbiter Registers (GENESIS only) */
  463. /* these are real timeouts */
  464. #define B3_PA_TOINI_RX1 0x01d0 /* 16 bit Timeout Init Val Rx Path MAC 1 */
  465. /* 0x01d2 - 0x01d3: reserved */
  466. #define B3_PA_TOINI_RX2 0x01d4 /* 16 bit Timeout Init Val Rx Path MAC 2 */
  467. /* 0x01d6 - 0x01d7: reserved */
  468. #define B3_PA_TOINI_TX1 0x01d8 /* 16 bit Timeout Init Val Tx Path MAC 1 */
  469. /* 0x01da - 0x01db: reserved */
  470. #define B3_PA_TOINI_TX2 0x01dc /* 16 bit Timeout Init Val Tx Path MAC 2 */
  471. /* 0x01de - 0x01df: reserved */
  472. #define B3_PA_TOVAL_RX1 0x01e0 /* 16 bit Timeout Val Rx Path MAC 1 */
  473. /* 0x01e2 - 0x01e3: reserved */
  474. #define B3_PA_TOVAL_RX2 0x01e4 /* 16 bit Timeout Val Rx Path MAC 2 */
  475. /* 0x01e6 - 0x01e7: reserved */
  476. #define B3_PA_TOVAL_TX1 0x01e8 /* 16 bit Timeout Val Tx Path MAC 1 */
  477. /* 0x01ea - 0x01eb: reserved */
  478. #define B3_PA_TOVAL_TX2 0x01ec /* 16 bit Timeout Val Tx Path MAC 2 */
  479. /* 0x01ee - 0x01ef: reserved */
  480. #define B3_PA_CTRL 0x01f0 /* 16 bit Packet Arbiter Ctrl Register */
  481. #define B3_PA_TEST 0x01f2 /* 16 bit Packet Arbiter Test Register */
  482. /* 0x01f4 - 0x01ff: reserved */
  483. /*
  484. * Bank 4 - 5
  485. */
  486. /* Transmit Arbiter Registers MAC 1 and 2, use MR_ADDR() to access */
  487. #define TXA_ITI_INI 0x0200 /* 32 bit Tx Arb Interval Timer Init Val*/
  488. #define TXA_ITI_VAL 0x0204 /* 32 bit Tx Arb Interval Timer Value */
  489. #define TXA_LIM_INI 0x0208 /* 32 bit Tx Arb Limit Counter Init Val */
  490. #define TXA_LIM_VAL 0x020c /* 32 bit Tx Arb Limit Counter Value */
  491. #define TXA_CTRL 0x0210 /* 8 bit Tx Arbiter Control Register */
  492. #define TXA_TEST 0x0211 /* 8 bit Tx Arbiter Test Register */
  493. #define TXA_STAT 0x0212 /* 8 bit Tx Arbiter Status Register */
  494. /* 0x0213 - 0x027f: reserved */
  495. /* 0x0280 - 0x0292: MAC 2 */
  496. /* 0x0213 - 0x027f: reserved */
  497. /*
  498. * Bank 6
  499. */
  500. /* External registers (GENESIS only) */
  501. #define B6_EXT_REG 0x0300
  502. /*
  503. * Bank 7
  504. */
  505. /* This is a copy of the Configuration register file (lower half) */
  506. #define B7_CFG_SPC 0x0380
  507. /*
  508. * Bank 8 - 15
  509. */
  510. /* Receive and Transmit Queue Registers, use Q_ADDR() to access */
  511. #define B8_Q_REGS 0x0400
  512. /* Queue Register Offsets, use Q_ADDR() to access */
  513. #define Q_D 0x00 /* 8*32 bit Current Descriptor */
  514. #define Q_DA_L 0x20 /* 32 bit Current Descriptor Address Low dWord */
  515. #define Q_DA_H 0x24 /* 32 bit Current Descriptor Address High dWord */
  516. #define Q_AC_L 0x28 /* 32 bit Current Address Counter Low dWord */
  517. #define Q_AC_H 0x2c /* 32 bit Current Address Counter High dWord */
  518. #define Q_BC 0x30 /* 32 bit Current Byte Counter */
  519. #define Q_CSR 0x34 /* 32 bit BMU Control/Status Register */
  520. #define Q_F 0x38 /* 32 bit Flag Register */
  521. #define Q_T1 0x3c /* 32 bit Test Register 1 */
  522. #define Q_T1_TR 0x3c /* 8 bit Test Register 1 Transfer SM */
  523. #define Q_T1_WR 0x3d /* 8 bit Test Register 1 Write Descriptor SM */
  524. #define Q_T1_RD 0x3e /* 8 bit Test Register 1 Read Descriptor SM */
  525. #define Q_T1_SV 0x3f /* 8 bit Test Register 1 Supervisor SM */
  526. #define Q_T2 0x40 /* 32 bit Test Register 2 */
  527. #define Q_T3 0x44 /* 32 bit Test Register 3 */
  528. /* 0x48 - 0x7f: reserved */
  529. /*
  530. * Bank 16 - 23
  531. */
  532. /* RAM Buffer Registers */
  533. #define B16_RAM_REGS 0x0800
  534. /* RAM Buffer Register Offsets, use RB_ADDR() to access */
  535. #define RB_START 0x00 /* 32 bit RAM Buffer Start Address */
  536. #define RB_END 0x04 /* 32 bit RAM Buffer End Address */
  537. #define RB_WP 0x08 /* 32 bit RAM Buffer Write Pointer */
  538. #define RB_RP 0x0c /* 32 bit RAM Buffer Read Pointer */
  539. #define RB_RX_UTPP 0x10 /* 32 bit Rx Upper Threshold, Pause Pack */
  540. #define RB_RX_LTPP 0x14 /* 32 bit Rx Lower Threshold, Pause Pack */
  541. #define RB_RX_UTHP 0x18 /* 32 bit Rx Upper Threshold, High Prio */
  542. #define RB_RX_LTHP 0x1c /* 32 bit Rx Lower Threshold, High Prio */
  543. /* 0x10 - 0x1f: reserved at Tx RAM Buffer Registers */
  544. #define RB_PC 0x20 /* 32 bit RAM Buffer Packet Counter */
  545. #define RB_LEV 0x24 /* 32 bit RAM Buffer Level Register */
  546. #define RB_CTRL 0x28 /* 8 bit RAM Buffer Control Register */
  547. #define RB_TST1 0x29 /* 8 bit RAM Buffer Test Register 1 */
  548. #define RB_TST2 0x2A /* 8 bit RAM Buffer Test Register 2 */
  549. /* 0x2c - 0x7f: reserved */
  550. /*
  551. * Bank 24
  552. */
  553. /*
  554. * Receive MAC FIFO, Receive LED, and Link_Sync regs (GENESIS only)
  555. * use MR_ADDR() to access
  556. */
  557. #define RX_MFF_EA 0x0c00 /* 32 bit Receive MAC FIFO End Address */
  558. #define RX_MFF_WP 0x0c04 /* 32 bit Receive MAC FIFO Write Pointer */
  559. /* 0x0c08 - 0x0c0b: reserved */
  560. #define RX_MFF_RP 0x0c0c /* 32 bit Receive MAC FIFO Read Pointer */
  561. #define RX_MFF_PC 0x0c10 /* 32 bit Receive MAC FIFO Packet Cnt */
  562. #define RX_MFF_LEV 0x0c14 /* 32 bit Receive MAC FIFO Level */
  563. #define RX_MFF_CTRL1 0x0c18 /* 16 bit Receive MAC FIFO Control Reg 1*/
  564. #define RX_MFF_STAT_TO 0x0c1a /* 8 bit Receive MAC Status Timeout */
  565. #define RX_MFF_TIST_TO 0x0c1b /* 8 bit Receive MAC Time Stamp Timeout */
  566. #define RX_MFF_CTRL2 0x0c1c /* 8 bit Receive MAC FIFO Control Reg 2*/
  567. #define RX_MFF_TST1 0x0c1d /* 8 bit Receive MAC FIFO Test Reg 1 */
  568. #define RX_MFF_TST2 0x0c1e /* 8 bit Receive MAC FIFO Test Reg 2 */
  569. /* 0x0c1f: reserved */
  570. #define RX_LED_INI 0x0c20 /* 32 bit Receive LED Cnt Init Value */
  571. #define RX_LED_VAL 0x0c24 /* 32 bit Receive LED Cnt Current Value */
  572. #define RX_LED_CTRL 0x0c28 /* 8 bit Receive LED Cnt Control Reg */
  573. #define RX_LED_TST 0x0c29 /* 8 bit Receive LED Cnt Test Register */
  574. /* 0x0c2a - 0x0c2f: reserved */
  575. #define LNK_SYNC_INI 0x0c30 /* 32 bit Link Sync Cnt Init Value */
  576. #define LNK_SYNC_VAL 0x0c34 /* 32 bit Link Sync Cnt Current Value */
  577. #define LNK_SYNC_CTRL 0x0c38 /* 8 bit Link Sync Cnt Control Register */
  578. #define LNK_SYNC_TST 0x0c39 /* 8 bit Link Sync Cnt Test Register */
  579. /* 0x0c3a - 0x0c3b: reserved */
  580. #define LNK_LED_REG 0x0c3c /* 8 bit Link LED Register */
  581. /* 0x0c3d - 0x0c3f: reserved */
  582. /* Receive GMAC FIFO (YUKON only), use MR_ADDR() to access */
  583. #define RX_GMF_EA 0x0c40 /* 32 bit Rx GMAC FIFO End Address */
  584. #define RX_GMF_AF_THR 0x0c44 /* 32 bit Rx GMAC FIFO Almost Full Thresh. */
  585. #define RX_GMF_CTRL_T 0x0c48 /* 32 bit Rx GMAC FIFO Control/Test */
  586. #define RX_GMF_FL_MSK 0x0c4c /* 32 bit Rx GMAC FIFO Flush Mask */
  587. #define RX_GMF_FL_THR 0x0c50 /* 32 bit Rx GMAC FIFO Flush Threshold */
  588. /* 0x0c54 - 0x0c5f: reserved */
  589. #define RX_GMF_WP 0x0c60 /* 32 bit Rx GMAC FIFO Write Pointer */
  590. /* 0x0c64 - 0x0c67: reserved */
  591. #define RX_GMF_WLEV 0x0c68 /* 32 bit Rx GMAC FIFO Write Level */
  592. /* 0x0c6c - 0x0c6f: reserved */
  593. #define RX_GMF_RP 0x0c70 /* 32 bit Rx GMAC FIFO Read Pointer */
  594. /* 0x0c74 - 0x0c77: reserved */
  595. #define RX_GMF_RLEV 0x0c78 /* 32 bit Rx GMAC FIFO Read Level */
  596. /* 0x0c7c - 0x0c7f: reserved */
  597. /*
  598. * Bank 25
  599. */
  600. /* 0x0c80 - 0x0cbf: MAC 2 */
  601. /* 0x0cc0 - 0x0cff: reserved */
  602. /*
  603. * Bank 26
  604. */
  605. /*
  606. * Transmit MAC FIFO and Transmit LED Registers (GENESIS only),
  607. * use MR_ADDR() to access
  608. */
  609. #define TX_MFF_EA 0x0d00 /* 32 bit Transmit MAC FIFO End Address */
  610. #define TX_MFF_WP 0x0d04 /* 32 bit Transmit MAC FIFO WR Pointer */
  611. #define TX_MFF_WSP 0x0d08 /* 32 bit Transmit MAC FIFO WR Shadow Ptr */
  612. #define TX_MFF_RP 0x0d0c /* 32 bit Transmit MAC FIFO RD Pointer */
  613. #define TX_MFF_PC 0x0d10 /* 32 bit Transmit MAC FIFO Packet Cnt */
  614. #define TX_MFF_LEV 0x0d14 /* 32 bit Transmit MAC FIFO Level */
  615. #define TX_MFF_CTRL1 0x0d18 /* 16 bit Transmit MAC FIFO Ctrl Reg 1 */
  616. #define TX_MFF_WAF 0x0d1a /* 8 bit Transmit MAC Wait after flush */
  617. /* 0x0c1b: reserved */
  618. #define TX_MFF_CTRL2 0x0d1c /* 8 bit Transmit MAC FIFO Ctrl Reg 2 */
  619. #define TX_MFF_TST1 0x0d1d /* 8 bit Transmit MAC FIFO Test Reg 1 */
  620. #define TX_MFF_TST2 0x0d1e /* 8 bit Transmit MAC FIFO Test Reg 2 */
  621. /* 0x0d1f: reserved */
  622. #define TX_LED_INI 0x0d20 /* 32 bit Transmit LED Cnt Init Value */
  623. #define TX_LED_VAL 0x0d24 /* 32 bit Transmit LED Cnt Current Val */
  624. #define TX_LED_CTRL 0x0d28 /* 8 bit Transmit LED Cnt Control Reg */
  625. #define TX_LED_TST 0x0d29 /* 8 bit Transmit LED Cnt Test Reg */
  626. /* 0x0d2a - 0x0d3f: reserved */
  627. /* Transmit GMAC FIFO (YUKON only), use MR_ADDR() to access */
  628. #define TX_GMF_EA 0x0d40 /* 32 bit Tx GMAC FIFO End Address */
  629. #define TX_GMF_AE_THR 0x0d44 /* 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
  630. #define TX_GMF_CTRL_T 0x0d48 /* 32 bit Tx GMAC FIFO Control/Test */
  631. /* 0x0d4c - 0x0d5f: reserved */
  632. #define TX_GMF_WP 0x0d60 /* 32 bit Tx GMAC FIFO Write Pointer */
  633. #define TX_GMF_WSP 0x0d64 /* 32 bit Tx GMAC FIFO Write Shadow Ptr. */
  634. #define TX_GMF_WLEV 0x0d68 /* 32 bit Tx GMAC FIFO Write Level */
  635. /* 0x0d6c - 0x0d6f: reserved */
  636. #define TX_GMF_RP 0x0d70 /* 32 bit Tx GMAC FIFO Read Pointer */
  637. #define TX_GMF_RSTP 0x0d74 /* 32 bit Tx GMAC FIFO Restart Pointer */
  638. #define TX_GMF_RLEV 0x0d78 /* 32 bit Tx GMAC FIFO Read Level */
  639. /* 0x0d7c - 0x0d7f: reserved */
  640. /*
  641. * Bank 27
  642. */
  643. /* 0x0d80 - 0x0dbf: MAC 2 */
  644. /* 0x0daa - 0x0dff: reserved */
  645. /*
  646. * Bank 28
  647. */
  648. /* Descriptor Poll Timer Registers */
  649. #define B28_DPT_INI 0x0e00 /* 24 bit Descriptor Poll Timer Init Val */
  650. #define B28_DPT_VAL 0x0e04 /* 24 bit Descriptor Poll Timer Curr Val */
  651. #define B28_DPT_CTRL 0x0e08 /* 8 bit Descriptor Poll Timer Ctrl Reg */
  652. /* 0x0e09: reserved */
  653. #define B28_DPT_TST 0x0e0a /* 8 bit Descriptor Poll Timer Test Reg */
  654. /* 0x0e0b: reserved */
  655. /* Time Stamp Timer Registers (YUKON only) */
  656. /* 0x0e10: reserved */
  657. #define GMAC_TI_ST_VAL 0x0e14 /* 32 bit Time Stamp Timer Curr Val */
  658. #define GMAC_TI_ST_CTRL 0x0e18 /* 8 bit Time Stamp Timer Ctrl Reg */
  659. /* 0x0e19: reserved */
  660. #define GMAC_TI_ST_TST 0x0e1a /* 8 bit Time Stamp Timer Test Reg */
  661. /* 0x0e1b - 0x0e7f: reserved */
  662. /*
  663. * Bank 29
  664. */
  665. /* 0x0e80 - 0x0efc: reserved */
  666. /*
  667. * Bank 30
  668. */
  669. /* GMAC and GPHY Control Registers (YUKON only) */
  670. #define GMAC_CTRL 0x0f00 /* 32 bit GMAC Control Reg */
  671. #define GPHY_CTRL 0x0f04 /* 32 bit GPHY Control Reg */
  672. #define GMAC_IRQ_SRC 0x0f08 /* 8 bit GMAC Interrupt Source Reg */
  673. /* 0x0f09 - 0x0f0b: reserved */
  674. #define GMAC_IRQ_MSK 0x0f0c /* 8 bit GMAC Interrupt Mask Reg */
  675. /* 0x0f0d - 0x0f0f: reserved */
  676. #define GMAC_LINK_CTRL 0x0f10 /* 16 bit Link Control Reg */
  677. /* 0x0f14 - 0x0f1f: reserved */
  678. /* Wake-up Frame Pattern Match Control Registers (YUKON only) */
  679. #define WOL_REG_OFFS 0x20 /* HW-Bug: Address is + 0x20 against spec. */
  680. #define WOL_CTRL_STAT 0x0f20 /* 16 bit WOL Control/Status Reg */
  681. #define WOL_MATCH_CTL 0x0f22 /* 8 bit WOL Match Control Reg */
  682. #define WOL_MATCH_RES 0x0f23 /* 8 bit WOL Match Result Reg */
  683. #define WOL_MAC_ADDR_LO 0x0f24 /* 32 bit WOL MAC Address Low */
  684. #define WOL_MAC_ADDR_HI 0x0f28 /* 16 bit WOL MAC Address High */
  685. #define WOL_PATT_RPTR 0x0f2c /* 8 bit WOL Pattern Read Ptr */
  686. /* use this macro to access above registers */
  687. #define WOL_REG(Reg) ((Reg) + (pAC->GIni.GIWolOffs))
  688. /* WOL Pattern Length Registers (YUKON only) */
  689. #define WOL_PATT_LEN_LO 0x0f30 /* 32 bit WOL Pattern Length 3..0 */
  690. #define WOL_PATT_LEN_HI 0x0f34 /* 24 bit WOL Pattern Length 6..4 */
  691. /* WOL Pattern Counter Registers (YUKON only) */
  692. #define WOL_PATT_CNT_0 0x0f38 /* 32 bit WOL Pattern Counter 3..0 */
  693. #define WOL_PATT_CNT_4 0x0f3c /* 24 bit WOL Pattern Counter 6..4 */
  694. /* 0x0f40 - 0x0f7f: reserved */
  695. /*
  696. * Bank 31
  697. */
  698. /* 0x0f80 - 0x0fff: reserved */
  699. /*
  700. * Bank 32 - 33
  701. */
  702. #define WOL_PATT_RAM_1 0x1000 /* WOL Pattern RAM Link 1 */
  703. /*
  704. * Bank 0x22 - 0x3f
  705. */
  706. /* 0x1100 - 0x1fff: reserved */
  707. /*
  708. * Bank 0x40 - 0x4f
  709. */
  710. #define BASE_XMAC_1 0x2000 /* XMAC 1 registers */
  711. /*
  712. * Bank 0x50 - 0x5f
  713. */
  714. #define BASE_GMAC_1 0x2800 /* GMAC 1 registers */
  715. /*
  716. * Bank 0x60 - 0x6f
  717. */
  718. #define BASE_XMAC_2 0x3000 /* XMAC 2 registers */
  719. /*
  720. * Bank 0x70 - 0x7f
  721. */
  722. #define BASE_GMAC_2 0x3800 /* GMAC 2 registers */
  723. /*
  724. * Control Register Bit Definitions:
  725. */
  726. /* B0_RAP 8 bit Register Address Port */
  727. /* Bit 7: reserved */
  728. #define RAP_RAP 0x3f /* Bit 6..0: 0 = block 0,..,6f = block 6f */
  729. /* B0_CTST 16 bit Control/Status register */
  730. /* Bit 15..14: reserved */
  731. #define CS_CLK_RUN_HOT BIT_13S /* CLK_RUN hot m. (YUKON-Lite only) */
  732. #define CS_CLK_RUN_RST BIT_12S /* CLK_RUN reset (YUKON-Lite only) */
  733. #define CS_CLK_RUN_ENA BIT_11S /* CLK_RUN enable (YUKON-Lite only) */
  734. #define CS_VAUX_AVAIL BIT_10S /* VAUX available (YUKON only) */
  735. #define CS_BUS_CLOCK BIT_9S /* Bus Clock 0/1 = 33/66 MHz */
  736. #define CS_BUS_SLOT_SZ BIT_8S /* Slot Size 0/1 = 32/64 bit slot */
  737. #define CS_ST_SW_IRQ BIT_7S /* Set IRQ SW Request */
  738. #define CS_CL_SW_IRQ BIT_6S /* Clear IRQ SW Request */
  739. #define CS_STOP_DONE BIT_5S /* Stop Master is finished */
  740. #define CS_STOP_MAST BIT_4S /* Command Bit to stop the master */
  741. #define CS_MRST_CLR BIT_3S /* Clear Master reset */
  742. #define CS_MRST_SET BIT_2S /* Set Master reset */
  743. #define CS_RST_CLR BIT_1S /* Clear Software reset */
  744. #define CS_RST_SET BIT_0S /* Set Software reset */
  745. /* B0_LED 8 Bit LED register */
  746. /* Bit 7.. 2: reserved */
  747. #define LED_STAT_ON BIT_1S /* Status LED on */
  748. #define LED_STAT_OFF BIT_0S /* Status LED off */
  749. /* B0_POWER_CTRL 8 Bit Power Control reg (YUKON only) */
  750. #define PC_VAUX_ENA BIT_7 /* Switch VAUX Enable */
  751. #define PC_VAUX_DIS BIT_6 /* Switch VAUX Disable */
  752. #define PC_VCC_ENA BIT_5 /* Switch VCC Enable */
  753. #define PC_VCC_DIS BIT_4 /* Switch VCC Disable */
  754. #define PC_VAUX_ON BIT_3 /* Switch VAUX On */
  755. #define PC_VAUX_OFF BIT_2 /* Switch VAUX Off */
  756. #define PC_VCC_ON BIT_1 /* Switch VCC On */
  757. #define PC_VCC_OFF BIT_0 /* Switch VCC Off */
  758. /* B0_ISRC 32 bit Interrupt Source Register */
  759. /* B0_IMSK 32 bit Interrupt Mask Register */
  760. /* B0_SP_ISRC 32 bit Special Interrupt Source Reg */
  761. /* B2_IRQM_MSK 32 bit IRQ Moderation Mask */
  762. #define IS_ALL_MSK 0xbfffffffUL /* All Interrupt bits */
  763. #define IS_HW_ERR BIT_31 /* Interrupt HW Error */
  764. /* Bit 30: reserved */
  765. #define IS_PA_TO_RX1 BIT_29 /* Packet Arb Timeout Rx1 */
  766. #define IS_PA_TO_RX2 BIT_28 /* Packet Arb Timeout Rx2 */
  767. #define IS_PA_TO_TX1 BIT_27 /* Packet Arb Timeout Tx1 */
  768. #define IS_PA_TO_TX2 BIT_26 /* Packet Arb Timeout Tx2 */
  769. #define IS_I2C_READY BIT_25 /* IRQ on end of I2C Tx */
  770. #define IS_IRQ_SW BIT_24 /* SW forced IRQ */
  771. #define IS_EXT_REG BIT_23 /* IRQ from LM80 or PHY (GENESIS only) */
  772. /* IRQ from PHY (YUKON only) */
  773. #define IS_TIMINT BIT_22 /* IRQ from Timer */
  774. #define IS_MAC1 BIT_21 /* IRQ from MAC 1 */
  775. #define IS_LNK_SYNC_M1 BIT_20 /* Link Sync Cnt wrap MAC 1 */
  776. #define IS_MAC2 BIT_19 /* IRQ from MAC 2 */
  777. #define IS_LNK_SYNC_M2 BIT_18 /* Link Sync Cnt wrap MAC 2 */
  778. /* Receive Queue 1 */
  779. #define IS_R1_B BIT_17 /* Q_R1 End of Buffer */
  780. #define IS_R1_F BIT_16 /* Q_R1 End of Frame */
  781. #define IS_R1_C BIT_15 /* Q_R1 Encoding Error */
  782. /* Receive Queue 2 */
  783. #define IS_R2_B BIT_14 /* Q_R2 End of Buffer */
  784. #define IS_R2_F BIT_13 /* Q_R2 End of Frame */
  785. #define IS_R2_C BIT_12 /* Q_R2 Encoding Error */
  786. /* Synchronous Transmit Queue 1 */
  787. #define IS_XS1_B BIT_11 /* Q_XS1 End of Buffer */
  788. #define IS_XS1_F BIT_10 /* Q_XS1 End of Frame */
  789. #define IS_XS1_C BIT_9 /* Q_XS1 Encoding Error */
  790. /* Asynchronous Transmit Queue 1 */
  791. #define IS_XA1_B BIT_8 /* Q_XA1 End of Buffer */
  792. #define IS_XA1_F BIT_7 /* Q_XA1 End of Frame */
  793. #define IS_XA1_C BIT_6 /* Q_XA1 Encoding Error */
  794. /* Synchronous Transmit Queue 2 */
  795. #define IS_XS2_B BIT_5 /* Q_XS2 End of Buffer */
  796. #define IS_XS2_F BIT_4 /* Q_XS2 End of Frame */
  797. #define IS_XS2_C BIT_3 /* Q_XS2 Encoding Error */
  798. /* Asynchronous Transmit Queue 2 */
  799. #define IS_XA2_B BIT_2 /* Q_XA2 End of Buffer */
  800. #define IS_XA2_F BIT_1 /* Q_XA2 End of Frame */
  801. #define IS_XA2_C BIT_0 /* Q_XA2 Encoding Error */
  802. /* B0_HWE_ISRC 32 bit HW Error Interrupt Src Reg */
  803. /* B0_HWE_IMSK 32 bit HW Error Interrupt Mask Reg */
  804. /* B2_IRQM_HWE_MSK 32 bit IRQ Moderation HW Error Mask */
  805. #define IS_ERR_MSK 0x00000fffL /* All Error bits */
  806. /* Bit 31..14: reserved */
  807. #define IS_IRQ_TIST_OV BIT_13 /* Time Stamp Timer Overflow (YUKON only) */
  808. #define IS_IRQ_SENSOR BIT_12 /* IRQ from Sensor (YUKON only) */
  809. #define IS_IRQ_MST_ERR BIT_11 /* IRQ master error detected */
  810. #define IS_IRQ_STAT BIT_10 /* IRQ status exception */
  811. #define IS_NO_STAT_M1 BIT_9 /* No Rx Status from MAC 1 */
  812. #define IS_NO_STAT_M2 BIT_8 /* No Rx Status from MAC 2 */
  813. #define IS_NO_TIST_M1 BIT_7 /* No Time Stamp from MAC 1 */
  814. #define IS_NO_TIST_M2 BIT_6 /* No Time Stamp from MAC 2 */
  815. #define IS_RAM_RD_PAR BIT_5 /* RAM Read Parity Error */
  816. #define IS_RAM_WR_PAR BIT_4 /* RAM Write Parity Error */
  817. #define IS_M1_PAR_ERR BIT_3 /* MAC 1 Parity Error */
  818. #define IS_M2_PAR_ERR BIT_2 /* MAC 2 Parity Error */
  819. #define IS_R1_PAR_ERR BIT_1 /* Queue R1 Parity Error */
  820. #define IS_R2_PAR_ERR BIT_0 /* Queue R2 Parity Error */
  821. /* B2_CONN_TYP 8 bit Connector type */
  822. /* B2_PMD_TYP 8 bit PMD type */
  823. /* Values of connector and PMD type comply to SysKonnect internal std */
  824. /* B2_MAC_CFG 8 bit MAC Configuration / Chip Revision */
  825. #define CFG_CHIP_R_MSK (0xf<<4) /* Bit 7.. 4: Chip Revision */
  826. /* Bit 3.. 2: reserved */
  827. #define CFG_DIS_M2_CLK BIT_1S /* Disable Clock for 2nd MAC */
  828. #define CFG_SNG_MAC BIT_0S /* MAC Config: 0=2 MACs / 1=1 MAC*/
  829. /* B2_CHIP_ID 8 bit Chip Identification Number */
  830. #define CHIP_ID_GENESIS 0x0a /* Chip ID for GENESIS */
  831. #define CHIP_ID_YUKON 0xb0 /* Chip ID for YUKON */
  832. #define CHIP_ID_YUKON_LITE 0xb1 /* Chip ID for YUKON-Lite (Rev. A1-A3) */
  833. #define CHIP_ID_YUKON_LP 0xb2 /* Chip ID for YUKON-LP */
  834. #define CHIP_REV_YU_LITE_A1 3 /* Chip Rev. for YUKON-Lite A1,A2 */
  835. #define CHIP_REV_YU_LITE_A3 7 /* Chip Rev. for YUKON-Lite A3 */
  836. /* B2_FAR 32 bit Flash-Prom Addr Reg/Cnt */
  837. #define FAR_ADDR 0x1ffffL /* Bit 16.. 0: FPROM Address mask */
  838. /* B2_LD_CTRL 8 bit EPROM loader control register */
  839. /* Bits are currently reserved */
  840. /* B2_LD_TEST 8 bit EPROM loader test register */
  841. /* Bit 7.. 4: reserved */
  842. #define LD_T_ON BIT_3S /* Loader Test mode on */
  843. #define LD_T_OFF BIT_2S /* Loader Test mode off */
  844. #define LD_T_STEP BIT_1S /* Decrement FPROM addr. Counter */
  845. #define LD_START BIT_0S /* Start loading FPROM */
  846. /*
  847. * Timer Section
  848. */
  849. /* B2_TI_CTRL 8 bit Timer control */
  850. /* B2_IRQM_CTRL 8 bit IRQ Moderation Timer Control */
  851. /* Bit 7.. 3: reserved */
  852. #define TIM_START BIT_2S /* Start Timer */
  853. #define TIM_STOP BIT_1S /* Stop Timer */
  854. #define TIM_CLR_IRQ BIT_0S /* Clear Timer IRQ (!IRQM) */
  855. /* B2_TI_TEST 8 Bit Timer Test */
  856. /* B2_IRQM_TEST 8 bit IRQ Moderation Timer Test */
  857. /* B28_DPT_TST 8 bit Descriptor Poll Timer Test Reg */
  858. /* Bit 7.. 3: reserved */
  859. #define TIM_T_ON BIT_2S /* Test mode on */
  860. #define TIM_T_OFF BIT_1S /* Test mode off */
  861. #define TIM_T_STEP BIT_0S /* Test step */
  862. /* B28_DPT_INI 32 bit Descriptor Poll Timer Init Val */
  863. /* B28_DPT_VAL 32 bit Descriptor Poll Timer Curr Val */
  864. /* Bit 31..24: reserved */
  865. #define DPT_MSK 0x00ffffffL /* Bit 23.. 0: Desc Poll Timer Bits */
  866. /* B28_DPT_CTRL 8 bit Descriptor Poll Timer Ctrl Reg */
  867. /* Bit 7.. 2: reserved */
  868. #define DPT_START BIT_1S /* Start Descriptor Poll Timer */
  869. #define DPT_STOP BIT_0S /* Stop Descriptor Poll Timer */
  870. /* B2_E_3 8 bit lower 4 bits used for HW self test result */
  871. #define B2_E3_RES_MASK 0x0f
  872. /* B2_TST_CTRL1 8 bit Test Control Register 1 */
  873. #define TST_FRC_DPERR_MR BIT_7S /* force DATAPERR on MST RD */
  874. #define TST_FRC_DPERR_MW BIT_6S /* force DATAPERR on MST WR */
  875. #define TST_FRC_DPERR_TR BIT_5S /* force DATAPERR on TRG RD */
  876. #define TST_FRC_DPERR_TW BIT_4S /* force DATAPERR on TRG WR */
  877. #define TST_FRC_APERR_M BIT_3S /* force ADDRPERR on MST */
  878. #define TST_FRC_APERR_T BIT_2S /* force ADDRPERR on TRG */
  879. #define TST_CFG_WRITE_ON BIT_1S /* Enable Config Reg WR */
  880. #define TST_CFG_WRITE_OFF BIT_0S /* Disable Config Reg WR */
  881. /* B2_TST_CTRL2 8 bit Test Control Register 2 */
  882. /* Bit 7.. 4: reserved */
  883. /* force the following error on the next master read/write */
  884. #define TST_FRC_DPERR_MR64 BIT_3S /* DataPERR RD 64 */
  885. #define TST_FRC_DPERR_MW64 BIT_2S /* DataPERR WR 64 */
  886. #define TST_FRC_APERR_1M64 BIT_1S /* AddrPERR on 1. phase */
  887. #define TST_FRC_APERR_2M64 BIT_0S /* AddrPERR on 2. phase */
  888. /* B2_GP_IO 32 bit General Purpose I/O Register */
  889. /* Bit 31..26: reserved */
  890. #define GP_DIR_9 BIT_25 /* IO_9 direct, 0=In/1=Out */
  891. #define GP_DIR_8 BIT_24 /* IO_8 direct, 0=In/1=Out */
  892. #define GP_DIR_7 BIT_23 /* IO_7 direct, 0=In/1=Out */
  893. #define GP_DIR_6 BIT_22 /* IO_6 direct, 0=In/1=Out */
  894. #define GP_DIR_5 BIT_21 /* IO_5 direct, 0=In/1=Out */
  895. #define GP_DIR_4 BIT_20 /* IO_4 direct, 0=In/1=Out */
  896. #define GP_DIR_3 BIT_19 /* IO_3 direct, 0=In/1=Out */
  897. #define GP_DIR_2 BIT_18 /* IO_2 direct, 0=In/1=Out */
  898. #define GP_DIR_1 BIT_17 /* IO_1 direct, 0=In/1=Out */
  899. #define GP_DIR_0 BIT_16 /* IO_0 direct, 0=In/1=Out */
  900. /* Bit 15..10: reserved */
  901. #define GP_IO_9 BIT_9 /* IO_9 pin */
  902. #define GP_IO_8 BIT_8 /* IO_8 pin */
  903. #define GP_IO_7 BIT_7 /* IO_7 pin */
  904. #define GP_IO_6 BIT_6 /* IO_6 pin */
  905. #define GP_IO_5 BIT_5 /* IO_5 pin */
  906. #define GP_IO_4 BIT_4 /* IO_4 pin */
  907. #define GP_IO_3 BIT_3 /* IO_3 pin */
  908. #define GP_IO_2 BIT_2 /* IO_2 pin */
  909. #define GP_IO_1 BIT_1 /* IO_1 pin */
  910. #define GP_IO_0 BIT_0 /* IO_0 pin */
  911. /* B2_I2C_CTRL 32 bit I2C HW Control Register */
  912. #define I2C_FLAG BIT_31 /* Start read/write if WR */
  913. #define I2C_ADDR (0x7fffL<<16) /* Bit 30..16: Addr to be RD/WR */
  914. #define I2C_DEV_SEL (0x7fL<<9) /* Bit 15.. 9: I2C Device Select */
  915. /* Bit 8.. 5: reserved */
  916. #define I2C_BURST_LEN BIT_4 /* Burst Len, 1/4 bytes */
  917. #define I2C_DEV_SIZE (7<<1) /* Bit 3.. 1: I2C Device Size */
  918. #define I2C_025K_DEV (0<<1) /* 0: 256 Bytes or smal. */
  919. #define I2C_05K_DEV (1<<1) /* 1: 512 Bytes */
  920. #define I2C_1K_DEV (2<<1) /* 2: 1024 Bytes */
  921. #define I2C_2K_DEV (3<<1) /* 3: 2048 Bytes */
  922. #define I2C_4K_DEV (4<<1) /* 4: 4096 Bytes */
  923. #define I2C_8K_DEV (5<<1) /* 5: 8192 Bytes */
  924. #define I2C_16K_DEV (6<<1) /* 6: 16384 Bytes */
  925. #define I2C_32K_DEV (7<<1) /* 7: 32768 Bytes */
  926. #define I2C_STOP BIT_0 /* Interrupt I2C transfer */
  927. /* B2_I2C_IRQ 32 bit I2C HW IRQ Register */
  928. /* Bit 31.. 1 reserved */
  929. #define I2C_CLR_IRQ BIT_0 /* Clear I2C IRQ */
  930. /* B2_I2C_SW 32 bit (8 bit access) I2C HW SW Port Register */
  931. /* Bit 7.. 3: reserved */
  932. #define I2C_DATA_DIR BIT_2S /* direction of I2C_DATA */
  933. #define I2C_DATA BIT_1S /* I2C Data Port */
  934. #define I2C_CLK BIT_0S /* I2C Clock Port */
  935. /*
  936. * I2C Address
  937. */
  938. #define I2C_SENS_ADDR LM80_ADDR /* I2C Sensor Address, (Volt and Temp)*/
  939. /* B2_BSC_CTRL 8 bit Blink Source Counter Control */
  940. /* Bit 7.. 2: reserved */
  941. #define BSC_START BIT_1S /* Start Blink Source Counter */
  942. #define BSC_STOP BIT_0S /* Stop Blink Source Counter */
  943. /* B2_BSC_STAT 8 bit Blink Source Counter Status */
  944. /* Bit 7.. 1: reserved */
  945. #define BSC_SRC BIT_0S /* Blink Source, 0=Off / 1=On */
  946. /* B2_BSC_TST 16 bit Blink Source Counter Test Reg */
  947. #define BSC_T_ON BIT_2S /* Test mode on */
  948. #define BSC_T_OFF BIT_1S /* Test mode off */
  949. #define BSC_T_STEP BIT_0S /* Test step */
  950. /* B3_RAM_ADDR 32 bit RAM Address, to read or write */
  951. /* Bit 31..19: reserved */
  952. #define RAM_ADR_RAN 0x0007ffffL /* Bit 18.. 0: RAM Address Range */
  953. /* RAM Interface Registers */
  954. /* B3_RI_CTRL 16 bit RAM Iface Control Register */
  955. /* Bit 15..10: reserved */
  956. #define RI_CLR_RD_PERR BIT_9S /* Clear IRQ RAM Read Parity Err */
  957. #define RI_CLR_WR_PERR BIT_8S /* Clear IRQ RAM Write Parity Err*/
  958. /* Bit 7.. 2: reserved */
  959. #define RI_RST_CLR BIT_1S /* Clear RAM Interface Reset */
  960. #define RI_RST_SET BIT_0S /* Set RAM Interface Reset */
  961. /* B3_RI_TEST 8 bit RAM Iface Test Register */
  962. /* Bit 15.. 4: reserved */
  963. #define RI_T_EV BIT_3S /* Timeout Event occured */
  964. #define RI_T_ON BIT_2S /* Timeout Timer Test On */
  965. #define RI_T_OFF BIT_1S /* Timeout Timer Test Off */
  966. #define RI_T_STEP BIT_0S /* Timeout Timer Step */
  967. /* MAC Arbiter Registers */
  968. /* B3_MA_TO_CTRL 16 bit MAC Arbiter Timeout Ctrl Reg */
  969. /* Bit 15.. 4: reserved */
  970. #define MA_FOE_ON BIT_3S /* XMAC Fast Output Enable ON */
  971. #define MA_FOE_OFF BIT_2S /* XMAC Fast Output Enable OFF */
  972. #define MA_RST_CLR BIT_1S /* Clear MAC Arbiter Reset */
  973. #define MA_RST_SET BIT_0S /* Set MAC Arbiter Reset */
  974. /* B3_MA_RC_CTRL 16 bit MAC Arbiter Recovery Ctrl Reg */
  975. /* Bit 15.. 8: reserved */
  976. #define MA_ENA_REC_TX2 BIT_7S /* Enable Recovery Timer TX2 */
  977. #define MA_DIS_REC_TX2 BIT_6S /* Disable Recovery Timer TX2 */
  978. #define MA_ENA_REC_TX1 BIT_5S /* Enable Recovery Timer TX1 */
  979. #define MA_DIS_REC_TX1 BIT_4S /* Disable Recovery Timer TX1 */
  980. #define MA_ENA_REC_RX2 BIT_3S /* Enable Recovery Timer RX2 */
  981. #define MA_DIS_REC_RX2 BIT_2S /* Disable Recovery Timer RX2 */
  982. #define MA_ENA_REC_RX1 BIT_1S /* Enable Recovery Timer RX1 */
  983. #define MA_DIS_REC_RX1 BIT_0S /* Disable Recovery Timer RX1 */
  984. /* Packet Arbiter Registers */
  985. /* B3_PA_CTRL 16 bit Packet Arbiter Ctrl Register */
  986. /* Bit 15..14: reserved */
  987. #define PA_CLR_TO_TX2 BIT_13S /* Clear IRQ Packet Timeout TX2 */
  988. #define PA_CLR_TO_TX1 BIT_12S /* Clear IRQ Packet Timeout TX1 */
  989. #define PA_CLR_TO_RX2 BIT_11S /* Clear IRQ Packet Timeout RX2 */
  990. #define PA_CLR_TO_RX1 BIT_10S /* Clear IRQ Packet Timeout RX1 */
  991. #define PA_ENA_TO_TX2 BIT_9S /* Enable Timeout Timer TX2 */
  992. #define PA_DIS_TO_TX2 BIT_8S /* Disable Timeout Timer TX2 */
  993. #define PA_ENA_TO_TX1 BIT_7S /* Enable Timeout Timer TX1 */
  994. #define PA_DIS_TO_TX1 BIT_6S /* Disable Timeout Timer TX1 */
  995. #define PA_ENA_TO_RX2 BIT_5S /* Enable Timeout Timer RX2 */
  996. #define PA_DIS_TO_RX2 BIT_4S /* Disable Timeout Timer RX2 */
  997. #define PA_ENA_TO_RX1 BIT_3S /* Enable Timeout Timer RX1 */
  998. #define PA_DIS_TO_RX1 BIT_2S /* Disable Timeout Timer RX1 */
  999. #define PA_RST_CLR BIT_1S /* Clear MAC Arbiter Reset */
  1000. #define PA_RST_SET BIT_0S /* Set MAC Arbiter Reset */
  1001. #define PA_ENA_TO_ALL (PA_ENA_TO_RX1 | PA_ENA_TO_RX2 |\
  1002. PA_ENA_TO_TX1 | PA_ENA_TO_TX2)
  1003. /* Rx/Tx Path related Arbiter Test Registers */
  1004. /* B3_MA_TO_TEST 16 bit MAC Arbiter Timeout Test Reg */
  1005. /* B3_MA_RC_TEST 16 bit MAC Arbiter Recovery Test Reg */
  1006. /* B3_PA_TEST 16 bit Packet Arbiter Test Register */
  1007. /* Bit 15, 11, 7, and 3 are reserved in B3_PA_TEST */
  1008. #define TX2_T_EV BIT_15S /* TX2 Timeout/Recv Event occured */
  1009. #define TX2_T_ON BIT_14S /* TX2 Timeout/Recv Timer Test On */
  1010. #define TX2_T_OFF BIT_13S /* TX2 Timeout/Recv Timer Tst Off */
  1011. #define TX2_T_STEP BIT_12S /* TX2 Timeout/Recv Timer Step */
  1012. #define TX1_T_EV BIT_11S /* TX1 Timeout/Recv Event occured */
  1013. #define TX1_T_ON BIT_10S /* TX1 Timeout/Recv Timer Test On */
  1014. #define TX1_T_OFF BIT_9S /* TX1 Timeout/Recv Timer Tst Off */
  1015. #define TX1_T_STEP BIT_8S /* TX1 Timeout/Recv Timer Step */
  1016. #define RX2_T_EV BIT_7S /* RX2 Timeout/Recv Event occured */
  1017. #define RX2_T_ON BIT_6S /* RX2 Timeout/Recv Timer Test On */
  1018. #define RX2_T_OFF BIT_5S /* RX2 Timeout/Recv Timer Tst Off */
  1019. #define RX2_T_STEP BIT_4S /* RX2 Timeout/Recv Timer Step */
  1020. #define RX1_T_EV BIT_3S /* RX1 Timeout/Recv Event occured */
  1021. #define RX1_T_ON BIT_2S /* RX1 Timeout/Recv Timer Test On */
  1022. #define RX1_T_OFF BIT_1S /* RX1 Timeout/Recv Timer Tst Off */
  1023. #define RX1_T_STEP BIT_0S /* RX1 Timeout/Recv Timer Step */
  1024. /* Transmit Arbiter Registers MAC 1 and 2, use MR_ADDR() to access */
  1025. /* TXA_ITI_INI 32 bit Tx Arb Interval Timer Init Val */
  1026. /* TXA_ITI_VAL 32 bit Tx Arb Interval Timer Value */
  1027. /* TXA_LIM_INI 32 bit Tx Arb Limit Counter Init Val */
  1028. /* TXA_LIM_VAL 32 bit Tx Arb Limit Counter Value */
  1029. /* Bit 31..24: reserved */
  1030. #define TXA_MAX_VAL 0x00ffffffUL/* Bit 23.. 0: Max TXA Timer/Cnt Val */
  1031. /* TXA_CTRL 8 bit Tx Arbiter Control Register */
  1032. #define TXA_ENA_FSYNC BIT_7S /* Enable force of sync Tx queue */
  1033. #define TXA_DIS_FSYNC BIT_6S /* Disable force of sync Tx queue */
  1034. #define TXA_ENA_ALLOC BIT_5S /* Enable alloc of free bandwidth */
  1035. #define TXA_DIS_ALLOC BIT_4S /* Disable alloc of free bandwidth */
  1036. #define TXA_START_RC BIT_3S /* Start sync Rate Control */
  1037. #define TXA_STOP_RC BIT_2S /* Stop sync Rate Control */
  1038. #define TXA_ENA_ARB BIT_1S /* Enable Tx Arbiter */
  1039. #define TXA_DIS_ARB BIT_0S /* Disable Tx Arbiter */
  1040. /* TXA_TEST 8 bit Tx Arbiter Test Register */
  1041. /* Bit 7.. 6: reserved */
  1042. #define TXA_INT_T_ON BIT_5S /* Tx Arb Interval Timer Test On */
  1043. #define TXA_INT_T_OFF BIT_4S /* Tx Arb Interval Timer Test Off */
  1044. #define TXA_INT_T_STEP BIT_3S /* Tx Arb Interval Timer Step */
  1045. #define TXA_LIM_T_ON BIT_2S /* Tx Arb Limit Timer Test On */
  1046. #define TXA_LIM_T_OFF BIT_1S /* Tx Arb Limit Timer Test Off */
  1047. #define TXA_LIM_T_STEP BIT_0S /* Tx Arb Limit Timer Step */
  1048. /* TXA_STAT 8 bit Tx Arbiter Status Register */
  1049. /* Bit 7.. 1: reserved */
  1050. #define TXA_PRIO_XS BIT_0S /* sync queue has prio to send */
  1051. /* Q_BC 32 bit Current Byte Counter */
  1052. /* Bit 31..16: reserved */
  1053. #define BC_MAX 0xffff /* Bit 15.. 0: Byte counter */
  1054. /* BMU Control Status Registers */
  1055. /* B0_R1_CSR 32 bit BMU Ctrl/Stat Rx Queue 1 */
  1056. /* B0_R2_CSR 32 bit BMU Ctrl/Stat Rx Queue 2 */
  1057. /* B0_XA1_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 1 */
  1058. /* B0_XS1_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 1 */
  1059. /* B0_XA2_CSR 32 bit BMU Ctrl/Stat Sync Tx Queue 2 */
  1060. /* B0_XS2_CSR 32 bit BMU Ctrl/Stat Async Tx Queue 2 */
  1061. /* Q_CSR 32 bit BMU Control/Status Register */
  1062. /* Bit 31..25: reserved */
  1063. #define CSR_SV_IDLE BIT_24 /* BMU SM Idle */
  1064. /* Bit 23..22: reserved */
  1065. #define CSR_DESC_CLR BIT_21 /* Clear Reset for Descr */
  1066. #define CSR_DESC_SET BIT_20 /* Set Reset for Descr */
  1067. #define CSR_FIFO_CLR BIT_19 /* Clear Reset for FIFO */
  1068. #define CSR_FIFO_SET BIT_18 /* Set Reset for FIFO */
  1069. #define CSR_HPI_RUN BIT_17 /* Release HPI SM */
  1070. #define CSR_HPI_RST BIT_16 /* Reset HPI SM to Idle */
  1071. #define CSR_SV_RUN BIT_15 /* Release Supervisor SM */
  1072. #define CSR_SV_RST BIT_14 /* Reset Supervisor SM */
  1073. #define CSR_DREAD_RUN BIT_13 /* Release Descr Read SM */
  1074. #define CSR_DREAD_RST BIT_12 /* Reset Descr Read SM */
  1075. #define CSR_DWRITE_RUN BIT_11 /* Release Descr Write SM */
  1076. #define CSR_DWRITE_RST BIT_10 /* Reset Descr Write SM */
  1077. #define CSR_TRANS_RUN BIT_9 /* Release Transfer SM */
  1078. #define CSR_TRANS_RST BIT_8 /* Reset Transfer SM */
  1079. #define CSR_ENA_POL BIT_7 /* Enable Descr Polling */
  1080. #define CSR_DIS_POL BIT_6 /* Disable Descr Polling */
  1081. #define CSR_STOP BIT_5 /* Stop Rx/Tx Queue */
  1082. #define CSR_START BIT_4 /* Start Rx/Tx Queue */
  1083. #define CSR_IRQ_CL_P BIT_3 /* (Rx) Clear Parity IRQ */
  1084. #define CSR_IRQ_CL_B BIT_2 /* Clear EOB IRQ */
  1085. #define CSR_IRQ_CL_F BIT_1 /* Clear EOF IRQ */
  1086. #define CSR_IRQ_CL_C BIT_0 /* Clear ERR IRQ */
  1087. #define CSR_SET_RESET (CSR_DESC_SET | CSR_FIFO_SET | CSR_HPI_RST |\
  1088. CSR_SV_RST | CSR_DREAD_RST | CSR_DWRITE_RST |\
  1089. CSR_TRANS_RST)
  1090. #define CSR_CLR_RESET (CSR_DESC_CLR | CSR_FIFO_CLR | CSR_HPI_RUN |\
  1091. CSR_SV_RUN | CSR_DREAD_RUN | CSR_DWRITE_RUN |\
  1092. CSR_TRANS_RUN)
  1093. /* Q_F 32 bit Flag Register */
  1094. /* Bit 31..28: reserved */
  1095. #define F_ALM_FULL BIT_27 /* Rx FIFO: almost full */
  1096. #define F_EMPTY BIT_27 /* Tx FIFO: empty flag */
  1097. #define F_FIFO_EOF BIT_26 /* Tag (EOF Flag) bit in FIFO */
  1098. #define F_WM_REACHED BIT_25 /* Watermark reached */
  1099. /* reserved */
  1100. #define F_FIFO_LEVEL (0x1fL<<16) /* Bit 23..16: # of Qwords in FIFO */
  1101. /* Bit 15..11: reserved */
  1102. #define F_WATER_MARK 0x0007ffL /* Bit 10.. 0: Watermark */
  1103. /* Q_T1 32 bit Test Register 1 */
  1104. /* Holds four State Machine control Bytes */
  1105. #define SM_CTRL_SV_MSK (0xffL<<24) /* Bit 31..24: Control Supervisor SM */
  1106. #define SM_CTRL_RD_MSK (0xffL<<16) /* Bit 23..16: Control Read Desc SM */
  1107. #define SM_CTRL_WR_MSK (0xffL<<8) /* Bit 15.. 8: Control Write Desc SM */
  1108. #define SM_CTRL_TR_MSK 0xffL /* Bit 7.. 0: Control Transfer SM */
  1109. /* Q_T1_TR 8 bit Test Register 1 Transfer SM */
  1110. /* Q_T1_WR 8 bit Test Register 1 Write Descriptor SM */
  1111. /* Q_T1_RD 8 bit Test Register 1 Read Descriptor SM */
  1112. /* Q_T1_SV 8 bit Test Register 1 Supervisor SM */
  1113. /* The control status byte of each machine looks like ... */
  1114. #define SM_STATE 0xf0 /* Bit 7.. 4: State which shall be loaded */
  1115. #define SM_LOAD BIT_3S /* Load the SM with SM_STATE */
  1116. #define SM_TEST_ON BIT_2S /* Switch on SM Test Mode */
  1117. #define SM_TEST_OFF BIT_1S /* Go off the Test Mode */
  1118. #define SM_STEP BIT_0S /* Step the State Machine */
  1119. /* The encoding of the states is not supported by the Diagnostics Tool */
  1120. /* Q_T2 32 bit Test Register 2 */
  1121. /* Bit 31.. 8: reserved */
  1122. #define T2_AC_T_ON BIT_7 /* Address Counter Test Mode on */
  1123. #define T2_AC_T_OFF BIT_6 /* Address Counter Test Mode off */
  1124. #define T2_BC_T_ON BIT_5 /* Byte Counter Test Mode on */
  1125. #define T2_BC_T_OFF BIT_4 /* Byte Counter Test Mode off */
  1126. #define T2_STEP04 BIT_3 /* Inc AC/Dec BC by 4 */
  1127. #define T2_STEP03 BIT_2 /* Inc AC/Dec BC by 3 */
  1128. #define T2_STEP02 BIT_1 /* Inc AC/Dec BC by 2 */
  1129. #define T2_STEP01 BIT_0 /* Inc AC/Dec BC by 1 */
  1130. /* Q_T3 32 bit Test Register 3 */
  1131. /* Bit 31.. 7: reserved */
  1132. #define T3_MUX_MSK (7<<4) /* Bit 6.. 4: Mux Position */
  1133. /* Bit 3: reserved */
  1134. #define T3_VRAM_MSK 7 /* Bit 2.. 0: Virtual RAM Buffer Address */
  1135. /* RAM Buffer Register Offsets, use RB_ADDR(Queue, Offs) to access */
  1136. /* RB_START 32 bit RAM Buffer Start Address */
  1137. /* RB_END 32 bit RAM Buffer End Address */
  1138. /* RB_WP 32 bit RAM Buffer Write Pointer */
  1139. /* RB_RP 32 bit RAM Buffer Read Pointer */
  1140. /* RB_RX_UTPP 32 bit Rx Upper Threshold, Pause Pack */
  1141. /* RB_RX_LTPP 32 bit Rx Lower Threshold, Pause Pack */
  1142. /* RB_RX_UTHP 32 bit Rx Upper Threshold, High Prio */
  1143. /* RB_RX_LTHP 32 bit Rx Lower Threshold, High Prio */
  1144. /* RB_PC 32 bit RAM Buffer Packet Counter */
  1145. /* RB_LEV 32 bit RAM Buffer Level Register */
  1146. /* Bit 31..19: reserved */
  1147. #define RB_MSK 0x0007ffff /* Bit 18.. 0: RAM Buffer Pointer Bits */
  1148. /* RB_TST2 8 bit RAM Buffer Test Register 2 */
  1149. /* Bit 7.. 4: reserved */
  1150. #define RB_PC_DEC BIT_3S /* Packet Counter Decrem */
  1151. #define RB_PC_T_ON BIT_2S /* Packet Counter Test On */
  1152. #define RB_PC_T_OFF BIT_1S /* Packet Counter Tst Off */
  1153. #define RB_PC_INC BIT_0S /* Packet Counter Increm */
  1154. /* RB_TST1 8 bit RAM Buffer Test Register 1 */
  1155. /* Bit 7: reserved */
  1156. #define RB_WP_T_ON BIT_6S /* Write Pointer Test On */
  1157. #define RB_WP_T_OFF BIT_5S /* Write Pointer Test Off */
  1158. #define RB_WP_INC BIT_4S /* Write Pointer Increm */
  1159. /* Bit 3: reserved */
  1160. #define RB_RP_T_ON BIT_2S /* Read Pointer Test On */
  1161. #define RB_RP_T_OFF BIT_1S /* Read Pointer Test Off */
  1162. #define RB_RP_DEC BIT_0S /* Read Pointer Decrement */
  1163. /* RB_CTRL 8 bit RAM Buffer Control Register */
  1164. /* Bit 7.. 6: reserved */
  1165. #define RB_ENA_STFWD BIT_5S /* Enable Store & Forward */
  1166. #define RB_DIS_STFWD BIT_4S /* Disable Store & Forward */
  1167. #define RB_ENA_OP_MD BIT_3S /* Enable Operation Mode */
  1168. #define RB_DIS_OP_MD BIT_2S /* Disable Operation Mode */
  1169. #define RB_RST_CLR BIT_1S /* Clear RAM Buf STM Reset */
  1170. #define RB_RST_SET BIT_0S /* Set RAM Buf STM Reset */
  1171. /* Receive and Transmit MAC FIFO Registers (GENESIS only) */
  1172. /* RX_MFF_EA 32 bit Receive MAC FIFO End Address */
  1173. /* RX_MFF_WP 32 bit Receive MAC FIFO Write Pointer */
  1174. /* RX_MFF_RP 32 bit Receive MAC FIFO Read Pointer */
  1175. /* RX_MFF_PC 32 bit Receive MAC FIFO Packet Counter */
  1176. /* RX_MFF_LEV 32 bit Receive MAC FIFO Level */
  1177. /* TX_MFF_EA 32 bit Transmit MAC FIFO End Address */
  1178. /* TX_MFF_WP 32 bit Transmit MAC FIFO Write Pointer */
  1179. /* TX_MFF_WSP 32 bit Transmit MAC FIFO WR Shadow Pointer */
  1180. /* TX_MFF_RP 32 bit Transmit MAC FIFO Read Pointer */
  1181. /* TX_MFF_PC 32 bit Transmit MAC FIFO Packet Cnt */
  1182. /* TX_MFF_LEV 32 bit Transmit MAC FIFO Level */
  1183. /* Bit 31.. 6: reserved */
  1184. #define MFF_MSK 0x007fL /* Bit 5.. 0: MAC FIFO Address/Ptr Bits */
  1185. /* RX_MFF_CTRL1 16 bit Receive MAC FIFO Control Reg 1 */
  1186. /* Bit 15..14: reserved */
  1187. #define MFF_ENA_RDY_PAT BIT_13S /* Enable Ready Patch */
  1188. #define MFF_DIS_RDY_PAT BIT_12S /* Disable Ready Patch */
  1189. #define MFF_ENA_TIM_PAT BIT_11S /* Enable Timing Patch */
  1190. #define MFF_DIS_TIM_PAT BIT_10S /* Disable Timing Patch */
  1191. #define MFF_ENA_ALM_FUL BIT_9S /* Enable AlmostFull Sign */
  1192. #define MFF_DIS_ALM_FUL BIT_8S /* Disable AlmostFull Sign */
  1193. #define MFF_ENA_PAUSE BIT_7S /* Enable Pause Signaling */
  1194. #define MFF_DIS_PAUSE BIT_6S /* Disable Pause Signaling */
  1195. #define MFF_ENA_FLUSH BIT_5S /* Enable Frame Flushing */
  1196. #define MFF_DIS_FLUSH BIT_4S /* Disable Frame Flushing */
  1197. #define MFF_ENA_TIST BIT_3S /* Enable Time Stamp Gener */
  1198. #define MFF_DIS_TIST BIT_2S /* Disable Time Stamp Gener */
  1199. #define MFF_CLR_INTIST BIT_1S /* Clear IRQ No Time Stamp */
  1200. #define MFF_CLR_INSTAT BIT_0S /* Clear IRQ No Status */
  1201. #define MFF_RX_CTRL_DEF MFF_ENA_TIM_PAT
  1202. /* TX_MFF_CTRL1 16 bit Transmit MAC FIFO Control Reg 1 */
  1203. #define MFF_CLR_PERR BIT_15S /* Clear Parity Error IRQ */
  1204. /* Bit 14: reserved */
  1205. #define MFF_ENA_PKT_REC BIT_13S /* Enable Packet Recovery */
  1206. #define MFF_DIS_PKT_REC BIT_12S /* Disable Packet Recovery */
  1207. /* MFF_ENA_TIM_PAT (see RX_MFF_CTRL1) Bit 11: Enable Timing Patch */
  1208. /* MFF_DIS_TIM_PAT (see RX_MFF_CTRL1) Bit 10: Disable Timing Patch */
  1209. /* MFF_ENA_ALM_FUL (see RX_MFF_CTRL1) Bit 9: Enable Almost Full Sign */
  1210. /* MFF_DIS_ALM_FUL (see RX_MFF_CTRL1) Bit 8: Disable Almost Full Sign */
  1211. #define MFF_ENA_W4E BIT_7S /* Enable Wait for Empty */
  1212. #define MFF_DIS_W4E BIT_6S /* Disable Wait for Empty */
  1213. /* MFF_ENA_FLUSH (see RX_MFF_CTRL1) Bit 5: Enable Frame Flushing */
  1214. /* MFF_DIS_FLUSH (see RX_MFF_CTRL1) Bit 4: Disable Frame Flushing */
  1215. #define MFF_ENA_LOOPB BIT_3S /* Enable Loopback */
  1216. #define MFF_DIS_LOOPB BIT_2S /* Disable Loopback */
  1217. #define MFF_CLR_MAC_RST BIT_1S /* Clear XMAC Reset */
  1218. #define MFF_SET_MAC_RST BIT_0S /* Set XMAC Reset */
  1219. #define MFF_TX_CTRL_DEF (MFF_ENA_PKT_REC | MFF_ENA_TIM_PAT | MFF_ENA_FLUSH)
  1220. /* RX_MFF_TST2 8 bit Receive MAC FIFO Test Register 2 */
  1221. /* TX_MFF_TST2 8 bit Transmit MAC FIFO Test Register 2 */
  1222. /* Bit 7: reserved */
  1223. #define MFF_WSP_T_ON BIT_6S /* Tx: Write Shadow Ptr TestOn */
  1224. #define MFF_WSP_T_OFF BIT_5S /* Tx: Write Shadow Ptr TstOff */
  1225. #define MFF_WSP_INC BIT_4S /* Tx: Write Shadow Ptr Increment */
  1226. #define MFF_PC_DEC BIT_3S /* Packet Counter Decrement */
  1227. #define MFF_PC_T_ON BIT_2S /* Packet Counter Test On */
  1228. #define MFF_PC_T_OFF BIT_1S /* Packet Counter Test Off */
  1229. #define MFF_PC_INC BIT_0S /* Packet Counter Increment */
  1230. /* RX_MFF_TST1 8 bit Receive MAC FIFO Test Register 1 */
  1231. /* TX_MFF_TST1 8 bit Transmit MAC FIFO Test Register 1 */
  1232. /* Bit 7: reserved */
  1233. #define MFF_WP_T_ON BIT_6S /* Write Pointer Test On */
  1234. #define MFF_WP_T_OFF BIT_5S /* Write Pointer Test Off */
  1235. #define MFF_WP_INC BIT_4S /* Write Pointer Increm */
  1236. /* Bit 3: reserved */
  1237. #define MFF_RP_T_ON BIT_2S /* Read Pointer Test On */
  1238. #define MFF_RP_T_OFF BIT_1S /* Read Pointer Test Off */
  1239. #define MFF_RP_DEC BIT_0S /* Read Pointer Decrement */
  1240. /* RX_MFF_CTRL2 8 bit Receive MAC FIFO Control Reg 2 */
  1241. /* TX_MFF_CTRL2 8 bit Transmit MAC FIFO Control Reg 2 */
  1242. /* Bit 7..4: reserved */
  1243. #define MFF_ENA_OP_MD BIT_3S /* Enable Operation Mode */
  1244. #define MFF_DIS_OP_MD BIT_2S /* Disable Operation Mode */
  1245. #define MFF_RST_CLR BIT_1S /* Clear MAC FIFO Reset */
  1246. #define MFF_RST_SET BIT_0S /* Set MAC FIFO Reset */
  1247. /* Link LED Counter Registers (GENESIS only) */
  1248. /* RX_LED_CTRL 8 bit Receive LED Cnt Control Reg */
  1249. /* TX_LED_CTRL 8 bit Transmit LED Cnt Control Reg */
  1250. /* LNK_SYNC_CTRL 8 bit Link Sync Cnt Control Register */
  1251. /* Bit 7.. 3: reserved */
  1252. #define LED_START BIT_2S /* Start Timer */
  1253. #define LED_STOP BIT_1S /* Stop Timer */
  1254. #define LED_STATE BIT_0S /* Rx/Tx: LED State, 1=LED on */
  1255. #define LED_CLR_IRQ BIT_0S /* Lnk: Clear Link IRQ */
  1256. /* RX_LED_TST 8 bit Receive LED Cnt Test Register */
  1257. /* TX_LED_TST 8 bit Transmit LED Cnt Test Register */
  1258. /* LNK_SYNC_TST 8 bit Link Sync Cnt Test Register */
  1259. /* Bit 7.. 3: reserved */
  1260. #define LED_T_ON BIT_2S /* LED Counter Test mode On */
  1261. #define LED_T_OFF BIT_1S /* LED Counter Test mode Off */
  1262. #define LED_T_STEP BIT_0S /* LED Counter Step */
  1263. /* LNK_LED_REG 8 bit Link LED Register */
  1264. /* Bit 7.. 6: reserved */
  1265. #define LED_BLK_ON BIT_5S /* Link LED Blinking On */
  1266. #define LED_BLK_OFF BIT_4S /* Link LED Blinking Off */
  1267. #define LED_SYNC_ON BIT_3S /* Use Sync Wire to switch LED */
  1268. #define LED_SYNC_OFF BIT_2S /* Disable Sync Wire Input */
  1269. #define LED_ON BIT_1S /* switch LED on */
  1270. #define LED_OFF BIT_0S /* switch LED off */
  1271. /* Receive and Transmit GMAC FIFO Registers (YUKON only) */
  1272. /* RX_GMF_EA 32 bit Rx GMAC FIFO End Address */
  1273. /* RX_GMF_AF_THR 32 bit Rx GMAC FIFO Almost Full Thresh. */
  1274. /* RX_GMF_WP 32 bit Rx GMAC FIFO Write Pointer */
  1275. /* RX_GMF_WLEV 32 bit Rx GMAC FIFO Write Level */
  1276. /* RX_GMF_RP 32 bit Rx GMAC FIFO Read Pointer */
  1277. /* RX_GMF_RLEV 32 bit Rx GMAC FIFO Read Level */
  1278. /* TX_GMF_EA 32 bit Tx GMAC FIFO End Address */
  1279. /* TX_GMF_AE_THR 32 bit Tx GMAC FIFO Almost Empty Thresh.*/
  1280. /* TX_GMF_WP 32 bit Tx GMAC FIFO Write Pointer */
  1281. /* TX_GMF_WSP 32 bit Tx GMAC FIFO Write Shadow Ptr. */
  1282. /* TX_GMF_WLEV 32 bit Tx GMAC FIFO Write Level */
  1283. /* TX_GMF_RP 32 bit Tx GMAC FIFO Read Pointer */
  1284. /* TX_GMF_RSTP 32 bit Tx GMAC FIFO Restart Pointer */
  1285. /* TX_GMF_RLEV 32 bit Tx GMAC FIFO Read Level */
  1286. /* RX_GMF_CTRL_T 32 bit Rx GMAC FIFO Control/Test */
  1287. /* Bits 31..15: reserved */
  1288. #define GMF_WP_TST_ON BIT_14 /* Write Pointer Test On */
  1289. #define GMF_WP_TST_OFF BIT_13 /* Write Pointer Test Off */
  1290. #define GMF_WP_STEP BIT_12 /* Write Pointer Step/Increment */
  1291. /* Bit 11: reserved */
  1292. #define GMF_RP_TST_ON BIT_10 /* Read Pointer Test On */
  1293. #define GMF_RP_TST_OFF BIT_9 /* Read Pointer Test Off */
  1294. #define GMF_RP_STEP BIT_8 /* Read Pointer Step/Increment */
  1295. #define GMF_RX_F_FL_ON BIT_7 /* Rx FIFO Flush Mode On */
  1296. #define GMF_RX_F_FL_OFF BIT_6 /* Rx FIFO Flush Mode Off */
  1297. #define GMF_CLI_RX_FO BIT_5 /* Clear IRQ Rx FIFO Overrun */
  1298. #define GMF_CLI_RX_FC BIT_4 /* Clear IRQ Rx Frame Complete */
  1299. #define GMF_OPER_ON BIT_3 /* Operational Mode On */
  1300. #define GMF_OPER_OFF BIT_2 /* Operational Mode Off */
  1301. #define GMF_RST_CLR BIT_1 /* Clear GMAC FIFO Reset */
  1302. #define GMF_RST_SET BIT_0 /* Set GMAC FIFO Reset */
  1303. /* TX_GMF_CTRL_T 32 bit Tx GMAC FIFO Control/Test */
  1304. /* Bits 31..19: reserved */
  1305. #define GMF_WSP_TST_ON BIT_18 /* Write Shadow Pointer Test On */
  1306. #define GMF_WSP_TST_OFF BIT_17 /* Write Shadow Pointer Test Off */
  1307. #define GMF_WSP_STEP BIT_16 /* Write Shadow Pointer Step/Increment */
  1308. /* Bits 15..7: same as for RX_GMF_CTRL_T */
  1309. #define GMF_CLI_TX_FU BIT_6 /* Clear IRQ Tx FIFO Underrun */
  1310. #define GMF_CLI_TX_FC BIT_5 /* Clear IRQ Tx Frame Complete */
  1311. #define GMF_CLI_TX_PE BIT_4 /* Clear IRQ Tx Parity Error */
  1312. /* Bits 3..0: same as for RX_GMF_CTRL_T */
  1313. #define GMF_RX_CTRL_DEF (GMF_OPER_ON | GMF_RX_F_FL_ON)
  1314. #define GMF_TX_CTRL_DEF GMF_OPER_ON
  1315. #define RX_GMF_FL_THR_DEF 0x0a /* Rx GMAC FIFO Flush Threshold default */
  1316. /* GMAC_TI_ST_CTRL 8 bit Time Stamp Timer Ctrl Reg (YUKON only) */
  1317. /* Bit 7.. 3: reserved */
  1318. #define GMT_ST_START BIT_2S /* Start Time Stamp Timer */
  1319. #define GMT_ST_STOP BIT_1S /* Stop Time Stamp Timer */
  1320. #define GMT_ST_CLR_IRQ BIT_0S /* Clear Time Stamp Timer IRQ */
  1321. /* GMAC_CTRL 32 bit GMAC Control Reg (YUKON only) */
  1322. /* Bits 31.. 8: reserved */
  1323. #define GMC_H_BURST_ON BIT_7 /* Half Duplex Burst Mode On */
  1324. #define GMC_H_BURST_OFF BIT_6 /* Half Duplex Burst Mode Off */
  1325. #define GMC_F_LOOPB_ON BIT_5 /* FIFO Loopback On */
  1326. #define GMC_F_LOOPB_OFF BIT_4 /* FIFO Loopback Off */
  1327. #define GMC_PAUSE_ON BIT_3 /* Pause On */
  1328. #define GMC_PAUSE_OFF BIT_2 /* Pause Off */
  1329. #define GMC_RST_CLR BIT_1 /* Clear GMAC Reset */
  1330. #define GMC_RST_SET BIT_0 /* Set GMAC Reset */
  1331. /* GPHY_CTRL 32 bit GPHY Control Reg (YUKON only) */
  1332. /* Bits 31..29: reserved */
  1333. #define GPC_SEL_BDT BIT_28 /* Select Bi-Dir. Transfer for MDC/MDIO */
  1334. #define GPC_INT_POL_HI BIT_27 /* IRQ Polarity is Active HIGH */
  1335. #define GPC_75_OHM BIT_26 /* Use 75 Ohm Termination instead of 50 */
  1336. #define GPC_DIS_FC BIT_25 /* Disable Automatic Fiber/Copper Detection */
  1337. #define GPC_DIS_SLEEP BIT_24 /* Disable Energy Detect */
  1338. #define GPC_HWCFG_M_3 BIT_23 /* HWCFG_MODE[3] */
  1339. #define GPC_HWCFG_M_2 BIT_22 /* HWCFG_MODE[2] */
  1340. #define GPC_HWCFG_M_1 BIT_21 /* HWCFG_MODE[1] */
  1341. #define GPC_HWCFG_M_0 BIT_20 /* HWCFG_MODE[0] */
  1342. #define GPC_ANEG_0 BIT_19 /* ANEG[0] */
  1343. #define GPC_ENA_XC BIT_18 /* Enable MDI crossover */
  1344. #define GPC_DIS_125 BIT_17 /* Disable 125 MHz clock */
  1345. #define GPC_ANEG_3 BIT_16 /* ANEG[3] */
  1346. #define GPC_ANEG_2 BIT_15 /* ANEG[2] */
  1347. #define GPC_ANEG_1 BIT_14 /* ANEG[1] */
  1348. #define GPC_ENA_PAUSE BIT_13 /* Enable Pause (SYM_OR_REM) */
  1349. #define GPC_PHYADDR_4 BIT_12 /* Bit 4 of Phy Addr */
  1350. #define GPC_PHYADDR_3 BIT_11 /* Bit 3 of Phy Addr */
  1351. #define GPC_PHYADDR_2 BIT_10 /* Bit 2 of Phy Addr */
  1352. #define GPC_PHYADDR_1 BIT_9 /* Bit 1 of Phy Addr */
  1353. #define GPC_PHYADDR_0 BIT_8 /* Bit 0 of Phy Addr */
  1354. /* Bits 7..2: reserved */
  1355. #define GPC_RST_CLR BIT_1 /* Clear GPHY Reset */
  1356. #define GPC_RST_SET BIT_0 /* Set GPHY Reset */
  1357. #define GPC_HWCFG_GMII_COP (GPC_HWCFG_M_3 | GPC_HWCFG_M_2 | \
  1358. GPC_HWCFG_M_1 | GPC_HWCFG_M_0)
  1359. #define GPC_HWCFG_GMII_FIB ( GPC_HWCFG_M_2 | \
  1360. GPC_HWCFG_M_1 | GPC_HWCFG_M_0)
  1361. #define GPC_ANEG_ADV_ALL_M (GPC_ANEG_3 | GPC_ANEG_2 | \
  1362. GPC_ANEG_1 | GPC_ANEG_0)
  1363. /* forced speed and duplex mode (don't mix with other ANEG bits) */
  1364. #define GPC_FRC10MBIT_HALF 0
  1365. #define GPC_FRC10MBIT_FULL GPC_ANEG_0
  1366. #define GPC_FRC100MBIT_HALF GPC_ANEG_1
  1367. #define GPC_FRC100MBIT_FULL (GPC_ANEG_0 | GPC_ANEG_1)
  1368. /* auto-negotiation with limited advertised speeds */
  1369. /* mix only with master/slave settings (for copper) */
  1370. #define GPC_ADV_1000_HALF GPC_ANEG_2
  1371. #define GPC_ADV_1000_FULL GPC_ANEG_3
  1372. #define GPC_ADV_ALL (GPC_ANEG_2 | GPC_ANEG_3)
  1373. /* master/slave settings */
  1374. /* only for copper with 1000 Mbps */
  1375. #define GPC_FORCE_MASTER 0
  1376. #define GPC_FORCE_SLAVE GPC_ANEG_0
  1377. #define GPC_PREF_MASTER GPC_ANEG_1
  1378. #define GPC_PREF_SLAVE (GPC_ANEG_1 | GPC_ANEG_0)
  1379. /* GMAC_IRQ_SRC 8 bit GMAC Interrupt Source Reg (YUKON only) */
  1380. /* GMAC_IRQ_MSK 8 bit GMAC Interrupt Mask Reg (YUKON only) */
  1381. #define GM_IS_TX_CO_OV BIT_5 /* Transmit Counter Overflow IRQ */
  1382. #define GM_IS_RX_CO_OV BIT_4 /* Receive Counter Overflow IRQ */
  1383. #define GM_IS_TX_FF_UR BIT_3 /* Transmit FIFO Underrun */
  1384. #define GM_IS_TX_COMPL BIT_2 /* Frame Transmission Complete */
  1385. #define GM_IS_RX_FF_OR BIT_1 /* Receive FIFO Overrun */
  1386. #define GM_IS_RX_COMPL BIT_0 /* Frame Reception Complete */
  1387. #define GMAC_DEF_MSK (GM_IS_TX_CO_OV | GM_IS_RX_CO_OV | \
  1388. GM_IS_TX_FF_UR)
  1389. /* GMAC_LINK_CTRL 16 bit GMAC Link Control Reg (YUKON only) */
  1390. /* Bits 15.. 2: reserved */
  1391. #define GMLC_RST_CLR BIT_1S /* Clear GMAC Link Reset */
  1392. #define GMLC_RST_SET BIT_0S /* Set GMAC Link Reset */
  1393. /* WOL_CTRL_STAT 16 bit WOL Control/Status Reg */
  1394. #define WOL_CTL_LINK_CHG_OCC BIT_15S
  1395. #define WOL_CTL_MAGIC_PKT_OCC BIT_14S
  1396. #define WOL_CTL_PATTERN_OCC BIT_13S
  1397. #define WOL_CTL_CLEAR_RESULT BIT_12S
  1398. #define WOL_CTL_ENA_PME_ON_LINK_CHG BIT_11S
  1399. #define WOL_CTL_DIS_PME_ON_LINK_CHG BIT_10S
  1400. #define WOL_CTL_ENA_PME_ON_MAGIC_PKT BIT_9S
  1401. #define WOL_CTL_DIS_PME_ON_MAGIC_PKT BIT_8S
  1402. #define WOL_CTL_ENA_PME_ON_PATTERN BIT_7S
  1403. #define WOL_CTL_DIS_PME_ON_PATTERN BIT_6S
  1404. #define WOL_CTL_ENA_LINK_CHG_UNIT BIT_5S
  1405. #define WOL_CTL_DIS_LINK_CHG_UNIT BIT_4S
  1406. #define WOL_CTL_ENA_MAGIC_PKT_UNIT BIT_3S
  1407. #define WOL_CTL_DIS_MAGIC_PKT_UNIT BIT_2S
  1408. #define WOL_CTL_ENA_PATTERN_UNIT BIT_1S
  1409. #define WOL_CTL_DIS_PATTERN_UNIT BIT_0S
  1410. #define WOL_CTL_DEFAULT \
  1411. (WOL_CTL_DIS_PME_ON_LINK_CHG | \
  1412. WOL_CTL_DIS_PME_ON_PATTERN | \
  1413. WOL_CTL_DIS_PME_ON_MAGIC_PKT | \
  1414. WOL_CTL_DIS_LINK_CHG_UNIT | \
  1415. WOL_CTL_DIS_PATTERN_UNIT | \
  1416. WOL_CTL_DIS_MAGIC_PKT_UNIT)
  1417. /* WOL_MATCH_CTL 8 bit WOL Match Control Reg */
  1418. #define WOL_CTL_PATT_ENA(x) (BIT_0 << (x))
  1419. #define SK_NUM_WOL_PATTERN 7
  1420. #define SK_PATTERN_PER_WORD 4
  1421. #define SK_BITMASK_PATTERN 7
  1422. #define SK_POW_PATTERN_LENGTH 128
  1423. #define WOL_LENGTH_MSK 0x7f
  1424. #define WOL_LENGTH_SHIFT 8
  1425. /* Receive and Transmit Descriptors ******************************************/
  1426. /* Transmit Descriptor struct */
  1427. typedef struct s_HwTxd {
  1428. SK_U32 volatile TxCtrl; /* Transmit Buffer Control Field */
  1429. SK_U32 TxNext; /* Physical Address Pointer to the next TxD */
  1430. SK_U32 TxAdrLo; /* Physical Tx Buffer Address lower dword */
  1431. SK_U32 TxAdrHi; /* Physical Tx Buffer Address upper dword */
  1432. SK_U32 TxStat; /* Transmit Frame Status Word */
  1433. #ifndef SK_USE_REV_DESC
  1434. SK_U16 TxTcpOffs; /* TCP Checksum Calculation Start Value */
  1435. SK_U16 TxRes1; /* 16 bit reserved field */
  1436. SK_U16 TxTcpWp; /* TCP Checksum Write Position */
  1437. SK_U16 TxTcpSp; /* TCP Checksum Calculation Start Position */
  1438. #else /* SK_USE_REV_DESC */
  1439. SK_U16 TxRes1; /* 16 bit reserved field */
  1440. SK_U16 TxTcpOffs; /* TCP Checksum Calculation Start Value */
  1441. SK_U16 TxTcpSp; /* TCP Checksum Calculation Start Position */
  1442. SK_U16 TxTcpWp; /* TCP Checksum Write Position */
  1443. #endif /* SK_USE_REV_DESC */
  1444. SK_U32 TxRes2; /* 32 bit reserved field */
  1445. } SK_HWTXD;
  1446. /* Receive Descriptor struct */
  1447. typedef struct s_HwRxd {
  1448. SK_U32 volatile RxCtrl; /* Receive Buffer Control Field */
  1449. SK_U32 RxNext; /* Physical Address Pointer to the next RxD */
  1450. SK_U32 RxAdrLo; /* Physical Rx Buffer Address lower dword */
  1451. SK_U32 RxAdrHi; /* Physical Rx Buffer Address upper dword */
  1452. SK_U32 RxStat; /* Receive Frame Status Word */
  1453. SK_U32 RxTiSt; /* Receive Time Stamp (from XMAC on GENESIS) */
  1454. #ifndef SK_USE_REV_DESC
  1455. SK_U16 RxTcpSum1; /* TCP Checksum 1 */
  1456. SK_U16 RxTcpSum2; /* TCP Checksum 2 */
  1457. SK_U16 RxTcpSp1; /* TCP Checksum Calculation Start Position 1 */
  1458. SK_U16 RxTcpSp2; /* TCP Checksum Calculation Start Position 2 */
  1459. #else /* SK_USE_REV_DESC */
  1460. SK_U16 RxTcpSum2; /* TCP Checksum 2 */
  1461. SK_U16 RxTcpSum1; /* TCP Checksum 1 */
  1462. SK_U16 RxTcpSp2; /* TCP Checksum Calculation Start Position 2 */
  1463. SK_U16 RxTcpSp1; /* TCP Checksum Calculation Start Position 1 */
  1464. #endif /* SK_USE_REV_DESC */
  1465. } SK_HWRXD;
  1466. /*
  1467. * Drivers which use the reverse descriptor feature (PCI_OUR_REG_2)
  1468. * should set the define SK_USE_REV_DESC.
  1469. * Structures are 'normaly' not endianess dependent. But in
  1470. * this case the SK_U16 fields are bound to bit positions inside the
  1471. * descriptor. RxTcpSum1 e.g. must start at bit 0 within the 6.th DWord.
  1472. * The bit positions inside a DWord are of course endianess dependent and
  1473. * swaps if the DWord is swapped by the hardware.
  1474. */
  1475. /* Descriptor Bit Definition */
  1476. /* TxCtrl Transmit Buffer Control Field */
  1477. /* RxCtrl Receive Buffer Control Field */
  1478. #define BMU_OWN BIT_31 /* OWN bit: 0=host/1=BMU */
  1479. #define BMU_STF BIT_30 /* Start of Frame */
  1480. #define BMU_EOF BIT_29 /* End of Frame */
  1481. #define BMU_IRQ_EOB BIT_28 /* Req "End of Buffer" IRQ */
  1482. #define BMU_IRQ_EOF BIT_27 /* Req "End of Frame" IRQ */
  1483. /* TxCtrl specific bits */
  1484. #define BMU_STFWD BIT_26 /* (Tx) Store & Forward Frame */
  1485. #define BMU_NO_FCS BIT_25 /* (Tx) Disable MAC FCS (CRC) generation */
  1486. #define BMU_SW BIT_24 /* (Tx) 1 bit res. for SW use */
  1487. /* RxCtrl specific bits */
  1488. #define BMU_DEV_0 BIT_26 /* (Rx) Transfer data to Dev0 */
  1489. #define BMU_STAT_VAL BIT_25 /* (Rx) Rx Status Valid */
  1490. #define BMU_TIST_VAL BIT_24 /* (Rx) Rx TimeStamp Valid */
  1491. /* Bit 23..16: BMU Check Opcodes */
  1492. #define BMU_CHECK (0x55L<<16) /* Default BMU check */
  1493. #define BMU_TCP_CHECK (0x56L<<16) /* Descr with TCP ext */
  1494. #define BMU_UDP_CHECK (0x57L<<16) /* Descr with UDP ext (YUKON only) */
  1495. #define BMU_BBC 0xffffL /* Bit 15.. 0: Buffer Byte Counter */
  1496. /* TxStat Transmit Frame Status Word */
  1497. /* RxStat Receive Frame Status Word */
  1498. /*
  1499. *Note: TxStat is reserved for ASIC loopback mode only
  1500. *
  1501. * The Bits of the Status words are defined in xmac_ii.h
  1502. * (see XMR_FS bits)
  1503. */
  1504. /* macros ********************************************************************/
  1505. /* Receive and Transmit Queues */
  1506. #define Q_R1 0x0000 /* Receive Queue 1 */
  1507. #define Q_R2 0x0080 /* Receive Queue 2 */
  1508. #define Q_XS1 0x0200 /* Synchronous Transmit Queue 1 */
  1509. #define Q_XA1 0x0280 /* Asynchronous Transmit Queue 1 */
  1510. #define Q_XS2 0x0300 /* Synchronous Transmit Queue 2 */
  1511. #define Q_XA2 0x0380 /* Asynchronous Transmit Queue 2 */
  1512. /*
  1513. * Macro Q_ADDR()
  1514. *
  1515. * Use this macro to access the Receive and Transmit Queue Registers.
  1516. *
  1517. * para:
  1518. * Queue Queue to access.
  1519. * Values: Q_R1, Q_R2, Q_XS1, Q_XA1, Q_XS2, and Q_XA2
  1520. * Offs Queue register offset.
  1521. * Values: Q_D, Q_DA_L ... Q_T2, Q_T3
  1522. *
  1523. * usage SK_IN32(pAC, Q_ADDR(Q_R2, Q_BC), pVal)
  1524. */
  1525. #define Q_ADDR(Queue, Offs) (B8_Q_REGS + (Queue) + (Offs))
  1526. /*
  1527. * Macro RB_ADDR()
  1528. *
  1529. * Use this macro to access the RAM Buffer Registers.
  1530. *
  1531. * para:
  1532. * Queue Queue to access.
  1533. * Values: Q_R1, Q_R2, Q_XS1, Q_XA1, Q_XS2, and Q_XA2
  1534. * Offs Queue register offset.
  1535. * Values: RB_START, RB_END ... RB_LEV, RB_CTRL
  1536. *
  1537. * usage SK_IN32(pAC, RB_ADDR(Q_R2, RB_RP), pVal)
  1538. */
  1539. #define RB_ADDR(Queue, Offs) (B16_RAM_REGS + (Queue) + (Offs))
  1540. /* MAC Related Registers */
  1541. #define MAC_1 0 /* belongs to the port near the slot */
  1542. #define MAC_2 1 /* belongs to the port far away from the slot */
  1543. /*
  1544. * Macro MR_ADDR()
  1545. *
  1546. * Use this macro to access a MAC Related Registers inside the ASIC.
  1547. *
  1548. * para:
  1549. * Mac MAC to access.
  1550. * Values: MAC_1, MAC_2
  1551. * Offs MAC register offset.
  1552. * Values: RX_MFF_EA, RX_MFF_WP ... LNK_LED_REG,
  1553. * TX_MFF_EA, TX_MFF_WP ... TX_LED_TST
  1554. *
  1555. * usage SK_IN32(pAC, MR_ADDR(MAC_1, TX_MFF_EA), pVal)
  1556. */
  1557. #define MR_ADDR(Mac, Offs) (((Mac) << 7) + (Offs))
  1558. #ifdef SK_LITTLE_ENDIAN
  1559. #define XM_WORD_LO 0
  1560. #define XM_WORD_HI 1
  1561. #else /* !SK_LITTLE_ENDIAN */
  1562. #define XM_WORD_LO 1
  1563. #define XM_WORD_HI 0
  1564. #endif /* !SK_LITTLE_ENDIAN */
  1565. /*
  1566. * macros to access the XMAC (GENESIS only)
  1567. *
  1568. * XM_IN16(), to read a 16 bit register (e.g. XM_MMU_CMD)
  1569. * XM_OUT16(), to write a 16 bit register (e.g. XM_MMU_CMD)
  1570. * XM_IN32(), to read a 32 bit register (e.g. XM_TX_EV_CNT)
  1571. * XM_OUT32(), to write a 32 bit register (e.g. XM_TX_EV_CNT)
  1572. * XM_INADDR(), to read a network address register (e.g. XM_SRC_CHK)
  1573. * XM_OUTADDR(), to write a network address register (e.g. XM_SRC_CHK)
  1574. * XM_INHASH(), to read the XM_HSM_CHK register
  1575. * XM_OUTHASH() to write the XM_HSM_CHK register
  1576. *
  1577. * para:
  1578. * Mac XMAC to access values: MAC_1 or MAC_2
  1579. * IoC I/O context needed for SK I/O macros
  1580. * Reg XMAC Register to read or write
  1581. * (p)Val Value or pointer to the value which should be read or written
  1582. *
  1583. * usage: XM_OUT16(IoC, MAC_1, XM_MMU_CMD, Value);
  1584. */
  1585. #define XMA(Mac, Reg) \
  1586. ((BASE_XMAC_1 + (Mac) * (BASE_XMAC_2 - BASE_XMAC_1)) | ((Reg) << 1))
  1587. #define XM_IN16(IoC, Mac, Reg, pVal) \
  1588. SK_IN16((IoC), XMA((Mac), (Reg)), (pVal))
  1589. #define XM_OUT16(IoC, Mac, Reg, Val) \
  1590. SK_OUT16((IoC), XMA((Mac), (Reg)), (Val))
  1591. #define XM_IN32(IoC, Mac, Reg, pVal) { \
  1592. SK_IN16((IoC), XMA((Mac), (Reg)), \
  1593. (SK_U16 SK_FAR*)&((SK_U16 SK_FAR*)(pVal))[XM_WORD_LO]); \
  1594. SK_IN16((IoC), XMA((Mac), (Reg+2)), \
  1595. (SK_U16 SK_FAR*)&((SK_U16 SK_FAR*)(pVal))[XM_WORD_HI]); \
  1596. }
  1597. #define XM_OUT32(IoC, Mac, Reg, Val) { \
  1598. SK_OUT16((IoC), XMA((Mac), (Reg)), (SK_U16)((Val) & 0xffffL)); \
  1599. SK_OUT16((IoC), XMA((Mac), (Reg+2)), (SK_U16)(((Val) >> 16) & 0xffffL));\
  1600. }
  1601. /* Remember: we are always writing to / reading from LITTLE ENDIAN memory */
  1602. #define XM_INADDR(IoC, Mac, Reg, pVal) { \
  1603. SK_U16 Word; \
  1604. SK_U8 *pByte; \
  1605. pByte = (SK_U8 *)&((SK_U8 *)(pVal))[0]; \
  1606. SK_IN16((IoC), XMA((Mac), (Reg)), &Word); \
  1607. pByte[0] = (SK_U8)(Word & 0x00ff); \
  1608. pByte[1] = (SK_U8)((Word >> 8) & 0x00ff); \
  1609. SK_IN16((IoC), XMA((Mac), (Reg+2)), &Word); \
  1610. pByte[2] = (SK_U8)(Word & 0x00ff); \
  1611. pByte[3] = (SK_U8)((Word >> 8) & 0x00ff); \
  1612. SK_IN16((IoC), XMA((Mac), (Reg+4)), &Word); \
  1613. pByte[4] = (SK_U8)(Word & 0x00ff); \
  1614. pByte[5] = (SK_U8)((Word >> 8) & 0x00ff); \
  1615. }
  1616. #define XM_OUTADDR(IoC, Mac, Reg, pVal) { \
  1617. SK_U8 SK_FAR *pByte; \
  1618. pByte = (SK_U8 SK_FAR *)&((SK_U8 SK_FAR *)(pVal))[0]; \
  1619. SK_OUT16((IoC), XMA((Mac), (Reg)), (SK_U16) \
  1620. (((SK_U16)(pByte[0]) & 0x00ff) | \
  1621. (((SK_U16)(pByte[1]) << 8) & 0xff00))); \
  1622. SK_OUT16((IoC), XMA((Mac), (Reg+2)), (SK_U16) \
  1623. (((SK_U16)(pByte[2]) & 0x00ff) | \
  1624. (((SK_U16)(pByte[3]) << 8) & 0xff00))); \
  1625. SK_OUT16((IoC), XMA((Mac), (Reg+4)), (SK_U16) \
  1626. (((SK_U16)(pByte[4]) & 0x00ff) | \
  1627. (((SK_U16)(pByte[5]) << 8) & 0xff00))); \
  1628. }
  1629. #define XM_INHASH(IoC, Mac, Reg, pVal) { \
  1630. SK_U16 Word; \
  1631. SK_U8 SK_FAR *pByte; \
  1632. pByte = (SK_U8 SK_FAR *)&((SK_U8 SK_FAR *)(pVal))[0]; \
  1633. SK_IN16((IoC), XMA((Mac), (Reg)), &Word); \
  1634. pByte[0] = (SK_U8)(Word & 0x00ff); \
  1635. pByte[1] = (SK_U8)((Word >> 8) & 0x00ff); \
  1636. SK_IN16((IoC), XMA((Mac), (Reg+2)), &Word); \
  1637. pByte[2] = (SK_U8)(Word & 0x00ff); \
  1638. pByte[3] = (SK_U8)((Word >> 8) & 0x00ff); \
  1639. SK_IN16((IoC), XMA((Mac), (Reg+4)), &Word); \
  1640. pByte[4] = (SK_U8)(Word & 0x00ff); \
  1641. pByte[5] = (SK_U8)((Word >> 8) & 0x00ff); \
  1642. SK_IN16((IoC), XMA((Mac), (Reg+6)), &Word); \
  1643. pByte[6] = (SK_U8)(Word & 0x00ff); \
  1644. pByte[7] = (SK_U8)((Word >> 8) & 0x00ff); \
  1645. }
  1646. #define XM_OUTHASH(IoC, Mac, Reg, pVal) { \
  1647. SK_U8 SK_FAR *pByte; \
  1648. pByte = (SK_U8 SK_FAR *)&((SK_U8 SK_FAR *)(pVal))[0]; \
  1649. SK_OUT16((IoC), XMA((Mac), (Reg)), (SK_U16) \
  1650. (((SK_U16)(pByte[0]) & 0x00ff)| \
  1651. (((SK_U16)(pByte[1]) << 8) & 0xff00))); \
  1652. SK_OUT16((IoC), XMA((Mac), (Reg+2)), (SK_U16) \
  1653. (((SK_U16)(pByte[2]) & 0x00ff)| \
  1654. (((SK_U16)(pByte[3]) << 8) & 0xff00))); \
  1655. SK_OUT16((IoC), XMA((Mac), (Reg+4)), (SK_U16) \
  1656. (((SK_U16)(pByte[4]) & 0x00ff)| \
  1657. (((SK_U16)(pByte[5]) << 8) & 0xff00))); \
  1658. SK_OUT16((IoC), XMA((Mac), (Reg+6)), (SK_U16) \
  1659. (((SK_U16)(pByte[6]) & 0x00ff)| \
  1660. (((SK_U16)(pByte[7]) << 8) & 0xff00))); \
  1661. }
  1662. /*
  1663. * macros to access the GMAC (YUKON only)
  1664. *
  1665. * GM_IN16(), to read a 16 bit register (e.g. GM_GP_STAT)
  1666. * GM_OUT16(), to write a 16 bit register (e.g. GM_GP_CTRL)
  1667. * GM_IN32(), to read a 32 bit register (e.g. GM_)
  1668. * GM_OUT32(), to write a 32 bit register (e.g. GM_)
  1669. * GM_INADDR(), to read a network address register (e.g. GM_SRC_ADDR_1L)
  1670. * GM_OUTADDR(), to write a network address register (e.g. GM_SRC_ADDR_2L)
  1671. * GM_INHASH(), to read the GM_MC_ADDR_H1 register
  1672. * GM_OUTHASH() to write the GM_MC_ADDR_H1 register
  1673. *
  1674. * para:
  1675. * Mac GMAC to access values: MAC_1 or MAC_2
  1676. * IoC I/O context needed for SK I/O macros
  1677. * Reg GMAC Register to read or write
  1678. * (p)Val Value or pointer to the value which should be read or written
  1679. *
  1680. * usage: GM_OUT16(IoC, MAC_1, GM_GP_CTRL, Value);
  1681. */
  1682. #define GMA(Mac, Reg) \
  1683. ((BASE_GMAC_1 + (Mac) * (BASE_GMAC_2 - BASE_GMAC_1)) | (Reg))
  1684. #define GM_IN16(IoC, Mac, Reg, pVal) \
  1685. SK_IN16((IoC), GMA((Mac), (Reg)), (pVal))
  1686. #define GM_OUT16(IoC, Mac, Reg, Val) \
  1687. SK_OUT16((IoC), GMA((Mac), (Reg)), (Val))
  1688. #define GM_IN32(IoC, Mac, Reg, pVal) { \
  1689. SK_IN16((IoC), GMA((Mac), (Reg)), \
  1690. (SK_U16 SK_FAR*)&((SK_U16 SK_FAR*)(pVal))[XM_WORD_LO]); \
  1691. SK_IN16((IoC), GMA((Mac), (Reg+4)), \
  1692. (SK_U16 SK_FAR*)&((SK_U16 SK_FAR*)(pVal))[XM_WORD_HI]); \
  1693. }
  1694. #define GM_OUT32(IoC, Mac, Reg, Val) { \
  1695. SK_OUT16((IoC), GMA((Mac), (Reg)), (SK_U16)((Val) & 0xffffL)); \
  1696. SK_OUT16((IoC), GMA((Mac), (Reg+4)), (SK_U16)(((Val) >> 16) & 0xffffL));\
  1697. }
  1698. #define GM_INADDR(IoC, Mac, Reg, pVal) { \
  1699. SK_U16 Word; \
  1700. SK_U8 *pByte; \
  1701. pByte = (SK_U8 *)&((SK_U8 *)(pVal))[0]; \
  1702. SK_IN16((IoC), GMA((Mac), (Reg)), &Word); \
  1703. pByte[0] = (SK_U8)(Word & 0x00ff); \
  1704. pByte[1] = (SK_U8)((Word >> 8) & 0x00ff); \
  1705. SK_IN16((IoC), GMA((Mac), (Reg+4)), &Word); \
  1706. pByte[2] = (SK_U8)(Word & 0x00ff); \
  1707. pByte[3] = (SK_U8)((Word >> 8) & 0x00ff); \
  1708. SK_IN16((IoC), GMA((Mac), (Reg+8)), &Word); \
  1709. pByte[4] = (SK_U8)(Word & 0x00ff); \
  1710. pByte[5] = (SK_U8)((Word >> 8) & 0x00ff); \
  1711. }
  1712. #define GM_OUTADDR(IoC, Mac, Reg, pVal) { \
  1713. SK_U8 SK_FAR *pByte; \
  1714. pByte = (SK_U8 SK_FAR *)&((SK_U8 SK_FAR *)(pVal))[0]; \
  1715. SK_OUT16((IoC), GMA((Mac), (Reg)), (SK_U16) \
  1716. (((SK_U16)(pByte[0]) & 0x00ff) | \
  1717. (((SK_U16)(pByte[1]) << 8) & 0xff00))); \
  1718. SK_OUT16((IoC), GMA((Mac), (Reg+4)), (SK_U16) \
  1719. (((SK_U16)(pByte[2]) & 0x00ff) | \
  1720. (((SK_U16)(pByte[3]) << 8) & 0xff00))); \
  1721. SK_OUT16((IoC), GMA((Mac), (Reg+8)), (SK_U16) \
  1722. (((SK_U16)(pByte[4]) & 0x00ff) | \
  1723. (((SK_U16)(pByte[5]) << 8) & 0xff00))); \
  1724. }
  1725. #define GM_INHASH(IoC, Mac, Reg, pVal) { \
  1726. SK_U16 Word; \
  1727. SK_U8 *pByte; \
  1728. pByte = (SK_U8 *)&((SK_U8 *)(pVal))[0]; \
  1729. SK_IN16((IoC), GMA((Mac), (Reg)), &Word); \
  1730. pByte[0] = (SK_U8)(Word & 0x00ff); \
  1731. pByte[1] = (SK_U8)((Word >> 8) & 0x00ff); \
  1732. SK_IN16((IoC), GMA((Mac), (Reg+4)), &Word); \
  1733. pByte[2] = (SK_U8)(Word & 0x00ff); \
  1734. pByte[3] = (SK_U8)((Word >> 8) & 0x00ff); \
  1735. SK_IN16((IoC), GMA((Mac), (Reg+8)), &Word); \
  1736. pByte[4] = (SK_U8)(Word & 0x00ff); \
  1737. pByte[5] = (SK_U8)((Word >> 8) & 0x00ff); \
  1738. SK_IN16((IoC), GMA((Mac), (Reg+12)), &Word); \
  1739. pByte[6] = (SK_U8)(Word & 0x00ff); \
  1740. pByte[7] = (SK_U8)((Word >> 8) & 0x00ff); \
  1741. }
  1742. #define GM_OUTHASH(IoC, Mac, Reg, pVal) { \
  1743. SK_U8 *pByte; \
  1744. pByte = (SK_U8 *)&((SK_U8 *)(pVal))[0]; \
  1745. SK_OUT16((IoC), GMA((Mac), (Reg)), (SK_U16) \
  1746. (((SK_U16)(pByte[0]) & 0x00ff)| \
  1747. (((SK_U16)(pByte[1]) << 8) & 0xff00))); \
  1748. SK_OUT16((IoC), GMA((Mac), (Reg+4)), (SK_U16) \
  1749. (((SK_U16)(pByte[2]) & 0x00ff)| \
  1750. (((SK_U16)(pByte[3]) << 8) & 0xff00))); \
  1751. SK_OUT16((IoC), GMA((Mac), (Reg+8)), (SK_U16) \
  1752. (((SK_U16)(pByte[4]) & 0x00ff)| \
  1753. (((SK_U16)(pByte[5]) << 8) & 0xff00))); \
  1754. SK_OUT16((IoC), GMA((Mac), (Reg+12)), (SK_U16) \
  1755. (((SK_U16)(pByte[6]) & 0x00ff)| \
  1756. (((SK_U16)(pByte[7]) << 8) & 0xff00))); \
  1757. }
  1758. /*
  1759. * Different MAC Types
  1760. */
  1761. #define SK_MAC_XMAC 0 /* Xaqti XMAC II */
  1762. #define SK_MAC_GMAC 1 /* Marvell GMAC */
  1763. /*
  1764. * Different PHY Types
  1765. */
  1766. #define SK_PHY_XMAC 0 /* integrated in XMAC II */
  1767. #define SK_PHY_BCOM 1 /* Broadcom BCM5400 */
  1768. #define SK_PHY_LONE 2 /* Level One LXT1000 */
  1769. #define SK_PHY_NAT 3 /* National DP83891 */
  1770. #define SK_PHY_MARV_COPPER 4 /* Marvell 88E1011S */
  1771. #define SK_PHY_MARV_FIBER 5 /* Marvell 88E1011S working on fiber */
  1772. /*
  1773. * PHY addresses (bits 12..8 of PHY address reg)
  1774. */
  1775. #define PHY_ADDR_XMAC (0<<8)
  1776. #define PHY_ADDR_BCOM (1<<8)
  1777. #define PHY_ADDR_LONE (3<<8)
  1778. #define PHY_ADDR_NAT (0<<8)
  1779. /* GPHY address (bits 15..11 of SMI control reg) */
  1780. #define PHY_ADDR_MARV 0
  1781. /*
  1782. * macros to access the PHY
  1783. *
  1784. * PHY_READ() read a 16 bit value from the PHY
  1785. * PHY_WRITE() write a 16 bit value to the PHY
  1786. *
  1787. * para:
  1788. * IoC I/O context needed for SK I/O macros
  1789. * pPort Pointer to port struct for PhyAddr
  1790. * Mac XMAC to access values: MAC_1 or MAC_2
  1791. * PhyReg PHY Register to read or write
  1792. * (p)Val Value or pointer to the value which should be read or
  1793. * written.
  1794. *
  1795. * usage: PHY_READ(IoC, pPort, MAC_1, PHY_CTRL, Value);
  1796. * Warning: a PHY_READ on an uninitialized PHY (PHY still in reset) never
  1797. * comes back. This is checked in DEBUG mode.
  1798. */
  1799. #ifndef DEBUG
  1800. #define PHY_READ(IoC, pPort, Mac, PhyReg, pVal) { \
  1801. SK_U16 Mmu; \
  1802. \
  1803. XM_OUT16((IoC), (Mac), XM_PHY_ADDR, (PhyReg) | (pPort)->PhyAddr); \
  1804. XM_IN16((IoC), (Mac), XM_PHY_DATA, (pVal)); \
  1805. if ((pPort)->PhyType != SK_PHY_XMAC) { \
  1806. do { \
  1807. XM_IN16((IoC), (Mac), XM_MMU_CMD, &Mmu); \
  1808. } while ((Mmu & XM_MMU_PHY_RDY) == 0); \
  1809. XM_IN16((IoC), (Mac), XM_PHY_DATA, (pVal)); \
  1810. } \
  1811. }
  1812. #else
  1813. #define PHY_READ(IoC, pPort, Mac, PhyReg, pVal) { \
  1814. SK_U16 Mmu; \
  1815. int __i = 0; \
  1816. \
  1817. XM_OUT16((IoC), (Mac), XM_PHY_ADDR, (PhyReg) | (pPort)->PhyAddr); \
  1818. XM_IN16((IoC), (Mac), XM_PHY_DATA, (pVal)); \
  1819. if ((pPort)->PhyType != SK_PHY_XMAC) { \
  1820. do { \
  1821. XM_IN16((IoC), (Mac), XM_MMU_CMD, &Mmu); \
  1822. __i++; \
  1823. if (__i > 100000) { \
  1824. SK_DBG_PRINTF("*****************************\n"); \
  1825. SK_DBG_PRINTF("PHY_READ on uninitialized PHY\n"); \
  1826. SK_DBG_PRINTF("*****************************\n"); \
  1827. break; \
  1828. } \
  1829. } while ((Mmu & XM_MMU_PHY_RDY) == 0); \
  1830. XM_IN16((IoC), (Mac), XM_PHY_DATA, (pVal)); \
  1831. } \
  1832. }
  1833. #endif /* DEBUG */
  1834. #define PHY_WRITE(IoC, pPort, Mac, PhyReg, Val) { \
  1835. SK_U16 Mmu; \
  1836. \
  1837. if ((pPort)->PhyType != SK_PHY_XMAC) { \
  1838. do { \
  1839. XM_IN16((IoC), (Mac), XM_MMU_CMD, &Mmu); \
  1840. } while ((Mmu & XM_MMU_PHY_BUSY) != 0); \
  1841. } \
  1842. XM_OUT16((IoC), (Mac), XM_PHY_ADDR, (PhyReg) | (pPort)->PhyAddr); \
  1843. XM_OUT16((IoC), (Mac), XM_PHY_DATA, (Val)); \
  1844. if ((pPort)->PhyType != SK_PHY_XMAC) { \
  1845. do { \
  1846. XM_IN16((IoC), (Mac), XM_MMU_CMD, &Mmu); \
  1847. } while ((Mmu & XM_MMU_PHY_BUSY) != 0); \
  1848. } \
  1849. }
  1850. /*
  1851. * Macro PCI_C()
  1852. *
  1853. * Use this macro to access PCI config register from the I/O space.
  1854. *
  1855. * para:
  1856. * Addr PCI configuration register to access.
  1857. * Values: PCI_VENDOR_ID ... PCI_VPD_ADR_REG,
  1858. *
  1859. * usage SK_IN16(pAC, PCI_C(PCI_VENDOR_ID), pVal);
  1860. */
  1861. #define PCI_C(Addr) (B7_CFG_SPC + (Addr)) /* PCI Config Space */
  1862. /*
  1863. * Macro SK_HW_ADDR(Base, Addr)
  1864. *
  1865. * Calculates the effective HW address
  1866. *
  1867. * para:
  1868. * Base I/O or memory base address
  1869. * Addr Address offset
  1870. *
  1871. * usage: May be used in SK_INxx and SK_OUTxx macros
  1872. * #define SK_IN8(pAC, Addr, pVal) ...\
  1873. * *pVal = (SK_U8)inp(SK_HW_ADDR(pAC->Hw.Iop, Addr)))
  1874. */
  1875. #ifdef SK_MEM_MAPPED_IO
  1876. #define SK_HW_ADDR(Base, Addr) ((Base) + (Addr))
  1877. #else /* SK_MEM_MAPPED_IO */
  1878. #define SK_HW_ADDR(Base, Addr) \
  1879. ((Base) + (((Addr) & 0x7f) | (((Addr) >> 7 > 0) ? 0x80 : 0)))
  1880. #endif /* SK_MEM_MAPPED_IO */
  1881. #define SZ_LONG (sizeof(SK_U32))
  1882. /*
  1883. * Macro SK_HWAC_LINK_LED()
  1884. *
  1885. * Use this macro to set the link LED mode.
  1886. * para:
  1887. * pAC Pointer to adapter context struct
  1888. * IoC I/O context needed for SK I/O macros
  1889. * Port Port number
  1890. * Mode Mode to set for this LED
  1891. */
  1892. #define SK_HWAC_LINK_LED(pAC, IoC, Port, Mode) \
  1893. SK_OUT8(IoC, MR_ADDR(Port, LNK_LED_REG), Mode);
  1894. /* typedefs *******************************************************************/
  1895. /* function prototypes ********************************************************/
  1896. #ifdef __cplusplus
  1897. }
  1898. #endif /* __cplusplus */
  1899. #endif /* __INC_SKGEHW_H */