s2io.c 212 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566
  1. /************************************************************************
  2. * s2io.c: A Linux PCI-X Ethernet driver for Neterion 10GbE Server NIC
  3. * Copyright(c) 2002-2005 Neterion Inc.
  4. * This software may be used and distributed according to the terms of
  5. * the GNU General Public License (GPL), incorporated herein by reference.
  6. * Drivers based on or derived from this code fall under the GPL and must
  7. * retain the authorship, copyright and license notice. This file is not
  8. * a complete program and may only be used when the entire operating
  9. * system is licensed under the GPL.
  10. * See the file COPYING in this distribution for more information.
  11. *
  12. * Credits:
  13. * Jeff Garzik : For pointing out the improper error condition
  14. * check in the s2io_xmit routine and also some
  15. * issues in the Tx watch dog function. Also for
  16. * patiently answering all those innumerable
  17. * questions regaring the 2.6 porting issues.
  18. * Stephen Hemminger : Providing proper 2.6 porting mechanism for some
  19. * macros available only in 2.6 Kernel.
  20. * Francois Romieu : For pointing out all code part that were
  21. * deprecated and also styling related comments.
  22. * Grant Grundler : For helping me get rid of some Architecture
  23. * dependent code.
  24. * Christopher Hellwig : Some more 2.6 specific issues in the driver.
  25. *
  26. * The module loadable parameters that are supported by the driver and a brief
  27. * explaination of all the variables.
  28. *
  29. * rx_ring_num : This can be used to program the number of receive rings used
  30. * in the driver.
  31. * rx_ring_sz: This defines the number of receive blocks each ring can have.
  32. * This is also an array of size 8.
  33. * rx_ring_mode: This defines the operation mode of all 8 rings. The valid
  34. * values are 1, 2 and 3.
  35. * tx_fifo_num: This defines the number of Tx FIFOs thats used int the driver.
  36. * tx_fifo_len: This too is an array of 8. Each element defines the number of
  37. * Tx descriptors that can be associated with each corresponding FIFO.
  38. * intr_type: This defines the type of interrupt. The values can be 0(INTA),
  39. * 1(MSI), 2(MSI_X). Default value is '0(INTA)'
  40. * lro: Specifies whether to enable Large Receive Offload (LRO) or not.
  41. * Possible values '1' for enable '0' for disable. Default is '0'
  42. * lro_max_pkts: This parameter defines maximum number of packets can be
  43. * aggregated as a single large packet
  44. ************************************************************************/
  45. #include <linux/module.h>
  46. #include <linux/types.h>
  47. #include <linux/errno.h>
  48. #include <linux/ioport.h>
  49. #include <linux/pci.h>
  50. #include <linux/dma-mapping.h>
  51. #include <linux/kernel.h>
  52. #include <linux/netdevice.h>
  53. #include <linux/etherdevice.h>
  54. #include <linux/skbuff.h>
  55. #include <linux/init.h>
  56. #include <linux/delay.h>
  57. #include <linux/stddef.h>
  58. #include <linux/ioctl.h>
  59. #include <linux/timex.h>
  60. #include <linux/sched.h>
  61. #include <linux/ethtool.h>
  62. #include <linux/workqueue.h>
  63. #include <linux/if_vlan.h>
  64. #include <linux/ip.h>
  65. #include <linux/tcp.h>
  66. #include <net/tcp.h>
  67. #include <asm/system.h>
  68. #include <asm/uaccess.h>
  69. #include <asm/io.h>
  70. #include <asm/div64.h>
  71. #include <asm/irq.h>
  72. /* local include */
  73. #include "s2io.h"
  74. #include "s2io-regs.h"
  75. #define DRV_VERSION "2.0.15.2"
  76. /* S2io Driver name & version. */
  77. static char s2io_driver_name[] = "Neterion";
  78. static char s2io_driver_version[] = DRV_VERSION;
  79. static int rxd_size[4] = {32,48,48,64};
  80. static int rxd_count[4] = {127,85,85,63};
  81. static inline int RXD_IS_UP2DT(RxD_t *rxdp)
  82. {
  83. int ret;
  84. ret = ((!(rxdp->Control_1 & RXD_OWN_XENA)) &&
  85. (GET_RXD_MARKER(rxdp->Control_2) != THE_RXD_MARK));
  86. return ret;
  87. }
  88. /*
  89. * Cards with following subsystem_id have a link state indication
  90. * problem, 600B, 600C, 600D, 640B, 640C and 640D.
  91. * macro below identifies these cards given the subsystem_id.
  92. */
  93. #define CARDS_WITH_FAULTY_LINK_INDICATORS(dev_type, subid) \
  94. (dev_type == XFRAME_I_DEVICE) ? \
  95. ((((subid >= 0x600B) && (subid <= 0x600D)) || \
  96. ((subid >= 0x640B) && (subid <= 0x640D))) ? 1 : 0) : 0
  97. #define LINK_IS_UP(val64) (!(val64 & (ADAPTER_STATUS_RMAC_REMOTE_FAULT | \
  98. ADAPTER_STATUS_RMAC_LOCAL_FAULT)))
  99. #define TASKLET_IN_USE test_and_set_bit(0, (&sp->tasklet_status))
  100. #define PANIC 1
  101. #define LOW 2
  102. static inline int rx_buffer_level(nic_t * sp, int rxb_size, int ring)
  103. {
  104. mac_info_t *mac_control;
  105. mac_control = &sp->mac_control;
  106. if (rxb_size <= rxd_count[sp->rxd_mode])
  107. return PANIC;
  108. else if ((mac_control->rings[ring].pkt_cnt - rxb_size) > 16)
  109. return LOW;
  110. return 0;
  111. }
  112. /* Ethtool related variables and Macros. */
  113. static char s2io_gstrings[][ETH_GSTRING_LEN] = {
  114. "Register test\t(offline)",
  115. "Eeprom test\t(offline)",
  116. "Link test\t(online)",
  117. "RLDRAM test\t(offline)",
  118. "BIST Test\t(offline)"
  119. };
  120. static char ethtool_stats_keys[][ETH_GSTRING_LEN] = {
  121. {"tmac_frms"},
  122. {"tmac_data_octets"},
  123. {"tmac_drop_frms"},
  124. {"tmac_mcst_frms"},
  125. {"tmac_bcst_frms"},
  126. {"tmac_pause_ctrl_frms"},
  127. {"tmac_ttl_octets"},
  128. {"tmac_ucst_frms"},
  129. {"tmac_nucst_frms"},
  130. {"tmac_any_err_frms"},
  131. {"tmac_ttl_less_fb_octets"},
  132. {"tmac_vld_ip_octets"},
  133. {"tmac_vld_ip"},
  134. {"tmac_drop_ip"},
  135. {"tmac_icmp"},
  136. {"tmac_rst_tcp"},
  137. {"tmac_tcp"},
  138. {"tmac_udp"},
  139. {"rmac_vld_frms"},
  140. {"rmac_data_octets"},
  141. {"rmac_fcs_err_frms"},
  142. {"rmac_drop_frms"},
  143. {"rmac_vld_mcst_frms"},
  144. {"rmac_vld_bcst_frms"},
  145. {"rmac_in_rng_len_err_frms"},
  146. {"rmac_out_rng_len_err_frms"},
  147. {"rmac_long_frms"},
  148. {"rmac_pause_ctrl_frms"},
  149. {"rmac_unsup_ctrl_frms"},
  150. {"rmac_ttl_octets"},
  151. {"rmac_accepted_ucst_frms"},
  152. {"rmac_accepted_nucst_frms"},
  153. {"rmac_discarded_frms"},
  154. {"rmac_drop_events"},
  155. {"rmac_ttl_less_fb_octets"},
  156. {"rmac_ttl_frms"},
  157. {"rmac_usized_frms"},
  158. {"rmac_osized_frms"},
  159. {"rmac_frag_frms"},
  160. {"rmac_jabber_frms"},
  161. {"rmac_ttl_64_frms"},
  162. {"rmac_ttl_65_127_frms"},
  163. {"rmac_ttl_128_255_frms"},
  164. {"rmac_ttl_256_511_frms"},
  165. {"rmac_ttl_512_1023_frms"},
  166. {"rmac_ttl_1024_1518_frms"},
  167. {"rmac_ip"},
  168. {"rmac_ip_octets"},
  169. {"rmac_hdr_err_ip"},
  170. {"rmac_drop_ip"},
  171. {"rmac_icmp"},
  172. {"rmac_tcp"},
  173. {"rmac_udp"},
  174. {"rmac_err_drp_udp"},
  175. {"rmac_xgmii_err_sym"},
  176. {"rmac_frms_q0"},
  177. {"rmac_frms_q1"},
  178. {"rmac_frms_q2"},
  179. {"rmac_frms_q3"},
  180. {"rmac_frms_q4"},
  181. {"rmac_frms_q5"},
  182. {"rmac_frms_q6"},
  183. {"rmac_frms_q7"},
  184. {"rmac_full_q0"},
  185. {"rmac_full_q1"},
  186. {"rmac_full_q2"},
  187. {"rmac_full_q3"},
  188. {"rmac_full_q4"},
  189. {"rmac_full_q5"},
  190. {"rmac_full_q6"},
  191. {"rmac_full_q7"},
  192. {"rmac_pause_cnt"},
  193. {"rmac_xgmii_data_err_cnt"},
  194. {"rmac_xgmii_ctrl_err_cnt"},
  195. {"rmac_accepted_ip"},
  196. {"rmac_err_tcp"},
  197. {"rd_req_cnt"},
  198. {"new_rd_req_cnt"},
  199. {"new_rd_req_rtry_cnt"},
  200. {"rd_rtry_cnt"},
  201. {"wr_rtry_rd_ack_cnt"},
  202. {"wr_req_cnt"},
  203. {"new_wr_req_cnt"},
  204. {"new_wr_req_rtry_cnt"},
  205. {"wr_rtry_cnt"},
  206. {"wr_disc_cnt"},
  207. {"rd_rtry_wr_ack_cnt"},
  208. {"txp_wr_cnt"},
  209. {"txd_rd_cnt"},
  210. {"txd_wr_cnt"},
  211. {"rxd_rd_cnt"},
  212. {"rxd_wr_cnt"},
  213. {"txf_rd_cnt"},
  214. {"rxf_wr_cnt"},
  215. {"rmac_ttl_1519_4095_frms"},
  216. {"rmac_ttl_4096_8191_frms"},
  217. {"rmac_ttl_8192_max_frms"},
  218. {"rmac_ttl_gt_max_frms"},
  219. {"rmac_osized_alt_frms"},
  220. {"rmac_jabber_alt_frms"},
  221. {"rmac_gt_max_alt_frms"},
  222. {"rmac_vlan_frms"},
  223. {"rmac_len_discard"},
  224. {"rmac_fcs_discard"},
  225. {"rmac_pf_discard"},
  226. {"rmac_da_discard"},
  227. {"rmac_red_discard"},
  228. {"rmac_rts_discard"},
  229. {"rmac_ingm_full_discard"},
  230. {"link_fault_cnt"},
  231. {"\n DRIVER STATISTICS"},
  232. {"single_bit_ecc_errs"},
  233. {"double_bit_ecc_errs"},
  234. {"parity_err_cnt"},
  235. {"serious_err_cnt"},
  236. {"soft_reset_cnt"},
  237. {"fifo_full_cnt"},
  238. {"ring_full_cnt"},
  239. ("alarm_transceiver_temp_high"),
  240. ("alarm_transceiver_temp_low"),
  241. ("alarm_laser_bias_current_high"),
  242. ("alarm_laser_bias_current_low"),
  243. ("alarm_laser_output_power_high"),
  244. ("alarm_laser_output_power_low"),
  245. ("warn_transceiver_temp_high"),
  246. ("warn_transceiver_temp_low"),
  247. ("warn_laser_bias_current_high"),
  248. ("warn_laser_bias_current_low"),
  249. ("warn_laser_output_power_high"),
  250. ("warn_laser_output_power_low"),
  251. ("lro_aggregated_pkts"),
  252. ("lro_flush_both_count"),
  253. ("lro_out_of_sequence_pkts"),
  254. ("lro_flush_due_to_max_pkts"),
  255. ("lro_avg_aggr_pkts"),
  256. };
  257. #define S2IO_STAT_LEN sizeof(ethtool_stats_keys)/ ETH_GSTRING_LEN
  258. #define S2IO_STAT_STRINGS_LEN S2IO_STAT_LEN * ETH_GSTRING_LEN
  259. #define S2IO_TEST_LEN sizeof(s2io_gstrings) / ETH_GSTRING_LEN
  260. #define S2IO_STRINGS_LEN S2IO_TEST_LEN * ETH_GSTRING_LEN
  261. #define S2IO_TIMER_CONF(timer, handle, arg, exp) \
  262. init_timer(&timer); \
  263. timer.function = handle; \
  264. timer.data = (unsigned long) arg; \
  265. mod_timer(&timer, (jiffies + exp)) \
  266. /* Add the vlan */
  267. static void s2io_vlan_rx_register(struct net_device *dev,
  268. struct vlan_group *grp)
  269. {
  270. nic_t *nic = dev->priv;
  271. unsigned long flags;
  272. spin_lock_irqsave(&nic->tx_lock, flags);
  273. nic->vlgrp = grp;
  274. spin_unlock_irqrestore(&nic->tx_lock, flags);
  275. }
  276. /* Unregister the vlan */
  277. static void s2io_vlan_rx_kill_vid(struct net_device *dev, unsigned long vid)
  278. {
  279. nic_t *nic = dev->priv;
  280. unsigned long flags;
  281. spin_lock_irqsave(&nic->tx_lock, flags);
  282. if (nic->vlgrp)
  283. nic->vlgrp->vlan_devices[vid] = NULL;
  284. spin_unlock_irqrestore(&nic->tx_lock, flags);
  285. }
  286. /*
  287. * Constants to be programmed into the Xena's registers, to configure
  288. * the XAUI.
  289. */
  290. #define END_SIGN 0x0
  291. static const u64 herc_act_dtx_cfg[] = {
  292. /* Set address */
  293. 0x8000051536750000ULL, 0x80000515367500E0ULL,
  294. /* Write data */
  295. 0x8000051536750004ULL, 0x80000515367500E4ULL,
  296. /* Set address */
  297. 0x80010515003F0000ULL, 0x80010515003F00E0ULL,
  298. /* Write data */
  299. 0x80010515003F0004ULL, 0x80010515003F00E4ULL,
  300. /* Set address */
  301. 0x801205150D440000ULL, 0x801205150D4400E0ULL,
  302. /* Write data */
  303. 0x801205150D440004ULL, 0x801205150D4400E4ULL,
  304. /* Set address */
  305. 0x80020515F2100000ULL, 0x80020515F21000E0ULL,
  306. /* Write data */
  307. 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
  308. /* Done */
  309. END_SIGN
  310. };
  311. static const u64 xena_dtx_cfg[] = {
  312. /* Set address */
  313. 0x8000051500000000ULL, 0x80000515000000E0ULL,
  314. /* Write data */
  315. 0x80000515D9350004ULL, 0x80000515D93500E4ULL,
  316. /* Set address */
  317. 0x8001051500000000ULL, 0x80010515000000E0ULL,
  318. /* Write data */
  319. 0x80010515001E0004ULL, 0x80010515001E00E4ULL,
  320. /* Set address */
  321. 0x8002051500000000ULL, 0x80020515000000E0ULL,
  322. /* Write data */
  323. 0x80020515F2100004ULL, 0x80020515F21000E4ULL,
  324. END_SIGN
  325. };
  326. /*
  327. * Constants for Fixing the MacAddress problem seen mostly on
  328. * Alpha machines.
  329. */
  330. static const u64 fix_mac[] = {
  331. 0x0060000000000000ULL, 0x0060600000000000ULL,
  332. 0x0040600000000000ULL, 0x0000600000000000ULL,
  333. 0x0020600000000000ULL, 0x0060600000000000ULL,
  334. 0x0020600000000000ULL, 0x0060600000000000ULL,
  335. 0x0020600000000000ULL, 0x0060600000000000ULL,
  336. 0x0020600000000000ULL, 0x0060600000000000ULL,
  337. 0x0020600000000000ULL, 0x0060600000000000ULL,
  338. 0x0020600000000000ULL, 0x0060600000000000ULL,
  339. 0x0020600000000000ULL, 0x0060600000000000ULL,
  340. 0x0020600000000000ULL, 0x0060600000000000ULL,
  341. 0x0020600000000000ULL, 0x0060600000000000ULL,
  342. 0x0020600000000000ULL, 0x0060600000000000ULL,
  343. 0x0020600000000000ULL, 0x0000600000000000ULL,
  344. 0x0040600000000000ULL, 0x0060600000000000ULL,
  345. END_SIGN
  346. };
  347. MODULE_AUTHOR("Raghavendra Koushik <raghavendra.koushik@neterion.com>");
  348. MODULE_LICENSE("GPL");
  349. MODULE_VERSION(DRV_VERSION);
  350. /* Module Loadable parameters. */
  351. S2IO_PARM_INT(tx_fifo_num, 1);
  352. S2IO_PARM_INT(rx_ring_num, 1);
  353. S2IO_PARM_INT(rx_ring_mode, 1);
  354. S2IO_PARM_INT(use_continuous_tx_intrs, 1);
  355. S2IO_PARM_INT(rmac_pause_time, 0x100);
  356. S2IO_PARM_INT(mc_pause_threshold_q0q3, 187);
  357. S2IO_PARM_INT(mc_pause_threshold_q4q7, 187);
  358. S2IO_PARM_INT(shared_splits, 0);
  359. S2IO_PARM_INT(tmac_util_period, 5);
  360. S2IO_PARM_INT(rmac_util_period, 5);
  361. S2IO_PARM_INT(bimodal, 0);
  362. S2IO_PARM_INT(l3l4hdr_size, 128);
  363. /* Frequency of Rx desc syncs expressed as power of 2 */
  364. S2IO_PARM_INT(rxsync_frequency, 3);
  365. /* Interrupt type. Values can be 0(INTA), 1(MSI), 2(MSI_X) */
  366. S2IO_PARM_INT(intr_type, 0);
  367. /* Large receive offload feature */
  368. S2IO_PARM_INT(lro, 0);
  369. /* Max pkts to be aggregated by LRO at one time. If not specified,
  370. * aggregation happens until we hit max IP pkt size(64K)
  371. */
  372. S2IO_PARM_INT(lro_max_pkts, 0xFFFF);
  373. #ifndef CONFIG_S2IO_NAPI
  374. S2IO_PARM_INT(indicate_max_pkts, 0);
  375. #endif
  376. static unsigned int tx_fifo_len[MAX_TX_FIFOS] =
  377. {DEFAULT_FIFO_0_LEN, [1 ...(MAX_TX_FIFOS - 1)] = DEFAULT_FIFO_1_7_LEN};
  378. static unsigned int rx_ring_sz[MAX_RX_RINGS] =
  379. {[0 ...(MAX_RX_RINGS - 1)] = SMALL_BLK_CNT};
  380. static unsigned int rts_frm_len[MAX_RX_RINGS] =
  381. {[0 ...(MAX_RX_RINGS - 1)] = 0 };
  382. module_param_array(tx_fifo_len, uint, NULL, 0);
  383. module_param_array(rx_ring_sz, uint, NULL, 0);
  384. module_param_array(rts_frm_len, uint, NULL, 0);
  385. /*
  386. * S2IO device table.
  387. * This table lists all the devices that this driver supports.
  388. */
  389. static struct pci_device_id s2io_tbl[] __devinitdata = {
  390. {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_WIN,
  391. PCI_ANY_ID, PCI_ANY_ID},
  392. {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_S2IO_UNI,
  393. PCI_ANY_ID, PCI_ANY_ID},
  394. {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_WIN,
  395. PCI_ANY_ID, PCI_ANY_ID},
  396. {PCI_VENDOR_ID_S2IO, PCI_DEVICE_ID_HERC_UNI,
  397. PCI_ANY_ID, PCI_ANY_ID},
  398. {0,}
  399. };
  400. MODULE_DEVICE_TABLE(pci, s2io_tbl);
  401. static struct pci_driver s2io_driver = {
  402. .name = "S2IO",
  403. .id_table = s2io_tbl,
  404. .probe = s2io_init_nic,
  405. .remove = __devexit_p(s2io_rem_nic),
  406. };
  407. /* A simplifier macro used both by init and free shared_mem Fns(). */
  408. #define TXD_MEM_PAGE_CNT(len, per_each) ((len+per_each - 1) / per_each)
  409. /**
  410. * init_shared_mem - Allocation and Initialization of Memory
  411. * @nic: Device private variable.
  412. * Description: The function allocates all the memory areas shared
  413. * between the NIC and the driver. This includes Tx descriptors,
  414. * Rx descriptors and the statistics block.
  415. */
  416. static int init_shared_mem(struct s2io_nic *nic)
  417. {
  418. u32 size;
  419. void *tmp_v_addr, *tmp_v_addr_next;
  420. dma_addr_t tmp_p_addr, tmp_p_addr_next;
  421. RxD_block_t *pre_rxd_blk = NULL;
  422. int i, j, blk_cnt, rx_sz, tx_sz;
  423. int lst_size, lst_per_page;
  424. struct net_device *dev = nic->dev;
  425. unsigned long tmp;
  426. buffAdd_t *ba;
  427. mac_info_t *mac_control;
  428. struct config_param *config;
  429. mac_control = &nic->mac_control;
  430. config = &nic->config;
  431. /* Allocation and initialization of TXDLs in FIOFs */
  432. size = 0;
  433. for (i = 0; i < config->tx_fifo_num; i++) {
  434. size += config->tx_cfg[i].fifo_len;
  435. }
  436. if (size > MAX_AVAILABLE_TXDS) {
  437. DBG_PRINT(ERR_DBG, "s2io: Requested TxDs too high, ");
  438. DBG_PRINT(ERR_DBG, "Requested: %d, max supported: 8192\n", size);
  439. return -EINVAL;
  440. }
  441. lst_size = (sizeof(TxD_t) * config->max_txds);
  442. tx_sz = lst_size * size;
  443. lst_per_page = PAGE_SIZE / lst_size;
  444. for (i = 0; i < config->tx_fifo_num; i++) {
  445. int fifo_len = config->tx_cfg[i].fifo_len;
  446. int list_holder_size = fifo_len * sizeof(list_info_hold_t);
  447. mac_control->fifos[i].list_info = kmalloc(list_holder_size,
  448. GFP_KERNEL);
  449. if (!mac_control->fifos[i].list_info) {
  450. DBG_PRINT(ERR_DBG,
  451. "Malloc failed for list_info\n");
  452. return -ENOMEM;
  453. }
  454. memset(mac_control->fifos[i].list_info, 0, list_holder_size);
  455. }
  456. for (i = 0; i < config->tx_fifo_num; i++) {
  457. int page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
  458. lst_per_page);
  459. mac_control->fifos[i].tx_curr_put_info.offset = 0;
  460. mac_control->fifos[i].tx_curr_put_info.fifo_len =
  461. config->tx_cfg[i].fifo_len - 1;
  462. mac_control->fifos[i].tx_curr_get_info.offset = 0;
  463. mac_control->fifos[i].tx_curr_get_info.fifo_len =
  464. config->tx_cfg[i].fifo_len - 1;
  465. mac_control->fifos[i].fifo_no = i;
  466. mac_control->fifos[i].nic = nic;
  467. mac_control->fifos[i].max_txds = MAX_SKB_FRAGS + 2;
  468. for (j = 0; j < page_num; j++) {
  469. int k = 0;
  470. dma_addr_t tmp_p;
  471. void *tmp_v;
  472. tmp_v = pci_alloc_consistent(nic->pdev,
  473. PAGE_SIZE, &tmp_p);
  474. if (!tmp_v) {
  475. DBG_PRINT(ERR_DBG,
  476. "pci_alloc_consistent ");
  477. DBG_PRINT(ERR_DBG, "failed for TxDL\n");
  478. return -ENOMEM;
  479. }
  480. /* If we got a zero DMA address(can happen on
  481. * certain platforms like PPC), reallocate.
  482. * Store virtual address of page we don't want,
  483. * to be freed later.
  484. */
  485. if (!tmp_p) {
  486. mac_control->zerodma_virt_addr = tmp_v;
  487. DBG_PRINT(INIT_DBG,
  488. "%s: Zero DMA address for TxDL. ", dev->name);
  489. DBG_PRINT(INIT_DBG,
  490. "Virtual address %p\n", tmp_v);
  491. tmp_v = pci_alloc_consistent(nic->pdev,
  492. PAGE_SIZE, &tmp_p);
  493. if (!tmp_v) {
  494. DBG_PRINT(ERR_DBG,
  495. "pci_alloc_consistent ");
  496. DBG_PRINT(ERR_DBG, "failed for TxDL\n");
  497. return -ENOMEM;
  498. }
  499. }
  500. while (k < lst_per_page) {
  501. int l = (j * lst_per_page) + k;
  502. if (l == config->tx_cfg[i].fifo_len)
  503. break;
  504. mac_control->fifos[i].list_info[l].list_virt_addr =
  505. tmp_v + (k * lst_size);
  506. mac_control->fifos[i].list_info[l].list_phy_addr =
  507. tmp_p + (k * lst_size);
  508. k++;
  509. }
  510. }
  511. }
  512. nic->ufo_in_band_v = kmalloc((sizeof(u64) * size), GFP_KERNEL);
  513. if (!nic->ufo_in_band_v)
  514. return -ENOMEM;
  515. memset(nic->ufo_in_band_v, 0, size);
  516. /* Allocation and initialization of RXDs in Rings */
  517. size = 0;
  518. for (i = 0; i < config->rx_ring_num; i++) {
  519. if (config->rx_cfg[i].num_rxd %
  520. (rxd_count[nic->rxd_mode] + 1)) {
  521. DBG_PRINT(ERR_DBG, "%s: RxD count of ", dev->name);
  522. DBG_PRINT(ERR_DBG, "Ring%d is not a multiple of ",
  523. i);
  524. DBG_PRINT(ERR_DBG, "RxDs per Block");
  525. return FAILURE;
  526. }
  527. size += config->rx_cfg[i].num_rxd;
  528. mac_control->rings[i].block_count =
  529. config->rx_cfg[i].num_rxd /
  530. (rxd_count[nic->rxd_mode] + 1 );
  531. mac_control->rings[i].pkt_cnt = config->rx_cfg[i].num_rxd -
  532. mac_control->rings[i].block_count;
  533. }
  534. if (nic->rxd_mode == RXD_MODE_1)
  535. size = (size * (sizeof(RxD1_t)));
  536. else
  537. size = (size * (sizeof(RxD3_t)));
  538. rx_sz = size;
  539. for (i = 0; i < config->rx_ring_num; i++) {
  540. mac_control->rings[i].rx_curr_get_info.block_index = 0;
  541. mac_control->rings[i].rx_curr_get_info.offset = 0;
  542. mac_control->rings[i].rx_curr_get_info.ring_len =
  543. config->rx_cfg[i].num_rxd - 1;
  544. mac_control->rings[i].rx_curr_put_info.block_index = 0;
  545. mac_control->rings[i].rx_curr_put_info.offset = 0;
  546. mac_control->rings[i].rx_curr_put_info.ring_len =
  547. config->rx_cfg[i].num_rxd - 1;
  548. mac_control->rings[i].nic = nic;
  549. mac_control->rings[i].ring_no = i;
  550. blk_cnt = config->rx_cfg[i].num_rxd /
  551. (rxd_count[nic->rxd_mode] + 1);
  552. /* Allocating all the Rx blocks */
  553. for (j = 0; j < blk_cnt; j++) {
  554. rx_block_info_t *rx_blocks;
  555. int l;
  556. rx_blocks = &mac_control->rings[i].rx_blocks[j];
  557. size = SIZE_OF_BLOCK; //size is always page size
  558. tmp_v_addr = pci_alloc_consistent(nic->pdev, size,
  559. &tmp_p_addr);
  560. if (tmp_v_addr == NULL) {
  561. /*
  562. * In case of failure, free_shared_mem()
  563. * is called, which should free any
  564. * memory that was alloced till the
  565. * failure happened.
  566. */
  567. rx_blocks->block_virt_addr = tmp_v_addr;
  568. return -ENOMEM;
  569. }
  570. memset(tmp_v_addr, 0, size);
  571. rx_blocks->block_virt_addr = tmp_v_addr;
  572. rx_blocks->block_dma_addr = tmp_p_addr;
  573. rx_blocks->rxds = kmalloc(sizeof(rxd_info_t)*
  574. rxd_count[nic->rxd_mode],
  575. GFP_KERNEL);
  576. for (l=0; l<rxd_count[nic->rxd_mode];l++) {
  577. rx_blocks->rxds[l].virt_addr =
  578. rx_blocks->block_virt_addr +
  579. (rxd_size[nic->rxd_mode] * l);
  580. rx_blocks->rxds[l].dma_addr =
  581. rx_blocks->block_dma_addr +
  582. (rxd_size[nic->rxd_mode] * l);
  583. }
  584. }
  585. /* Interlinking all Rx Blocks */
  586. for (j = 0; j < blk_cnt; j++) {
  587. tmp_v_addr =
  588. mac_control->rings[i].rx_blocks[j].block_virt_addr;
  589. tmp_v_addr_next =
  590. mac_control->rings[i].rx_blocks[(j + 1) %
  591. blk_cnt].block_virt_addr;
  592. tmp_p_addr =
  593. mac_control->rings[i].rx_blocks[j].block_dma_addr;
  594. tmp_p_addr_next =
  595. mac_control->rings[i].rx_blocks[(j + 1) %
  596. blk_cnt].block_dma_addr;
  597. pre_rxd_blk = (RxD_block_t *) tmp_v_addr;
  598. pre_rxd_blk->reserved_2_pNext_RxD_block =
  599. (unsigned long) tmp_v_addr_next;
  600. pre_rxd_blk->pNext_RxD_Blk_physical =
  601. (u64) tmp_p_addr_next;
  602. }
  603. }
  604. if (nic->rxd_mode >= RXD_MODE_3A) {
  605. /*
  606. * Allocation of Storages for buffer addresses in 2BUFF mode
  607. * and the buffers as well.
  608. */
  609. for (i = 0; i < config->rx_ring_num; i++) {
  610. blk_cnt = config->rx_cfg[i].num_rxd /
  611. (rxd_count[nic->rxd_mode]+ 1);
  612. mac_control->rings[i].ba =
  613. kmalloc((sizeof(buffAdd_t *) * blk_cnt),
  614. GFP_KERNEL);
  615. if (!mac_control->rings[i].ba)
  616. return -ENOMEM;
  617. for (j = 0; j < blk_cnt; j++) {
  618. int k = 0;
  619. mac_control->rings[i].ba[j] =
  620. kmalloc((sizeof(buffAdd_t) *
  621. (rxd_count[nic->rxd_mode] + 1)),
  622. GFP_KERNEL);
  623. if (!mac_control->rings[i].ba[j])
  624. return -ENOMEM;
  625. while (k != rxd_count[nic->rxd_mode]) {
  626. ba = &mac_control->rings[i].ba[j][k];
  627. ba->ba_0_org = (void *) kmalloc
  628. (BUF0_LEN + ALIGN_SIZE, GFP_KERNEL);
  629. if (!ba->ba_0_org)
  630. return -ENOMEM;
  631. tmp = (unsigned long)ba->ba_0_org;
  632. tmp += ALIGN_SIZE;
  633. tmp &= ~((unsigned long) ALIGN_SIZE);
  634. ba->ba_0 = (void *) tmp;
  635. ba->ba_1_org = (void *) kmalloc
  636. (BUF1_LEN + ALIGN_SIZE, GFP_KERNEL);
  637. if (!ba->ba_1_org)
  638. return -ENOMEM;
  639. tmp = (unsigned long) ba->ba_1_org;
  640. tmp += ALIGN_SIZE;
  641. tmp &= ~((unsigned long) ALIGN_SIZE);
  642. ba->ba_1 = (void *) tmp;
  643. k++;
  644. }
  645. }
  646. }
  647. }
  648. /* Allocation and initialization of Statistics block */
  649. size = sizeof(StatInfo_t);
  650. mac_control->stats_mem = pci_alloc_consistent
  651. (nic->pdev, size, &mac_control->stats_mem_phy);
  652. if (!mac_control->stats_mem) {
  653. /*
  654. * In case of failure, free_shared_mem() is called, which
  655. * should free any memory that was alloced till the
  656. * failure happened.
  657. */
  658. return -ENOMEM;
  659. }
  660. mac_control->stats_mem_sz = size;
  661. tmp_v_addr = mac_control->stats_mem;
  662. mac_control->stats_info = (StatInfo_t *) tmp_v_addr;
  663. memset(tmp_v_addr, 0, size);
  664. DBG_PRINT(INIT_DBG, "%s:Ring Mem PHY: 0x%llx\n", dev->name,
  665. (unsigned long long) tmp_p_addr);
  666. return SUCCESS;
  667. }
  668. /**
  669. * free_shared_mem - Free the allocated Memory
  670. * @nic: Device private variable.
  671. * Description: This function is to free all memory locations allocated by
  672. * the init_shared_mem() function and return it to the kernel.
  673. */
  674. static void free_shared_mem(struct s2io_nic *nic)
  675. {
  676. int i, j, blk_cnt, size;
  677. void *tmp_v_addr;
  678. dma_addr_t tmp_p_addr;
  679. mac_info_t *mac_control;
  680. struct config_param *config;
  681. int lst_size, lst_per_page;
  682. struct net_device *dev = nic->dev;
  683. if (!nic)
  684. return;
  685. mac_control = &nic->mac_control;
  686. config = &nic->config;
  687. lst_size = (sizeof(TxD_t) * config->max_txds);
  688. lst_per_page = PAGE_SIZE / lst_size;
  689. for (i = 0; i < config->tx_fifo_num; i++) {
  690. int page_num = TXD_MEM_PAGE_CNT(config->tx_cfg[i].fifo_len,
  691. lst_per_page);
  692. for (j = 0; j < page_num; j++) {
  693. int mem_blks = (j * lst_per_page);
  694. if (!mac_control->fifos[i].list_info)
  695. return;
  696. if (!mac_control->fifos[i].list_info[mem_blks].
  697. list_virt_addr)
  698. break;
  699. pci_free_consistent(nic->pdev, PAGE_SIZE,
  700. mac_control->fifos[i].
  701. list_info[mem_blks].
  702. list_virt_addr,
  703. mac_control->fifos[i].
  704. list_info[mem_blks].
  705. list_phy_addr);
  706. }
  707. /* If we got a zero DMA address during allocation,
  708. * free the page now
  709. */
  710. if (mac_control->zerodma_virt_addr) {
  711. pci_free_consistent(nic->pdev, PAGE_SIZE,
  712. mac_control->zerodma_virt_addr,
  713. (dma_addr_t)0);
  714. DBG_PRINT(INIT_DBG,
  715. "%s: Freeing TxDL with zero DMA addr. ",
  716. dev->name);
  717. DBG_PRINT(INIT_DBG, "Virtual address %p\n",
  718. mac_control->zerodma_virt_addr);
  719. }
  720. kfree(mac_control->fifos[i].list_info);
  721. }
  722. size = SIZE_OF_BLOCK;
  723. for (i = 0; i < config->rx_ring_num; i++) {
  724. blk_cnt = mac_control->rings[i].block_count;
  725. for (j = 0; j < blk_cnt; j++) {
  726. tmp_v_addr = mac_control->rings[i].rx_blocks[j].
  727. block_virt_addr;
  728. tmp_p_addr = mac_control->rings[i].rx_blocks[j].
  729. block_dma_addr;
  730. if (tmp_v_addr == NULL)
  731. break;
  732. pci_free_consistent(nic->pdev, size,
  733. tmp_v_addr, tmp_p_addr);
  734. kfree(mac_control->rings[i].rx_blocks[j].rxds);
  735. }
  736. }
  737. if (nic->rxd_mode >= RXD_MODE_3A) {
  738. /* Freeing buffer storage addresses in 2BUFF mode. */
  739. for (i = 0; i < config->rx_ring_num; i++) {
  740. blk_cnt = config->rx_cfg[i].num_rxd /
  741. (rxd_count[nic->rxd_mode] + 1);
  742. for (j = 0; j < blk_cnt; j++) {
  743. int k = 0;
  744. if (!mac_control->rings[i].ba[j])
  745. continue;
  746. while (k != rxd_count[nic->rxd_mode]) {
  747. buffAdd_t *ba =
  748. &mac_control->rings[i].ba[j][k];
  749. kfree(ba->ba_0_org);
  750. kfree(ba->ba_1_org);
  751. k++;
  752. }
  753. kfree(mac_control->rings[i].ba[j]);
  754. }
  755. kfree(mac_control->rings[i].ba);
  756. }
  757. }
  758. if (mac_control->stats_mem) {
  759. pci_free_consistent(nic->pdev,
  760. mac_control->stats_mem_sz,
  761. mac_control->stats_mem,
  762. mac_control->stats_mem_phy);
  763. }
  764. if (nic->ufo_in_band_v)
  765. kfree(nic->ufo_in_band_v);
  766. }
  767. /**
  768. * s2io_verify_pci_mode -
  769. */
  770. static int s2io_verify_pci_mode(nic_t *nic)
  771. {
  772. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  773. register u64 val64 = 0;
  774. int mode;
  775. val64 = readq(&bar0->pci_mode);
  776. mode = (u8)GET_PCI_MODE(val64);
  777. if ( val64 & PCI_MODE_UNKNOWN_MODE)
  778. return -1; /* Unknown PCI mode */
  779. return mode;
  780. }
  781. #define NEC_VENID 0x1033
  782. #define NEC_DEVID 0x0125
  783. static int s2io_on_nec_bridge(struct pci_dev *s2io_pdev)
  784. {
  785. struct pci_dev *tdev = NULL;
  786. while ((tdev = pci_get_device(PCI_ANY_ID, PCI_ANY_ID, tdev)) != NULL) {
  787. if (tdev->vendor == NEC_VENID && tdev->device == NEC_DEVID) {
  788. if (tdev->bus == s2io_pdev->bus->parent)
  789. pci_dev_put(tdev);
  790. return 1;
  791. }
  792. }
  793. return 0;
  794. }
  795. static int bus_speed[8] = {33, 133, 133, 200, 266, 133, 200, 266};
  796. /**
  797. * s2io_print_pci_mode -
  798. */
  799. static int s2io_print_pci_mode(nic_t *nic)
  800. {
  801. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  802. register u64 val64 = 0;
  803. int mode;
  804. struct config_param *config = &nic->config;
  805. val64 = readq(&bar0->pci_mode);
  806. mode = (u8)GET_PCI_MODE(val64);
  807. if ( val64 & PCI_MODE_UNKNOWN_MODE)
  808. return -1; /* Unknown PCI mode */
  809. config->bus_speed = bus_speed[mode];
  810. if (s2io_on_nec_bridge(nic->pdev)) {
  811. DBG_PRINT(ERR_DBG, "%s: Device is on PCI-E bus\n",
  812. nic->dev->name);
  813. return mode;
  814. }
  815. if (val64 & PCI_MODE_32_BITS) {
  816. DBG_PRINT(ERR_DBG, "%s: Device is on 32 bit ", nic->dev->name);
  817. } else {
  818. DBG_PRINT(ERR_DBG, "%s: Device is on 64 bit ", nic->dev->name);
  819. }
  820. switch(mode) {
  821. case PCI_MODE_PCI_33:
  822. DBG_PRINT(ERR_DBG, "33MHz PCI bus\n");
  823. break;
  824. case PCI_MODE_PCI_66:
  825. DBG_PRINT(ERR_DBG, "66MHz PCI bus\n");
  826. break;
  827. case PCI_MODE_PCIX_M1_66:
  828. DBG_PRINT(ERR_DBG, "66MHz PCIX(M1) bus\n");
  829. break;
  830. case PCI_MODE_PCIX_M1_100:
  831. DBG_PRINT(ERR_DBG, "100MHz PCIX(M1) bus\n");
  832. break;
  833. case PCI_MODE_PCIX_M1_133:
  834. DBG_PRINT(ERR_DBG, "133MHz PCIX(M1) bus\n");
  835. break;
  836. case PCI_MODE_PCIX_M2_66:
  837. DBG_PRINT(ERR_DBG, "133MHz PCIX(M2) bus\n");
  838. break;
  839. case PCI_MODE_PCIX_M2_100:
  840. DBG_PRINT(ERR_DBG, "200MHz PCIX(M2) bus\n");
  841. break;
  842. case PCI_MODE_PCIX_M2_133:
  843. DBG_PRINT(ERR_DBG, "266MHz PCIX(M2) bus\n");
  844. break;
  845. default:
  846. return -1; /* Unsupported bus speed */
  847. }
  848. return mode;
  849. }
  850. /**
  851. * init_nic - Initialization of hardware
  852. * @nic: device peivate variable
  853. * Description: The function sequentially configures every block
  854. * of the H/W from their reset values.
  855. * Return Value: SUCCESS on success and
  856. * '-1' on failure (endian settings incorrect).
  857. */
  858. static int init_nic(struct s2io_nic *nic)
  859. {
  860. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  861. struct net_device *dev = nic->dev;
  862. register u64 val64 = 0;
  863. void __iomem *add;
  864. u32 time;
  865. int i, j;
  866. mac_info_t *mac_control;
  867. struct config_param *config;
  868. int dtx_cnt = 0;
  869. unsigned long long mem_share;
  870. int mem_size;
  871. mac_control = &nic->mac_control;
  872. config = &nic->config;
  873. /* to set the swapper controle on the card */
  874. if(s2io_set_swapper(nic)) {
  875. DBG_PRINT(ERR_DBG,"ERROR: Setting Swapper failed\n");
  876. return -1;
  877. }
  878. /*
  879. * Herc requires EOI to be removed from reset before XGXS, so..
  880. */
  881. if (nic->device_type & XFRAME_II_DEVICE) {
  882. val64 = 0xA500000000ULL;
  883. writeq(val64, &bar0->sw_reset);
  884. msleep(500);
  885. val64 = readq(&bar0->sw_reset);
  886. }
  887. /* Remove XGXS from reset state */
  888. val64 = 0;
  889. writeq(val64, &bar0->sw_reset);
  890. msleep(500);
  891. val64 = readq(&bar0->sw_reset);
  892. /* Enable Receiving broadcasts */
  893. add = &bar0->mac_cfg;
  894. val64 = readq(&bar0->mac_cfg);
  895. val64 |= MAC_RMAC_BCAST_ENABLE;
  896. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  897. writel((u32) val64, add);
  898. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  899. writel((u32) (val64 >> 32), (add + 4));
  900. /* Read registers in all blocks */
  901. val64 = readq(&bar0->mac_int_mask);
  902. val64 = readq(&bar0->mc_int_mask);
  903. val64 = readq(&bar0->xgxs_int_mask);
  904. /* Set MTU */
  905. val64 = dev->mtu;
  906. writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
  907. if (nic->device_type & XFRAME_II_DEVICE) {
  908. while (herc_act_dtx_cfg[dtx_cnt] != END_SIGN) {
  909. SPECIAL_REG_WRITE(herc_act_dtx_cfg[dtx_cnt],
  910. &bar0->dtx_control, UF);
  911. if (dtx_cnt & 0x1)
  912. msleep(1); /* Necessary!! */
  913. dtx_cnt++;
  914. }
  915. } else {
  916. while (xena_dtx_cfg[dtx_cnt] != END_SIGN) {
  917. SPECIAL_REG_WRITE(xena_dtx_cfg[dtx_cnt],
  918. &bar0->dtx_control, UF);
  919. val64 = readq(&bar0->dtx_control);
  920. dtx_cnt++;
  921. }
  922. }
  923. /* Tx DMA Initialization */
  924. val64 = 0;
  925. writeq(val64, &bar0->tx_fifo_partition_0);
  926. writeq(val64, &bar0->tx_fifo_partition_1);
  927. writeq(val64, &bar0->tx_fifo_partition_2);
  928. writeq(val64, &bar0->tx_fifo_partition_3);
  929. for (i = 0, j = 0; i < config->tx_fifo_num; i++) {
  930. val64 |=
  931. vBIT(config->tx_cfg[i].fifo_len - 1, ((i * 32) + 19),
  932. 13) | vBIT(config->tx_cfg[i].fifo_priority,
  933. ((i * 32) + 5), 3);
  934. if (i == (config->tx_fifo_num - 1)) {
  935. if (i % 2 == 0)
  936. i++;
  937. }
  938. switch (i) {
  939. case 1:
  940. writeq(val64, &bar0->tx_fifo_partition_0);
  941. val64 = 0;
  942. break;
  943. case 3:
  944. writeq(val64, &bar0->tx_fifo_partition_1);
  945. val64 = 0;
  946. break;
  947. case 5:
  948. writeq(val64, &bar0->tx_fifo_partition_2);
  949. val64 = 0;
  950. break;
  951. case 7:
  952. writeq(val64, &bar0->tx_fifo_partition_3);
  953. break;
  954. }
  955. }
  956. /*
  957. * Disable 4 PCCs for Xena1, 2 and 3 as per H/W bug
  958. * SXE-008 TRANSMIT DMA ARBITRATION ISSUE.
  959. */
  960. if ((nic->device_type == XFRAME_I_DEVICE) &&
  961. (get_xena_rev_id(nic->pdev) < 4))
  962. writeq(PCC_ENABLE_FOUR, &bar0->pcc_enable);
  963. val64 = readq(&bar0->tx_fifo_partition_0);
  964. DBG_PRINT(INIT_DBG, "Fifo partition at: 0x%p is: 0x%llx\n",
  965. &bar0->tx_fifo_partition_0, (unsigned long long) val64);
  966. /*
  967. * Initialization of Tx_PA_CONFIG register to ignore packet
  968. * integrity checking.
  969. */
  970. val64 = readq(&bar0->tx_pa_cfg);
  971. val64 |= TX_PA_CFG_IGNORE_FRM_ERR | TX_PA_CFG_IGNORE_SNAP_OUI |
  972. TX_PA_CFG_IGNORE_LLC_CTRL | TX_PA_CFG_IGNORE_L2_ERR;
  973. writeq(val64, &bar0->tx_pa_cfg);
  974. /* Rx DMA intialization. */
  975. val64 = 0;
  976. for (i = 0; i < config->rx_ring_num; i++) {
  977. val64 |=
  978. vBIT(config->rx_cfg[i].ring_priority, (5 + (i * 8)),
  979. 3);
  980. }
  981. writeq(val64, &bar0->rx_queue_priority);
  982. /*
  983. * Allocating equal share of memory to all the
  984. * configured Rings.
  985. */
  986. val64 = 0;
  987. if (nic->device_type & XFRAME_II_DEVICE)
  988. mem_size = 32;
  989. else
  990. mem_size = 64;
  991. for (i = 0; i < config->rx_ring_num; i++) {
  992. switch (i) {
  993. case 0:
  994. mem_share = (mem_size / config->rx_ring_num +
  995. mem_size % config->rx_ring_num);
  996. val64 |= RX_QUEUE_CFG_Q0_SZ(mem_share);
  997. continue;
  998. case 1:
  999. mem_share = (mem_size / config->rx_ring_num);
  1000. val64 |= RX_QUEUE_CFG_Q1_SZ(mem_share);
  1001. continue;
  1002. case 2:
  1003. mem_share = (mem_size / config->rx_ring_num);
  1004. val64 |= RX_QUEUE_CFG_Q2_SZ(mem_share);
  1005. continue;
  1006. case 3:
  1007. mem_share = (mem_size / config->rx_ring_num);
  1008. val64 |= RX_QUEUE_CFG_Q3_SZ(mem_share);
  1009. continue;
  1010. case 4:
  1011. mem_share = (mem_size / config->rx_ring_num);
  1012. val64 |= RX_QUEUE_CFG_Q4_SZ(mem_share);
  1013. continue;
  1014. case 5:
  1015. mem_share = (mem_size / config->rx_ring_num);
  1016. val64 |= RX_QUEUE_CFG_Q5_SZ(mem_share);
  1017. continue;
  1018. case 6:
  1019. mem_share = (mem_size / config->rx_ring_num);
  1020. val64 |= RX_QUEUE_CFG_Q6_SZ(mem_share);
  1021. continue;
  1022. case 7:
  1023. mem_share = (mem_size / config->rx_ring_num);
  1024. val64 |= RX_QUEUE_CFG_Q7_SZ(mem_share);
  1025. continue;
  1026. }
  1027. }
  1028. writeq(val64, &bar0->rx_queue_cfg);
  1029. /*
  1030. * Filling Tx round robin registers
  1031. * as per the number of FIFOs
  1032. */
  1033. switch (config->tx_fifo_num) {
  1034. case 1:
  1035. val64 = 0x0000000000000000ULL;
  1036. writeq(val64, &bar0->tx_w_round_robin_0);
  1037. writeq(val64, &bar0->tx_w_round_robin_1);
  1038. writeq(val64, &bar0->tx_w_round_robin_2);
  1039. writeq(val64, &bar0->tx_w_round_robin_3);
  1040. writeq(val64, &bar0->tx_w_round_robin_4);
  1041. break;
  1042. case 2:
  1043. val64 = 0x0000010000010000ULL;
  1044. writeq(val64, &bar0->tx_w_round_robin_0);
  1045. val64 = 0x0100000100000100ULL;
  1046. writeq(val64, &bar0->tx_w_round_robin_1);
  1047. val64 = 0x0001000001000001ULL;
  1048. writeq(val64, &bar0->tx_w_round_robin_2);
  1049. val64 = 0x0000010000010000ULL;
  1050. writeq(val64, &bar0->tx_w_round_robin_3);
  1051. val64 = 0x0100000000000000ULL;
  1052. writeq(val64, &bar0->tx_w_round_robin_4);
  1053. break;
  1054. case 3:
  1055. val64 = 0x0001000102000001ULL;
  1056. writeq(val64, &bar0->tx_w_round_robin_0);
  1057. val64 = 0x0001020000010001ULL;
  1058. writeq(val64, &bar0->tx_w_round_robin_1);
  1059. val64 = 0x0200000100010200ULL;
  1060. writeq(val64, &bar0->tx_w_round_robin_2);
  1061. val64 = 0x0001000102000001ULL;
  1062. writeq(val64, &bar0->tx_w_round_robin_3);
  1063. val64 = 0x0001020000000000ULL;
  1064. writeq(val64, &bar0->tx_w_round_robin_4);
  1065. break;
  1066. case 4:
  1067. val64 = 0x0001020300010200ULL;
  1068. writeq(val64, &bar0->tx_w_round_robin_0);
  1069. val64 = 0x0100000102030001ULL;
  1070. writeq(val64, &bar0->tx_w_round_robin_1);
  1071. val64 = 0x0200010000010203ULL;
  1072. writeq(val64, &bar0->tx_w_round_robin_2);
  1073. val64 = 0x0001020001000001ULL;
  1074. writeq(val64, &bar0->tx_w_round_robin_3);
  1075. val64 = 0x0203000100000000ULL;
  1076. writeq(val64, &bar0->tx_w_round_robin_4);
  1077. break;
  1078. case 5:
  1079. val64 = 0x0001000203000102ULL;
  1080. writeq(val64, &bar0->tx_w_round_robin_0);
  1081. val64 = 0x0001020001030004ULL;
  1082. writeq(val64, &bar0->tx_w_round_robin_1);
  1083. val64 = 0x0001000203000102ULL;
  1084. writeq(val64, &bar0->tx_w_round_robin_2);
  1085. val64 = 0x0001020001030004ULL;
  1086. writeq(val64, &bar0->tx_w_round_robin_3);
  1087. val64 = 0x0001000000000000ULL;
  1088. writeq(val64, &bar0->tx_w_round_robin_4);
  1089. break;
  1090. case 6:
  1091. val64 = 0x0001020304000102ULL;
  1092. writeq(val64, &bar0->tx_w_round_robin_0);
  1093. val64 = 0x0304050001020001ULL;
  1094. writeq(val64, &bar0->tx_w_round_robin_1);
  1095. val64 = 0x0203000100000102ULL;
  1096. writeq(val64, &bar0->tx_w_round_robin_2);
  1097. val64 = 0x0304000102030405ULL;
  1098. writeq(val64, &bar0->tx_w_round_robin_3);
  1099. val64 = 0x0001000200000000ULL;
  1100. writeq(val64, &bar0->tx_w_round_robin_4);
  1101. break;
  1102. case 7:
  1103. val64 = 0x0001020001020300ULL;
  1104. writeq(val64, &bar0->tx_w_round_robin_0);
  1105. val64 = 0x0102030400010203ULL;
  1106. writeq(val64, &bar0->tx_w_round_robin_1);
  1107. val64 = 0x0405060001020001ULL;
  1108. writeq(val64, &bar0->tx_w_round_robin_2);
  1109. val64 = 0x0304050000010200ULL;
  1110. writeq(val64, &bar0->tx_w_round_robin_3);
  1111. val64 = 0x0102030000000000ULL;
  1112. writeq(val64, &bar0->tx_w_round_robin_4);
  1113. break;
  1114. case 8:
  1115. val64 = 0x0001020300040105ULL;
  1116. writeq(val64, &bar0->tx_w_round_robin_0);
  1117. val64 = 0x0200030106000204ULL;
  1118. writeq(val64, &bar0->tx_w_round_robin_1);
  1119. val64 = 0x0103000502010007ULL;
  1120. writeq(val64, &bar0->tx_w_round_robin_2);
  1121. val64 = 0x0304010002060500ULL;
  1122. writeq(val64, &bar0->tx_w_round_robin_3);
  1123. val64 = 0x0103020400000000ULL;
  1124. writeq(val64, &bar0->tx_w_round_robin_4);
  1125. break;
  1126. }
  1127. /* Enable all configured Tx FIFO partitions */
  1128. val64 = readq(&bar0->tx_fifo_partition_0);
  1129. val64 |= (TX_FIFO_PARTITION_EN);
  1130. writeq(val64, &bar0->tx_fifo_partition_0);
  1131. /* Filling the Rx round robin registers as per the
  1132. * number of Rings and steering based on QoS.
  1133. */
  1134. switch (config->rx_ring_num) {
  1135. case 1:
  1136. val64 = 0x8080808080808080ULL;
  1137. writeq(val64, &bar0->rts_qos_steering);
  1138. break;
  1139. case 2:
  1140. val64 = 0x0000010000010000ULL;
  1141. writeq(val64, &bar0->rx_w_round_robin_0);
  1142. val64 = 0x0100000100000100ULL;
  1143. writeq(val64, &bar0->rx_w_round_robin_1);
  1144. val64 = 0x0001000001000001ULL;
  1145. writeq(val64, &bar0->rx_w_round_robin_2);
  1146. val64 = 0x0000010000010000ULL;
  1147. writeq(val64, &bar0->rx_w_round_robin_3);
  1148. val64 = 0x0100000000000000ULL;
  1149. writeq(val64, &bar0->rx_w_round_robin_4);
  1150. val64 = 0x8080808040404040ULL;
  1151. writeq(val64, &bar0->rts_qos_steering);
  1152. break;
  1153. case 3:
  1154. val64 = 0x0001000102000001ULL;
  1155. writeq(val64, &bar0->rx_w_round_robin_0);
  1156. val64 = 0x0001020000010001ULL;
  1157. writeq(val64, &bar0->rx_w_round_robin_1);
  1158. val64 = 0x0200000100010200ULL;
  1159. writeq(val64, &bar0->rx_w_round_robin_2);
  1160. val64 = 0x0001000102000001ULL;
  1161. writeq(val64, &bar0->rx_w_round_robin_3);
  1162. val64 = 0x0001020000000000ULL;
  1163. writeq(val64, &bar0->rx_w_round_robin_4);
  1164. val64 = 0x8080804040402020ULL;
  1165. writeq(val64, &bar0->rts_qos_steering);
  1166. break;
  1167. case 4:
  1168. val64 = 0x0001020300010200ULL;
  1169. writeq(val64, &bar0->rx_w_round_robin_0);
  1170. val64 = 0x0100000102030001ULL;
  1171. writeq(val64, &bar0->rx_w_round_robin_1);
  1172. val64 = 0x0200010000010203ULL;
  1173. writeq(val64, &bar0->rx_w_round_robin_2);
  1174. val64 = 0x0001020001000001ULL;
  1175. writeq(val64, &bar0->rx_w_round_robin_3);
  1176. val64 = 0x0203000100000000ULL;
  1177. writeq(val64, &bar0->rx_w_round_robin_4);
  1178. val64 = 0x8080404020201010ULL;
  1179. writeq(val64, &bar0->rts_qos_steering);
  1180. break;
  1181. case 5:
  1182. val64 = 0x0001000203000102ULL;
  1183. writeq(val64, &bar0->rx_w_round_robin_0);
  1184. val64 = 0x0001020001030004ULL;
  1185. writeq(val64, &bar0->rx_w_round_robin_1);
  1186. val64 = 0x0001000203000102ULL;
  1187. writeq(val64, &bar0->rx_w_round_robin_2);
  1188. val64 = 0x0001020001030004ULL;
  1189. writeq(val64, &bar0->rx_w_round_robin_3);
  1190. val64 = 0x0001000000000000ULL;
  1191. writeq(val64, &bar0->rx_w_round_robin_4);
  1192. val64 = 0x8080404020201008ULL;
  1193. writeq(val64, &bar0->rts_qos_steering);
  1194. break;
  1195. case 6:
  1196. val64 = 0x0001020304000102ULL;
  1197. writeq(val64, &bar0->rx_w_round_robin_0);
  1198. val64 = 0x0304050001020001ULL;
  1199. writeq(val64, &bar0->rx_w_round_robin_1);
  1200. val64 = 0x0203000100000102ULL;
  1201. writeq(val64, &bar0->rx_w_round_robin_2);
  1202. val64 = 0x0304000102030405ULL;
  1203. writeq(val64, &bar0->rx_w_round_robin_3);
  1204. val64 = 0x0001000200000000ULL;
  1205. writeq(val64, &bar0->rx_w_round_robin_4);
  1206. val64 = 0x8080404020100804ULL;
  1207. writeq(val64, &bar0->rts_qos_steering);
  1208. break;
  1209. case 7:
  1210. val64 = 0x0001020001020300ULL;
  1211. writeq(val64, &bar0->rx_w_round_robin_0);
  1212. val64 = 0x0102030400010203ULL;
  1213. writeq(val64, &bar0->rx_w_round_robin_1);
  1214. val64 = 0x0405060001020001ULL;
  1215. writeq(val64, &bar0->rx_w_round_robin_2);
  1216. val64 = 0x0304050000010200ULL;
  1217. writeq(val64, &bar0->rx_w_round_robin_3);
  1218. val64 = 0x0102030000000000ULL;
  1219. writeq(val64, &bar0->rx_w_round_robin_4);
  1220. val64 = 0x8080402010080402ULL;
  1221. writeq(val64, &bar0->rts_qos_steering);
  1222. break;
  1223. case 8:
  1224. val64 = 0x0001020300040105ULL;
  1225. writeq(val64, &bar0->rx_w_round_robin_0);
  1226. val64 = 0x0200030106000204ULL;
  1227. writeq(val64, &bar0->rx_w_round_robin_1);
  1228. val64 = 0x0103000502010007ULL;
  1229. writeq(val64, &bar0->rx_w_round_robin_2);
  1230. val64 = 0x0304010002060500ULL;
  1231. writeq(val64, &bar0->rx_w_round_robin_3);
  1232. val64 = 0x0103020400000000ULL;
  1233. writeq(val64, &bar0->rx_w_round_robin_4);
  1234. val64 = 0x8040201008040201ULL;
  1235. writeq(val64, &bar0->rts_qos_steering);
  1236. break;
  1237. }
  1238. /* UDP Fix */
  1239. val64 = 0;
  1240. for (i = 0; i < 8; i++)
  1241. writeq(val64, &bar0->rts_frm_len_n[i]);
  1242. /* Set the default rts frame length for the rings configured */
  1243. val64 = MAC_RTS_FRM_LEN_SET(dev->mtu+22);
  1244. for (i = 0 ; i < config->rx_ring_num ; i++)
  1245. writeq(val64, &bar0->rts_frm_len_n[i]);
  1246. /* Set the frame length for the configured rings
  1247. * desired by the user
  1248. */
  1249. for (i = 0; i < config->rx_ring_num; i++) {
  1250. /* If rts_frm_len[i] == 0 then it is assumed that user not
  1251. * specified frame length steering.
  1252. * If the user provides the frame length then program
  1253. * the rts_frm_len register for those values or else
  1254. * leave it as it is.
  1255. */
  1256. if (rts_frm_len[i] != 0) {
  1257. writeq(MAC_RTS_FRM_LEN_SET(rts_frm_len[i]),
  1258. &bar0->rts_frm_len_n[i]);
  1259. }
  1260. }
  1261. /* Program statistics memory */
  1262. writeq(mac_control->stats_mem_phy, &bar0->stat_addr);
  1263. if (nic->device_type == XFRAME_II_DEVICE) {
  1264. val64 = STAT_BC(0x320);
  1265. writeq(val64, &bar0->stat_byte_cnt);
  1266. }
  1267. /*
  1268. * Initializing the sampling rate for the device to calculate the
  1269. * bandwidth utilization.
  1270. */
  1271. val64 = MAC_TX_LINK_UTIL_VAL(tmac_util_period) |
  1272. MAC_RX_LINK_UTIL_VAL(rmac_util_period);
  1273. writeq(val64, &bar0->mac_link_util);
  1274. /*
  1275. * Initializing the Transmit and Receive Traffic Interrupt
  1276. * Scheme.
  1277. */
  1278. /*
  1279. * TTI Initialization. Default Tx timer gets us about
  1280. * 250 interrupts per sec. Continuous interrupts are enabled
  1281. * by default.
  1282. */
  1283. if (nic->device_type == XFRAME_II_DEVICE) {
  1284. int count = (nic->config.bus_speed * 125)/2;
  1285. val64 = TTI_DATA1_MEM_TX_TIMER_VAL(count);
  1286. } else {
  1287. val64 = TTI_DATA1_MEM_TX_TIMER_VAL(0x2078);
  1288. }
  1289. val64 |= TTI_DATA1_MEM_TX_URNG_A(0xA) |
  1290. TTI_DATA1_MEM_TX_URNG_B(0x10) |
  1291. TTI_DATA1_MEM_TX_URNG_C(0x30) | TTI_DATA1_MEM_TX_TIMER_AC_EN;
  1292. if (use_continuous_tx_intrs)
  1293. val64 |= TTI_DATA1_MEM_TX_TIMER_CI_EN;
  1294. writeq(val64, &bar0->tti_data1_mem);
  1295. val64 = TTI_DATA2_MEM_TX_UFC_A(0x10) |
  1296. TTI_DATA2_MEM_TX_UFC_B(0x20) |
  1297. TTI_DATA2_MEM_TX_UFC_C(0x70) | TTI_DATA2_MEM_TX_UFC_D(0x80);
  1298. writeq(val64, &bar0->tti_data2_mem);
  1299. val64 = TTI_CMD_MEM_WE | TTI_CMD_MEM_STROBE_NEW_CMD;
  1300. writeq(val64, &bar0->tti_command_mem);
  1301. /*
  1302. * Once the operation completes, the Strobe bit of the command
  1303. * register will be reset. We poll for this particular condition
  1304. * We wait for a maximum of 500ms for the operation to complete,
  1305. * if it's not complete by then we return error.
  1306. */
  1307. time = 0;
  1308. while (TRUE) {
  1309. val64 = readq(&bar0->tti_command_mem);
  1310. if (!(val64 & TTI_CMD_MEM_STROBE_NEW_CMD)) {
  1311. break;
  1312. }
  1313. if (time > 10) {
  1314. DBG_PRINT(ERR_DBG, "%s: TTI init Failed\n",
  1315. dev->name);
  1316. return -1;
  1317. }
  1318. msleep(50);
  1319. time++;
  1320. }
  1321. if (nic->config.bimodal) {
  1322. int k = 0;
  1323. for (k = 0; k < config->rx_ring_num; k++) {
  1324. val64 = TTI_CMD_MEM_WE | TTI_CMD_MEM_STROBE_NEW_CMD;
  1325. val64 |= TTI_CMD_MEM_OFFSET(0x38+k);
  1326. writeq(val64, &bar0->tti_command_mem);
  1327. /*
  1328. * Once the operation completes, the Strobe bit of the command
  1329. * register will be reset. We poll for this particular condition
  1330. * We wait for a maximum of 500ms for the operation to complete,
  1331. * if it's not complete by then we return error.
  1332. */
  1333. time = 0;
  1334. while (TRUE) {
  1335. val64 = readq(&bar0->tti_command_mem);
  1336. if (!(val64 & TTI_CMD_MEM_STROBE_NEW_CMD)) {
  1337. break;
  1338. }
  1339. if (time > 10) {
  1340. DBG_PRINT(ERR_DBG,
  1341. "%s: TTI init Failed\n",
  1342. dev->name);
  1343. return -1;
  1344. }
  1345. time++;
  1346. msleep(50);
  1347. }
  1348. }
  1349. } else {
  1350. /* RTI Initialization */
  1351. if (nic->device_type == XFRAME_II_DEVICE) {
  1352. /*
  1353. * Programmed to generate Apprx 500 Intrs per
  1354. * second
  1355. */
  1356. int count = (nic->config.bus_speed * 125)/4;
  1357. val64 = RTI_DATA1_MEM_RX_TIMER_VAL(count);
  1358. } else {
  1359. val64 = RTI_DATA1_MEM_RX_TIMER_VAL(0xFFF);
  1360. }
  1361. val64 |= RTI_DATA1_MEM_RX_URNG_A(0xA) |
  1362. RTI_DATA1_MEM_RX_URNG_B(0x10) |
  1363. RTI_DATA1_MEM_RX_URNG_C(0x30) | RTI_DATA1_MEM_RX_TIMER_AC_EN;
  1364. writeq(val64, &bar0->rti_data1_mem);
  1365. val64 = RTI_DATA2_MEM_RX_UFC_A(0x1) |
  1366. RTI_DATA2_MEM_RX_UFC_B(0x2) ;
  1367. if (nic->intr_type == MSI_X)
  1368. val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x20) | \
  1369. RTI_DATA2_MEM_RX_UFC_D(0x40));
  1370. else
  1371. val64 |= (RTI_DATA2_MEM_RX_UFC_C(0x40) | \
  1372. RTI_DATA2_MEM_RX_UFC_D(0x80));
  1373. writeq(val64, &bar0->rti_data2_mem);
  1374. for (i = 0; i < config->rx_ring_num; i++) {
  1375. val64 = RTI_CMD_MEM_WE | RTI_CMD_MEM_STROBE_NEW_CMD
  1376. | RTI_CMD_MEM_OFFSET(i);
  1377. writeq(val64, &bar0->rti_command_mem);
  1378. /*
  1379. * Once the operation completes, the Strobe bit of the
  1380. * command register will be reset. We poll for this
  1381. * particular condition. We wait for a maximum of 500ms
  1382. * for the operation to complete, if it's not complete
  1383. * by then we return error.
  1384. */
  1385. time = 0;
  1386. while (TRUE) {
  1387. val64 = readq(&bar0->rti_command_mem);
  1388. if (!(val64 & RTI_CMD_MEM_STROBE_NEW_CMD)) {
  1389. break;
  1390. }
  1391. if (time > 10) {
  1392. DBG_PRINT(ERR_DBG, "%s: RTI init Failed\n",
  1393. dev->name);
  1394. return -1;
  1395. }
  1396. time++;
  1397. msleep(50);
  1398. }
  1399. }
  1400. }
  1401. /*
  1402. * Initializing proper values as Pause threshold into all
  1403. * the 8 Queues on Rx side.
  1404. */
  1405. writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q0q3);
  1406. writeq(0xffbbffbbffbbffbbULL, &bar0->mc_pause_thresh_q4q7);
  1407. /* Disable RMAC PAD STRIPPING */
  1408. add = &bar0->mac_cfg;
  1409. val64 = readq(&bar0->mac_cfg);
  1410. val64 &= ~(MAC_CFG_RMAC_STRIP_PAD);
  1411. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1412. writel((u32) (val64), add);
  1413. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1414. writel((u32) (val64 >> 32), (add + 4));
  1415. val64 = readq(&bar0->mac_cfg);
  1416. /* Enable FCS stripping by adapter */
  1417. add = &bar0->mac_cfg;
  1418. val64 = readq(&bar0->mac_cfg);
  1419. val64 |= MAC_CFG_RMAC_STRIP_FCS;
  1420. if (nic->device_type == XFRAME_II_DEVICE)
  1421. writeq(val64, &bar0->mac_cfg);
  1422. else {
  1423. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1424. writel((u32) (val64), add);
  1425. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  1426. writel((u32) (val64 >> 32), (add + 4));
  1427. }
  1428. /*
  1429. * Set the time value to be inserted in the pause frame
  1430. * generated by xena.
  1431. */
  1432. val64 = readq(&bar0->rmac_pause_cfg);
  1433. val64 &= ~(RMAC_PAUSE_HG_PTIME(0xffff));
  1434. val64 |= RMAC_PAUSE_HG_PTIME(nic->mac_control.rmac_pause_time);
  1435. writeq(val64, &bar0->rmac_pause_cfg);
  1436. /*
  1437. * Set the Threshold Limit for Generating the pause frame
  1438. * If the amount of data in any Queue exceeds ratio of
  1439. * (mac_control.mc_pause_threshold_q0q3 or q4q7)/256
  1440. * pause frame is generated
  1441. */
  1442. val64 = 0;
  1443. for (i = 0; i < 4; i++) {
  1444. val64 |=
  1445. (((u64) 0xFF00 | nic->mac_control.
  1446. mc_pause_threshold_q0q3)
  1447. << (i * 2 * 8));
  1448. }
  1449. writeq(val64, &bar0->mc_pause_thresh_q0q3);
  1450. val64 = 0;
  1451. for (i = 0; i < 4; i++) {
  1452. val64 |=
  1453. (((u64) 0xFF00 | nic->mac_control.
  1454. mc_pause_threshold_q4q7)
  1455. << (i * 2 * 8));
  1456. }
  1457. writeq(val64, &bar0->mc_pause_thresh_q4q7);
  1458. /*
  1459. * TxDMA will stop Read request if the number of read split has
  1460. * exceeded the limit pointed by shared_splits
  1461. */
  1462. val64 = readq(&bar0->pic_control);
  1463. val64 |= PIC_CNTL_SHARED_SPLITS(shared_splits);
  1464. writeq(val64, &bar0->pic_control);
  1465. if (nic->config.bus_speed == 266) {
  1466. writeq(TXREQTO_VAL(0x7f) | TXREQTO_EN, &bar0->txreqtimeout);
  1467. writeq(0x0, &bar0->read_retry_delay);
  1468. writeq(0x0, &bar0->write_retry_delay);
  1469. }
  1470. /*
  1471. * Programming the Herc to split every write transaction
  1472. * that does not start on an ADB to reduce disconnects.
  1473. */
  1474. if (nic->device_type == XFRAME_II_DEVICE) {
  1475. val64 = EXT_REQ_EN | MISC_LINK_STABILITY_PRD(3);
  1476. writeq(val64, &bar0->misc_control);
  1477. val64 = readq(&bar0->pic_control2);
  1478. val64 &= ~(BIT(13)|BIT(14)|BIT(15));
  1479. writeq(val64, &bar0->pic_control2);
  1480. }
  1481. if (strstr(nic->product_name, "CX4")) {
  1482. val64 = TMAC_AVG_IPG(0x17);
  1483. writeq(val64, &bar0->tmac_avg_ipg);
  1484. }
  1485. return SUCCESS;
  1486. }
  1487. #define LINK_UP_DOWN_INTERRUPT 1
  1488. #define MAC_RMAC_ERR_TIMER 2
  1489. static int s2io_link_fault_indication(nic_t *nic)
  1490. {
  1491. if (nic->intr_type != INTA)
  1492. return MAC_RMAC_ERR_TIMER;
  1493. if (nic->device_type == XFRAME_II_DEVICE)
  1494. return LINK_UP_DOWN_INTERRUPT;
  1495. else
  1496. return MAC_RMAC_ERR_TIMER;
  1497. }
  1498. /**
  1499. * en_dis_able_nic_intrs - Enable or Disable the interrupts
  1500. * @nic: device private variable,
  1501. * @mask: A mask indicating which Intr block must be modified and,
  1502. * @flag: A flag indicating whether to enable or disable the Intrs.
  1503. * Description: This function will either disable or enable the interrupts
  1504. * depending on the flag argument. The mask argument can be used to
  1505. * enable/disable any Intr block.
  1506. * Return Value: NONE.
  1507. */
  1508. static void en_dis_able_nic_intrs(struct s2io_nic *nic, u16 mask, int flag)
  1509. {
  1510. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  1511. register u64 val64 = 0, temp64 = 0;
  1512. /* Top level interrupt classification */
  1513. /* PIC Interrupts */
  1514. if ((mask & (TX_PIC_INTR | RX_PIC_INTR))) {
  1515. /* Enable PIC Intrs in the general intr mask register */
  1516. val64 = TXPIC_INT_M | PIC_RX_INT_M;
  1517. if (flag == ENABLE_INTRS) {
  1518. temp64 = readq(&bar0->general_int_mask);
  1519. temp64 &= ~((u64) val64);
  1520. writeq(temp64, &bar0->general_int_mask);
  1521. /*
  1522. * If Hercules adapter enable GPIO otherwise
  1523. * disable all PCIX, Flash, MDIO, IIC and GPIO
  1524. * interrupts for now.
  1525. * TODO
  1526. */
  1527. if (s2io_link_fault_indication(nic) ==
  1528. LINK_UP_DOWN_INTERRUPT ) {
  1529. temp64 = readq(&bar0->pic_int_mask);
  1530. temp64 &= ~((u64) PIC_INT_GPIO);
  1531. writeq(temp64, &bar0->pic_int_mask);
  1532. temp64 = readq(&bar0->gpio_int_mask);
  1533. temp64 &= ~((u64) GPIO_INT_MASK_LINK_UP);
  1534. writeq(temp64, &bar0->gpio_int_mask);
  1535. } else {
  1536. writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
  1537. }
  1538. /*
  1539. * No MSI Support is available presently, so TTI and
  1540. * RTI interrupts are also disabled.
  1541. */
  1542. } else if (flag == DISABLE_INTRS) {
  1543. /*
  1544. * Disable PIC Intrs in the general
  1545. * intr mask register
  1546. */
  1547. writeq(DISABLE_ALL_INTRS, &bar0->pic_int_mask);
  1548. temp64 = readq(&bar0->general_int_mask);
  1549. val64 |= temp64;
  1550. writeq(val64, &bar0->general_int_mask);
  1551. }
  1552. }
  1553. /* DMA Interrupts */
  1554. /* Enabling/Disabling Tx DMA interrupts */
  1555. if (mask & TX_DMA_INTR) {
  1556. /* Enable TxDMA Intrs in the general intr mask register */
  1557. val64 = TXDMA_INT_M;
  1558. if (flag == ENABLE_INTRS) {
  1559. temp64 = readq(&bar0->general_int_mask);
  1560. temp64 &= ~((u64) val64);
  1561. writeq(temp64, &bar0->general_int_mask);
  1562. /*
  1563. * Keep all interrupts other than PFC interrupt
  1564. * and PCC interrupt disabled in DMA level.
  1565. */
  1566. val64 = DISABLE_ALL_INTRS & ~(TXDMA_PFC_INT_M |
  1567. TXDMA_PCC_INT_M);
  1568. writeq(val64, &bar0->txdma_int_mask);
  1569. /*
  1570. * Enable only the MISC error 1 interrupt in PFC block
  1571. */
  1572. val64 = DISABLE_ALL_INTRS & (~PFC_MISC_ERR_1);
  1573. writeq(val64, &bar0->pfc_err_mask);
  1574. /*
  1575. * Enable only the FB_ECC error interrupt in PCC block
  1576. */
  1577. val64 = DISABLE_ALL_INTRS & (~PCC_FB_ECC_ERR);
  1578. writeq(val64, &bar0->pcc_err_mask);
  1579. } else if (flag == DISABLE_INTRS) {
  1580. /*
  1581. * Disable TxDMA Intrs in the general intr mask
  1582. * register
  1583. */
  1584. writeq(DISABLE_ALL_INTRS, &bar0->txdma_int_mask);
  1585. writeq(DISABLE_ALL_INTRS, &bar0->pfc_err_mask);
  1586. temp64 = readq(&bar0->general_int_mask);
  1587. val64 |= temp64;
  1588. writeq(val64, &bar0->general_int_mask);
  1589. }
  1590. }
  1591. /* Enabling/Disabling Rx DMA interrupts */
  1592. if (mask & RX_DMA_INTR) {
  1593. /* Enable RxDMA Intrs in the general intr mask register */
  1594. val64 = RXDMA_INT_M;
  1595. if (flag == ENABLE_INTRS) {
  1596. temp64 = readq(&bar0->general_int_mask);
  1597. temp64 &= ~((u64) val64);
  1598. writeq(temp64, &bar0->general_int_mask);
  1599. /*
  1600. * All RxDMA block interrupts are disabled for now
  1601. * TODO
  1602. */
  1603. writeq(DISABLE_ALL_INTRS, &bar0->rxdma_int_mask);
  1604. } else if (flag == DISABLE_INTRS) {
  1605. /*
  1606. * Disable RxDMA Intrs in the general intr mask
  1607. * register
  1608. */
  1609. writeq(DISABLE_ALL_INTRS, &bar0->rxdma_int_mask);
  1610. temp64 = readq(&bar0->general_int_mask);
  1611. val64 |= temp64;
  1612. writeq(val64, &bar0->general_int_mask);
  1613. }
  1614. }
  1615. /* MAC Interrupts */
  1616. /* Enabling/Disabling MAC interrupts */
  1617. if (mask & (TX_MAC_INTR | RX_MAC_INTR)) {
  1618. val64 = TXMAC_INT_M | RXMAC_INT_M;
  1619. if (flag == ENABLE_INTRS) {
  1620. temp64 = readq(&bar0->general_int_mask);
  1621. temp64 &= ~((u64) val64);
  1622. writeq(temp64, &bar0->general_int_mask);
  1623. /*
  1624. * All MAC block error interrupts are disabled for now
  1625. * TODO
  1626. */
  1627. } else if (flag == DISABLE_INTRS) {
  1628. /*
  1629. * Disable MAC Intrs in the general intr mask register
  1630. */
  1631. writeq(DISABLE_ALL_INTRS, &bar0->mac_int_mask);
  1632. writeq(DISABLE_ALL_INTRS,
  1633. &bar0->mac_rmac_err_mask);
  1634. temp64 = readq(&bar0->general_int_mask);
  1635. val64 |= temp64;
  1636. writeq(val64, &bar0->general_int_mask);
  1637. }
  1638. }
  1639. /* XGXS Interrupts */
  1640. if (mask & (TX_XGXS_INTR | RX_XGXS_INTR)) {
  1641. val64 = TXXGXS_INT_M | RXXGXS_INT_M;
  1642. if (flag == ENABLE_INTRS) {
  1643. temp64 = readq(&bar0->general_int_mask);
  1644. temp64 &= ~((u64) val64);
  1645. writeq(temp64, &bar0->general_int_mask);
  1646. /*
  1647. * All XGXS block error interrupts are disabled for now
  1648. * TODO
  1649. */
  1650. writeq(DISABLE_ALL_INTRS, &bar0->xgxs_int_mask);
  1651. } else if (flag == DISABLE_INTRS) {
  1652. /*
  1653. * Disable MC Intrs in the general intr mask register
  1654. */
  1655. writeq(DISABLE_ALL_INTRS, &bar0->xgxs_int_mask);
  1656. temp64 = readq(&bar0->general_int_mask);
  1657. val64 |= temp64;
  1658. writeq(val64, &bar0->general_int_mask);
  1659. }
  1660. }
  1661. /* Memory Controller(MC) interrupts */
  1662. if (mask & MC_INTR) {
  1663. val64 = MC_INT_M;
  1664. if (flag == ENABLE_INTRS) {
  1665. temp64 = readq(&bar0->general_int_mask);
  1666. temp64 &= ~((u64) val64);
  1667. writeq(temp64, &bar0->general_int_mask);
  1668. /*
  1669. * Enable all MC Intrs.
  1670. */
  1671. writeq(0x0, &bar0->mc_int_mask);
  1672. writeq(0x0, &bar0->mc_err_mask);
  1673. } else if (flag == DISABLE_INTRS) {
  1674. /*
  1675. * Disable MC Intrs in the general intr mask register
  1676. */
  1677. writeq(DISABLE_ALL_INTRS, &bar0->mc_int_mask);
  1678. temp64 = readq(&bar0->general_int_mask);
  1679. val64 |= temp64;
  1680. writeq(val64, &bar0->general_int_mask);
  1681. }
  1682. }
  1683. /* Tx traffic interrupts */
  1684. if (mask & TX_TRAFFIC_INTR) {
  1685. val64 = TXTRAFFIC_INT_M;
  1686. if (flag == ENABLE_INTRS) {
  1687. temp64 = readq(&bar0->general_int_mask);
  1688. temp64 &= ~((u64) val64);
  1689. writeq(temp64, &bar0->general_int_mask);
  1690. /*
  1691. * Enable all the Tx side interrupts
  1692. * writing 0 Enables all 64 TX interrupt levels
  1693. */
  1694. writeq(0x0, &bar0->tx_traffic_mask);
  1695. } else if (flag == DISABLE_INTRS) {
  1696. /*
  1697. * Disable Tx Traffic Intrs in the general intr mask
  1698. * register.
  1699. */
  1700. writeq(DISABLE_ALL_INTRS, &bar0->tx_traffic_mask);
  1701. temp64 = readq(&bar0->general_int_mask);
  1702. val64 |= temp64;
  1703. writeq(val64, &bar0->general_int_mask);
  1704. }
  1705. }
  1706. /* Rx traffic interrupts */
  1707. if (mask & RX_TRAFFIC_INTR) {
  1708. val64 = RXTRAFFIC_INT_M;
  1709. if (flag == ENABLE_INTRS) {
  1710. temp64 = readq(&bar0->general_int_mask);
  1711. temp64 &= ~((u64) val64);
  1712. writeq(temp64, &bar0->general_int_mask);
  1713. /* writing 0 Enables all 8 RX interrupt levels */
  1714. writeq(0x0, &bar0->rx_traffic_mask);
  1715. } else if (flag == DISABLE_INTRS) {
  1716. /*
  1717. * Disable Rx Traffic Intrs in the general intr mask
  1718. * register.
  1719. */
  1720. writeq(DISABLE_ALL_INTRS, &bar0->rx_traffic_mask);
  1721. temp64 = readq(&bar0->general_int_mask);
  1722. val64 |= temp64;
  1723. writeq(val64, &bar0->general_int_mask);
  1724. }
  1725. }
  1726. }
  1727. static int check_prc_pcc_state(u64 val64, int flag, int rev_id, int herc)
  1728. {
  1729. int ret = 0;
  1730. if (flag == FALSE) {
  1731. if ((!herc && (rev_id >= 4)) || herc) {
  1732. if (!(val64 & ADAPTER_STATUS_RMAC_PCC_IDLE) &&
  1733. ((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
  1734. ADAPTER_STATUS_RC_PRC_QUIESCENT)) {
  1735. ret = 1;
  1736. }
  1737. }else {
  1738. if (!(val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE) &&
  1739. ((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
  1740. ADAPTER_STATUS_RC_PRC_QUIESCENT)) {
  1741. ret = 1;
  1742. }
  1743. }
  1744. } else {
  1745. if ((!herc && (rev_id >= 4)) || herc) {
  1746. if (((val64 & ADAPTER_STATUS_RMAC_PCC_IDLE) ==
  1747. ADAPTER_STATUS_RMAC_PCC_IDLE) &&
  1748. (!(val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ||
  1749. ((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
  1750. ADAPTER_STATUS_RC_PRC_QUIESCENT))) {
  1751. ret = 1;
  1752. }
  1753. } else {
  1754. if (((val64 & ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE) ==
  1755. ADAPTER_STATUS_RMAC_PCC_FOUR_IDLE) &&
  1756. (!(val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ||
  1757. ((val64 & ADAPTER_STATUS_RC_PRC_QUIESCENT) ==
  1758. ADAPTER_STATUS_RC_PRC_QUIESCENT))) {
  1759. ret = 1;
  1760. }
  1761. }
  1762. }
  1763. return ret;
  1764. }
  1765. /**
  1766. * verify_xena_quiescence - Checks whether the H/W is ready
  1767. * @val64 : Value read from adapter status register.
  1768. * @flag : indicates if the adapter enable bit was ever written once
  1769. * before.
  1770. * Description: Returns whether the H/W is ready to go or not. Depending
  1771. * on whether adapter enable bit was written or not the comparison
  1772. * differs and the calling function passes the input argument flag to
  1773. * indicate this.
  1774. * Return: 1 If xena is quiescence
  1775. * 0 If Xena is not quiescence
  1776. */
  1777. static int verify_xena_quiescence(nic_t *sp, u64 val64, int flag)
  1778. {
  1779. int ret = 0, herc;
  1780. u64 tmp64 = ~((u64) val64);
  1781. int rev_id = get_xena_rev_id(sp->pdev);
  1782. herc = (sp->device_type == XFRAME_II_DEVICE);
  1783. if (!
  1784. (tmp64 &
  1785. (ADAPTER_STATUS_TDMA_READY | ADAPTER_STATUS_RDMA_READY |
  1786. ADAPTER_STATUS_PFC_READY | ADAPTER_STATUS_TMAC_BUF_EMPTY |
  1787. ADAPTER_STATUS_PIC_QUIESCENT | ADAPTER_STATUS_MC_DRAM_READY |
  1788. ADAPTER_STATUS_MC_QUEUES_READY | ADAPTER_STATUS_M_PLL_LOCK |
  1789. ADAPTER_STATUS_P_PLL_LOCK))) {
  1790. ret = check_prc_pcc_state(val64, flag, rev_id, herc);
  1791. }
  1792. return ret;
  1793. }
  1794. /**
  1795. * fix_mac_address - Fix for Mac addr problem on Alpha platforms
  1796. * @sp: Pointer to device specifc structure
  1797. * Description :
  1798. * New procedure to clear mac address reading problems on Alpha platforms
  1799. *
  1800. */
  1801. static void fix_mac_address(nic_t * sp)
  1802. {
  1803. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  1804. u64 val64;
  1805. int i = 0;
  1806. while (fix_mac[i] != END_SIGN) {
  1807. writeq(fix_mac[i++], &bar0->gpio_control);
  1808. udelay(10);
  1809. val64 = readq(&bar0->gpio_control);
  1810. }
  1811. }
  1812. /**
  1813. * start_nic - Turns the device on
  1814. * @nic : device private variable.
  1815. * Description:
  1816. * This function actually turns the device on. Before this function is
  1817. * called,all Registers are configured from their reset states
  1818. * and shared memory is allocated but the NIC is still quiescent. On
  1819. * calling this function, the device interrupts are cleared and the NIC is
  1820. * literally switched on by writing into the adapter control register.
  1821. * Return Value:
  1822. * SUCCESS on success and -1 on failure.
  1823. */
  1824. static int start_nic(struct s2io_nic *nic)
  1825. {
  1826. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  1827. struct net_device *dev = nic->dev;
  1828. register u64 val64 = 0;
  1829. u16 subid, i;
  1830. mac_info_t *mac_control;
  1831. struct config_param *config;
  1832. mac_control = &nic->mac_control;
  1833. config = &nic->config;
  1834. /* PRC Initialization and configuration */
  1835. for (i = 0; i < config->rx_ring_num; i++) {
  1836. writeq((u64) mac_control->rings[i].rx_blocks[0].block_dma_addr,
  1837. &bar0->prc_rxd0_n[i]);
  1838. val64 = readq(&bar0->prc_ctrl_n[i]);
  1839. if (nic->config.bimodal)
  1840. val64 |= PRC_CTRL_BIMODAL_INTERRUPT;
  1841. if (nic->rxd_mode == RXD_MODE_1)
  1842. val64 |= PRC_CTRL_RC_ENABLED;
  1843. else
  1844. val64 |= PRC_CTRL_RC_ENABLED | PRC_CTRL_RING_MODE_3;
  1845. if (nic->device_type == XFRAME_II_DEVICE)
  1846. val64 |= PRC_CTRL_GROUP_READS;
  1847. val64 &= ~PRC_CTRL_RXD_BACKOFF_INTERVAL(0xFFFFFF);
  1848. val64 |= PRC_CTRL_RXD_BACKOFF_INTERVAL(0x1000);
  1849. writeq(val64, &bar0->prc_ctrl_n[i]);
  1850. }
  1851. if (nic->rxd_mode == RXD_MODE_3B) {
  1852. /* Enabling 2 buffer mode by writing into Rx_pa_cfg reg. */
  1853. val64 = readq(&bar0->rx_pa_cfg);
  1854. val64 |= RX_PA_CFG_IGNORE_L2_ERR;
  1855. writeq(val64, &bar0->rx_pa_cfg);
  1856. }
  1857. /*
  1858. * Enabling MC-RLDRAM. After enabling the device, we timeout
  1859. * for around 100ms, which is approximately the time required
  1860. * for the device to be ready for operation.
  1861. */
  1862. val64 = readq(&bar0->mc_rldram_mrs);
  1863. val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE | MC_RLDRAM_MRS_ENABLE;
  1864. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
  1865. val64 = readq(&bar0->mc_rldram_mrs);
  1866. msleep(100); /* Delay by around 100 ms. */
  1867. /* Enabling ECC Protection. */
  1868. val64 = readq(&bar0->adapter_control);
  1869. val64 &= ~ADAPTER_ECC_EN;
  1870. writeq(val64, &bar0->adapter_control);
  1871. /*
  1872. * Clearing any possible Link state change interrupts that
  1873. * could have popped up just before Enabling the card.
  1874. */
  1875. val64 = readq(&bar0->mac_rmac_err_reg);
  1876. if (val64)
  1877. writeq(val64, &bar0->mac_rmac_err_reg);
  1878. /*
  1879. * Verify if the device is ready to be enabled, if so enable
  1880. * it.
  1881. */
  1882. val64 = readq(&bar0->adapter_status);
  1883. if (!verify_xena_quiescence(nic, val64, nic->device_enabled_once)) {
  1884. DBG_PRINT(ERR_DBG, "%s: device is not ready, ", dev->name);
  1885. DBG_PRINT(ERR_DBG, "Adapter status reads: 0x%llx\n",
  1886. (unsigned long long) val64);
  1887. return FAILURE;
  1888. }
  1889. /*
  1890. * With some switches, link might be already up at this point.
  1891. * Because of this weird behavior, when we enable laser,
  1892. * we may not get link. We need to handle this. We cannot
  1893. * figure out which switch is misbehaving. So we are forced to
  1894. * make a global change.
  1895. */
  1896. /* Enabling Laser. */
  1897. val64 = readq(&bar0->adapter_control);
  1898. val64 |= ADAPTER_EOI_TX_ON;
  1899. writeq(val64, &bar0->adapter_control);
  1900. if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
  1901. /*
  1902. * Dont see link state interrupts initally on some switches,
  1903. * so directly scheduling the link state task here.
  1904. */
  1905. schedule_work(&nic->set_link_task);
  1906. }
  1907. /* SXE-002: Initialize link and activity LED */
  1908. subid = nic->pdev->subsystem_device;
  1909. if (((subid & 0xFF) >= 0x07) &&
  1910. (nic->device_type == XFRAME_I_DEVICE)) {
  1911. val64 = readq(&bar0->gpio_control);
  1912. val64 |= 0x0000800000000000ULL;
  1913. writeq(val64, &bar0->gpio_control);
  1914. val64 = 0x0411040400000000ULL;
  1915. writeq(val64, (void __iomem *)bar0 + 0x2700);
  1916. }
  1917. return SUCCESS;
  1918. }
  1919. /**
  1920. * s2io_txdl_getskb - Get the skb from txdl, unmap and return skb
  1921. */
  1922. static struct sk_buff *s2io_txdl_getskb(fifo_info_t *fifo_data, TxD_t *txdlp, int get_off)
  1923. {
  1924. nic_t *nic = fifo_data->nic;
  1925. struct sk_buff *skb;
  1926. TxD_t *txds;
  1927. u16 j, frg_cnt;
  1928. txds = txdlp;
  1929. if (txds->Host_Control == (u64)(long)nic->ufo_in_band_v) {
  1930. pci_unmap_single(nic->pdev, (dma_addr_t)
  1931. txds->Buffer_Pointer, sizeof(u64),
  1932. PCI_DMA_TODEVICE);
  1933. txds++;
  1934. }
  1935. skb = (struct sk_buff *) ((unsigned long)
  1936. txds->Host_Control);
  1937. if (!skb) {
  1938. memset(txdlp, 0, (sizeof(TxD_t) * fifo_data->max_txds));
  1939. return NULL;
  1940. }
  1941. pci_unmap_single(nic->pdev, (dma_addr_t)
  1942. txds->Buffer_Pointer,
  1943. skb->len - skb->data_len,
  1944. PCI_DMA_TODEVICE);
  1945. frg_cnt = skb_shinfo(skb)->nr_frags;
  1946. if (frg_cnt) {
  1947. txds++;
  1948. for (j = 0; j < frg_cnt; j++, txds++) {
  1949. skb_frag_t *frag = &skb_shinfo(skb)->frags[j];
  1950. if (!txds->Buffer_Pointer)
  1951. break;
  1952. pci_unmap_page(nic->pdev, (dma_addr_t)
  1953. txds->Buffer_Pointer,
  1954. frag->size, PCI_DMA_TODEVICE);
  1955. }
  1956. }
  1957. memset(txdlp,0, (sizeof(TxD_t) * fifo_data->max_txds));
  1958. return(skb);
  1959. }
  1960. /**
  1961. * free_tx_buffers - Free all queued Tx buffers
  1962. * @nic : device private variable.
  1963. * Description:
  1964. * Free all queued Tx buffers.
  1965. * Return Value: void
  1966. */
  1967. static void free_tx_buffers(struct s2io_nic *nic)
  1968. {
  1969. struct net_device *dev = nic->dev;
  1970. struct sk_buff *skb;
  1971. TxD_t *txdp;
  1972. int i, j;
  1973. mac_info_t *mac_control;
  1974. struct config_param *config;
  1975. int cnt = 0;
  1976. mac_control = &nic->mac_control;
  1977. config = &nic->config;
  1978. for (i = 0; i < config->tx_fifo_num; i++) {
  1979. for (j = 0; j < config->tx_cfg[i].fifo_len - 1; j++) {
  1980. txdp = (TxD_t *) mac_control->fifos[i].list_info[j].
  1981. list_virt_addr;
  1982. skb = s2io_txdl_getskb(&mac_control->fifos[i], txdp, j);
  1983. if (skb) {
  1984. dev_kfree_skb(skb);
  1985. cnt++;
  1986. }
  1987. }
  1988. DBG_PRINT(INTR_DBG,
  1989. "%s:forcibly freeing %d skbs on FIFO%d\n",
  1990. dev->name, cnt, i);
  1991. mac_control->fifos[i].tx_curr_get_info.offset = 0;
  1992. mac_control->fifos[i].tx_curr_put_info.offset = 0;
  1993. }
  1994. }
  1995. /**
  1996. * stop_nic - To stop the nic
  1997. * @nic ; device private variable.
  1998. * Description:
  1999. * This function does exactly the opposite of what the start_nic()
  2000. * function does. This function is called to stop the device.
  2001. * Return Value:
  2002. * void.
  2003. */
  2004. static void stop_nic(struct s2io_nic *nic)
  2005. {
  2006. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  2007. register u64 val64 = 0;
  2008. u16 interruptible;
  2009. mac_info_t *mac_control;
  2010. struct config_param *config;
  2011. mac_control = &nic->mac_control;
  2012. config = &nic->config;
  2013. /* Disable all interrupts */
  2014. interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
  2015. interruptible |= TX_PIC_INTR | RX_PIC_INTR;
  2016. interruptible |= TX_MAC_INTR | RX_MAC_INTR;
  2017. en_dis_able_nic_intrs(nic, interruptible, DISABLE_INTRS);
  2018. /* Clearing Adapter_En bit of ADAPTER_CONTROL Register */
  2019. val64 = readq(&bar0->adapter_control);
  2020. val64 &= ~(ADAPTER_CNTL_EN);
  2021. writeq(val64, &bar0->adapter_control);
  2022. }
  2023. static int fill_rxd_3buf(nic_t *nic, RxD_t *rxdp, struct sk_buff *skb)
  2024. {
  2025. struct net_device *dev = nic->dev;
  2026. struct sk_buff *frag_list;
  2027. void *tmp;
  2028. /* Buffer-1 receives L3/L4 headers */
  2029. ((RxD3_t*)rxdp)->Buffer1_ptr = pci_map_single
  2030. (nic->pdev, skb->data, l3l4hdr_size + 4,
  2031. PCI_DMA_FROMDEVICE);
  2032. /* skb_shinfo(skb)->frag_list will have L4 data payload */
  2033. skb_shinfo(skb)->frag_list = dev_alloc_skb(dev->mtu + ALIGN_SIZE);
  2034. if (skb_shinfo(skb)->frag_list == NULL) {
  2035. DBG_PRINT(ERR_DBG, "%s: dev_alloc_skb failed\n ", dev->name);
  2036. return -ENOMEM ;
  2037. }
  2038. frag_list = skb_shinfo(skb)->frag_list;
  2039. frag_list->next = NULL;
  2040. tmp = (void *)ALIGN((long)frag_list->data, ALIGN_SIZE + 1);
  2041. frag_list->data = tmp;
  2042. frag_list->tail = tmp;
  2043. /* Buffer-2 receives L4 data payload */
  2044. ((RxD3_t*)rxdp)->Buffer2_ptr = pci_map_single(nic->pdev,
  2045. frag_list->data, dev->mtu,
  2046. PCI_DMA_FROMDEVICE);
  2047. rxdp->Control_2 |= SET_BUFFER1_SIZE_3(l3l4hdr_size + 4);
  2048. rxdp->Control_2 |= SET_BUFFER2_SIZE_3(dev->mtu);
  2049. return SUCCESS;
  2050. }
  2051. /**
  2052. * fill_rx_buffers - Allocates the Rx side skbs
  2053. * @nic: device private variable
  2054. * @ring_no: ring number
  2055. * Description:
  2056. * The function allocates Rx side skbs and puts the physical
  2057. * address of these buffers into the RxD buffer pointers, so that the NIC
  2058. * can DMA the received frame into these locations.
  2059. * The NIC supports 3 receive modes, viz
  2060. * 1. single buffer,
  2061. * 2. three buffer and
  2062. * 3. Five buffer modes.
  2063. * Each mode defines how many fragments the received frame will be split
  2064. * up into by the NIC. The frame is split into L3 header, L4 Header,
  2065. * L4 payload in three buffer mode and in 5 buffer mode, L4 payload itself
  2066. * is split into 3 fragments. As of now only single buffer mode is
  2067. * supported.
  2068. * Return Value:
  2069. * SUCCESS on success or an appropriate -ve value on failure.
  2070. */
  2071. static int fill_rx_buffers(struct s2io_nic *nic, int ring_no)
  2072. {
  2073. struct net_device *dev = nic->dev;
  2074. struct sk_buff *skb;
  2075. RxD_t *rxdp;
  2076. int off, off1, size, block_no, block_no1;
  2077. u32 alloc_tab = 0;
  2078. u32 alloc_cnt;
  2079. mac_info_t *mac_control;
  2080. struct config_param *config;
  2081. u64 tmp;
  2082. buffAdd_t *ba;
  2083. #ifndef CONFIG_S2IO_NAPI
  2084. unsigned long flags;
  2085. #endif
  2086. RxD_t *first_rxdp = NULL;
  2087. mac_control = &nic->mac_control;
  2088. config = &nic->config;
  2089. alloc_cnt = mac_control->rings[ring_no].pkt_cnt -
  2090. atomic_read(&nic->rx_bufs_left[ring_no]);
  2091. block_no1 = mac_control->rings[ring_no].rx_curr_get_info.block_index;
  2092. off1 = mac_control->rings[ring_no].rx_curr_get_info.offset;
  2093. while (alloc_tab < alloc_cnt) {
  2094. block_no = mac_control->rings[ring_no].rx_curr_put_info.
  2095. block_index;
  2096. off = mac_control->rings[ring_no].rx_curr_put_info.offset;
  2097. rxdp = mac_control->rings[ring_no].
  2098. rx_blocks[block_no].rxds[off].virt_addr;
  2099. if ((block_no == block_no1) && (off == off1) &&
  2100. (rxdp->Host_Control)) {
  2101. DBG_PRINT(INTR_DBG, "%s: Get and Put",
  2102. dev->name);
  2103. DBG_PRINT(INTR_DBG, " info equated\n");
  2104. goto end;
  2105. }
  2106. if (off && (off == rxd_count[nic->rxd_mode])) {
  2107. mac_control->rings[ring_no].rx_curr_put_info.
  2108. block_index++;
  2109. if (mac_control->rings[ring_no].rx_curr_put_info.
  2110. block_index == mac_control->rings[ring_no].
  2111. block_count)
  2112. mac_control->rings[ring_no].rx_curr_put_info.
  2113. block_index = 0;
  2114. block_no = mac_control->rings[ring_no].
  2115. rx_curr_put_info.block_index;
  2116. if (off == rxd_count[nic->rxd_mode])
  2117. off = 0;
  2118. mac_control->rings[ring_no].rx_curr_put_info.
  2119. offset = off;
  2120. rxdp = mac_control->rings[ring_no].
  2121. rx_blocks[block_no].block_virt_addr;
  2122. DBG_PRINT(INTR_DBG, "%s: Next block at: %p\n",
  2123. dev->name, rxdp);
  2124. }
  2125. #ifndef CONFIG_S2IO_NAPI
  2126. spin_lock_irqsave(&nic->put_lock, flags);
  2127. mac_control->rings[ring_no].put_pos =
  2128. (block_no * (rxd_count[nic->rxd_mode] + 1)) + off;
  2129. spin_unlock_irqrestore(&nic->put_lock, flags);
  2130. #endif
  2131. if ((rxdp->Control_1 & RXD_OWN_XENA) &&
  2132. ((nic->rxd_mode >= RXD_MODE_3A) &&
  2133. (rxdp->Control_2 & BIT(0)))) {
  2134. mac_control->rings[ring_no].rx_curr_put_info.
  2135. offset = off;
  2136. goto end;
  2137. }
  2138. /* calculate size of skb based on ring mode */
  2139. size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
  2140. HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
  2141. if (nic->rxd_mode == RXD_MODE_1)
  2142. size += NET_IP_ALIGN;
  2143. else if (nic->rxd_mode == RXD_MODE_3B)
  2144. size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
  2145. else
  2146. size = l3l4hdr_size + ALIGN_SIZE + BUF0_LEN + 4;
  2147. /* allocate skb */
  2148. skb = dev_alloc_skb(size);
  2149. if(!skb) {
  2150. DBG_PRINT(ERR_DBG, "%s: Out of ", dev->name);
  2151. DBG_PRINT(ERR_DBG, "memory to allocate SKBs\n");
  2152. if (first_rxdp) {
  2153. wmb();
  2154. first_rxdp->Control_1 |= RXD_OWN_XENA;
  2155. }
  2156. return -ENOMEM ;
  2157. }
  2158. if (nic->rxd_mode == RXD_MODE_1) {
  2159. /* 1 buffer mode - normal operation mode */
  2160. memset(rxdp, 0, sizeof(RxD1_t));
  2161. skb_reserve(skb, NET_IP_ALIGN);
  2162. ((RxD1_t*)rxdp)->Buffer0_ptr = pci_map_single
  2163. (nic->pdev, skb->data, size - NET_IP_ALIGN,
  2164. PCI_DMA_FROMDEVICE);
  2165. rxdp->Control_2 = SET_BUFFER0_SIZE_1(size - NET_IP_ALIGN);
  2166. } else if (nic->rxd_mode >= RXD_MODE_3A) {
  2167. /*
  2168. * 2 or 3 buffer mode -
  2169. * Both 2 buffer mode and 3 buffer mode provides 128
  2170. * byte aligned receive buffers.
  2171. *
  2172. * 3 buffer mode provides header separation where in
  2173. * skb->data will have L3/L4 headers where as
  2174. * skb_shinfo(skb)->frag_list will have the L4 data
  2175. * payload
  2176. */
  2177. memset(rxdp, 0, sizeof(RxD3_t));
  2178. ba = &mac_control->rings[ring_no].ba[block_no][off];
  2179. skb_reserve(skb, BUF0_LEN);
  2180. tmp = (u64)(unsigned long) skb->data;
  2181. tmp += ALIGN_SIZE;
  2182. tmp &= ~ALIGN_SIZE;
  2183. skb->data = (void *) (unsigned long)tmp;
  2184. skb->tail = (void *) (unsigned long)tmp;
  2185. if (!(((RxD3_t*)rxdp)->Buffer0_ptr))
  2186. ((RxD3_t*)rxdp)->Buffer0_ptr =
  2187. pci_map_single(nic->pdev, ba->ba_0, BUF0_LEN,
  2188. PCI_DMA_FROMDEVICE);
  2189. else
  2190. pci_dma_sync_single_for_device(nic->pdev,
  2191. (dma_addr_t) ((RxD3_t*)rxdp)->Buffer0_ptr,
  2192. BUF0_LEN, PCI_DMA_FROMDEVICE);
  2193. rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
  2194. if (nic->rxd_mode == RXD_MODE_3B) {
  2195. /* Two buffer mode */
  2196. /*
  2197. * Buffer2 will have L3/L4 header plus
  2198. * L4 payload
  2199. */
  2200. ((RxD3_t*)rxdp)->Buffer2_ptr = pci_map_single
  2201. (nic->pdev, skb->data, dev->mtu + 4,
  2202. PCI_DMA_FROMDEVICE);
  2203. /* Buffer-1 will be dummy buffer. Not used */
  2204. if (!(((RxD3_t*)rxdp)->Buffer1_ptr)) {
  2205. ((RxD3_t*)rxdp)->Buffer1_ptr =
  2206. pci_map_single(nic->pdev,
  2207. ba->ba_1, BUF1_LEN,
  2208. PCI_DMA_FROMDEVICE);
  2209. }
  2210. rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
  2211. rxdp->Control_2 |= SET_BUFFER2_SIZE_3
  2212. (dev->mtu + 4);
  2213. } else {
  2214. /* 3 buffer mode */
  2215. if (fill_rxd_3buf(nic, rxdp, skb) == -ENOMEM) {
  2216. dev_kfree_skb_irq(skb);
  2217. if (first_rxdp) {
  2218. wmb();
  2219. first_rxdp->Control_1 |=
  2220. RXD_OWN_XENA;
  2221. }
  2222. return -ENOMEM ;
  2223. }
  2224. }
  2225. rxdp->Control_2 |= BIT(0);
  2226. }
  2227. rxdp->Host_Control = (unsigned long) (skb);
  2228. if (alloc_tab & ((1 << rxsync_frequency) - 1))
  2229. rxdp->Control_1 |= RXD_OWN_XENA;
  2230. off++;
  2231. if (off == (rxd_count[nic->rxd_mode] + 1))
  2232. off = 0;
  2233. mac_control->rings[ring_no].rx_curr_put_info.offset = off;
  2234. rxdp->Control_2 |= SET_RXD_MARKER;
  2235. if (!(alloc_tab & ((1 << rxsync_frequency) - 1))) {
  2236. if (first_rxdp) {
  2237. wmb();
  2238. first_rxdp->Control_1 |= RXD_OWN_XENA;
  2239. }
  2240. first_rxdp = rxdp;
  2241. }
  2242. atomic_inc(&nic->rx_bufs_left[ring_no]);
  2243. alloc_tab++;
  2244. }
  2245. end:
  2246. /* Transfer ownership of first descriptor to adapter just before
  2247. * exiting. Before that, use memory barrier so that ownership
  2248. * and other fields are seen by adapter correctly.
  2249. */
  2250. if (first_rxdp) {
  2251. wmb();
  2252. first_rxdp->Control_1 |= RXD_OWN_XENA;
  2253. }
  2254. return SUCCESS;
  2255. }
  2256. static void free_rxd_blk(struct s2io_nic *sp, int ring_no, int blk)
  2257. {
  2258. struct net_device *dev = sp->dev;
  2259. int j;
  2260. struct sk_buff *skb;
  2261. RxD_t *rxdp;
  2262. mac_info_t *mac_control;
  2263. buffAdd_t *ba;
  2264. mac_control = &sp->mac_control;
  2265. for (j = 0 ; j < rxd_count[sp->rxd_mode]; j++) {
  2266. rxdp = mac_control->rings[ring_no].
  2267. rx_blocks[blk].rxds[j].virt_addr;
  2268. skb = (struct sk_buff *)
  2269. ((unsigned long) rxdp->Host_Control);
  2270. if (!skb) {
  2271. continue;
  2272. }
  2273. if (sp->rxd_mode == RXD_MODE_1) {
  2274. pci_unmap_single(sp->pdev, (dma_addr_t)
  2275. ((RxD1_t*)rxdp)->Buffer0_ptr,
  2276. dev->mtu +
  2277. HEADER_ETHERNET_II_802_3_SIZE
  2278. + HEADER_802_2_SIZE +
  2279. HEADER_SNAP_SIZE,
  2280. PCI_DMA_FROMDEVICE);
  2281. memset(rxdp, 0, sizeof(RxD1_t));
  2282. } else if(sp->rxd_mode == RXD_MODE_3B) {
  2283. ba = &mac_control->rings[ring_no].
  2284. ba[blk][j];
  2285. pci_unmap_single(sp->pdev, (dma_addr_t)
  2286. ((RxD3_t*)rxdp)->Buffer0_ptr,
  2287. BUF0_LEN,
  2288. PCI_DMA_FROMDEVICE);
  2289. pci_unmap_single(sp->pdev, (dma_addr_t)
  2290. ((RxD3_t*)rxdp)->Buffer1_ptr,
  2291. BUF1_LEN,
  2292. PCI_DMA_FROMDEVICE);
  2293. pci_unmap_single(sp->pdev, (dma_addr_t)
  2294. ((RxD3_t*)rxdp)->Buffer2_ptr,
  2295. dev->mtu + 4,
  2296. PCI_DMA_FROMDEVICE);
  2297. memset(rxdp, 0, sizeof(RxD3_t));
  2298. } else {
  2299. pci_unmap_single(sp->pdev, (dma_addr_t)
  2300. ((RxD3_t*)rxdp)->Buffer0_ptr, BUF0_LEN,
  2301. PCI_DMA_FROMDEVICE);
  2302. pci_unmap_single(sp->pdev, (dma_addr_t)
  2303. ((RxD3_t*)rxdp)->Buffer1_ptr,
  2304. l3l4hdr_size + 4,
  2305. PCI_DMA_FROMDEVICE);
  2306. pci_unmap_single(sp->pdev, (dma_addr_t)
  2307. ((RxD3_t*)rxdp)->Buffer2_ptr, dev->mtu,
  2308. PCI_DMA_FROMDEVICE);
  2309. memset(rxdp, 0, sizeof(RxD3_t));
  2310. }
  2311. dev_kfree_skb(skb);
  2312. atomic_dec(&sp->rx_bufs_left[ring_no]);
  2313. }
  2314. }
  2315. /**
  2316. * free_rx_buffers - Frees all Rx buffers
  2317. * @sp: device private variable.
  2318. * Description:
  2319. * This function will free all Rx buffers allocated by host.
  2320. * Return Value:
  2321. * NONE.
  2322. */
  2323. static void free_rx_buffers(struct s2io_nic *sp)
  2324. {
  2325. struct net_device *dev = sp->dev;
  2326. int i, blk = 0, buf_cnt = 0;
  2327. mac_info_t *mac_control;
  2328. struct config_param *config;
  2329. mac_control = &sp->mac_control;
  2330. config = &sp->config;
  2331. for (i = 0; i < config->rx_ring_num; i++) {
  2332. for (blk = 0; blk < rx_ring_sz[i]; blk++)
  2333. free_rxd_blk(sp,i,blk);
  2334. mac_control->rings[i].rx_curr_put_info.block_index = 0;
  2335. mac_control->rings[i].rx_curr_get_info.block_index = 0;
  2336. mac_control->rings[i].rx_curr_put_info.offset = 0;
  2337. mac_control->rings[i].rx_curr_get_info.offset = 0;
  2338. atomic_set(&sp->rx_bufs_left[i], 0);
  2339. DBG_PRINT(INIT_DBG, "%s:Freed 0x%x Rx Buffers on ring%d\n",
  2340. dev->name, buf_cnt, i);
  2341. }
  2342. }
  2343. /**
  2344. * s2io_poll - Rx interrupt handler for NAPI support
  2345. * @dev : pointer to the device structure.
  2346. * @budget : The number of packets that were budgeted to be processed
  2347. * during one pass through the 'Poll" function.
  2348. * Description:
  2349. * Comes into picture only if NAPI support has been incorporated. It does
  2350. * the same thing that rx_intr_handler does, but not in a interrupt context
  2351. * also It will process only a given number of packets.
  2352. * Return value:
  2353. * 0 on success and 1 if there are No Rx packets to be processed.
  2354. */
  2355. #if defined(CONFIG_S2IO_NAPI)
  2356. static int s2io_poll(struct net_device *dev, int *budget)
  2357. {
  2358. nic_t *nic = dev->priv;
  2359. int pkt_cnt = 0, org_pkts_to_process;
  2360. mac_info_t *mac_control;
  2361. struct config_param *config;
  2362. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  2363. u64 val64 = 0xFFFFFFFFFFFFFFFFULL;
  2364. int i;
  2365. atomic_inc(&nic->isr_cnt);
  2366. mac_control = &nic->mac_control;
  2367. config = &nic->config;
  2368. nic->pkts_to_process = *budget;
  2369. if (nic->pkts_to_process > dev->quota)
  2370. nic->pkts_to_process = dev->quota;
  2371. org_pkts_to_process = nic->pkts_to_process;
  2372. writeq(val64, &bar0->rx_traffic_int);
  2373. val64 = readl(&bar0->rx_traffic_int);
  2374. for (i = 0; i < config->rx_ring_num; i++) {
  2375. rx_intr_handler(&mac_control->rings[i]);
  2376. pkt_cnt = org_pkts_to_process - nic->pkts_to_process;
  2377. if (!nic->pkts_to_process) {
  2378. /* Quota for the current iteration has been met */
  2379. goto no_rx;
  2380. }
  2381. }
  2382. if (!pkt_cnt)
  2383. pkt_cnt = 1;
  2384. dev->quota -= pkt_cnt;
  2385. *budget -= pkt_cnt;
  2386. netif_rx_complete(dev);
  2387. for (i = 0; i < config->rx_ring_num; i++) {
  2388. if (fill_rx_buffers(nic, i) == -ENOMEM) {
  2389. DBG_PRINT(ERR_DBG, "%s:Out of memory", dev->name);
  2390. DBG_PRINT(ERR_DBG, " in Rx Poll!!\n");
  2391. break;
  2392. }
  2393. }
  2394. /* Re enable the Rx interrupts. */
  2395. writeq(0x0, &bar0->rx_traffic_mask);
  2396. val64 = readl(&bar0->rx_traffic_mask);
  2397. atomic_dec(&nic->isr_cnt);
  2398. return 0;
  2399. no_rx:
  2400. dev->quota -= pkt_cnt;
  2401. *budget -= pkt_cnt;
  2402. for (i = 0; i < config->rx_ring_num; i++) {
  2403. if (fill_rx_buffers(nic, i) == -ENOMEM) {
  2404. DBG_PRINT(ERR_DBG, "%s:Out of memory", dev->name);
  2405. DBG_PRINT(ERR_DBG, " in Rx Poll!!\n");
  2406. break;
  2407. }
  2408. }
  2409. atomic_dec(&nic->isr_cnt);
  2410. return 1;
  2411. }
  2412. #endif
  2413. #ifdef CONFIG_NET_POLL_CONTROLLER
  2414. /**
  2415. * s2io_netpoll - netpoll event handler entry point
  2416. * @dev : pointer to the device structure.
  2417. * Description:
  2418. * This function will be called by upper layer to check for events on the
  2419. * interface in situations where interrupts are disabled. It is used for
  2420. * specific in-kernel networking tasks, such as remote consoles and kernel
  2421. * debugging over the network (example netdump in RedHat).
  2422. */
  2423. static void s2io_netpoll(struct net_device *dev)
  2424. {
  2425. nic_t *nic = dev->priv;
  2426. mac_info_t *mac_control;
  2427. struct config_param *config;
  2428. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  2429. u64 val64 = 0xFFFFFFFFFFFFFFFFULL;
  2430. int i;
  2431. disable_irq(dev->irq);
  2432. atomic_inc(&nic->isr_cnt);
  2433. mac_control = &nic->mac_control;
  2434. config = &nic->config;
  2435. writeq(val64, &bar0->rx_traffic_int);
  2436. writeq(val64, &bar0->tx_traffic_int);
  2437. /* we need to free up the transmitted skbufs or else netpoll will
  2438. * run out of skbs and will fail and eventually netpoll application such
  2439. * as netdump will fail.
  2440. */
  2441. for (i = 0; i < config->tx_fifo_num; i++)
  2442. tx_intr_handler(&mac_control->fifos[i]);
  2443. /* check for received packet and indicate up to network */
  2444. for (i = 0; i < config->rx_ring_num; i++)
  2445. rx_intr_handler(&mac_control->rings[i]);
  2446. for (i = 0; i < config->rx_ring_num; i++) {
  2447. if (fill_rx_buffers(nic, i) == -ENOMEM) {
  2448. DBG_PRINT(ERR_DBG, "%s:Out of memory", dev->name);
  2449. DBG_PRINT(ERR_DBG, " in Rx Netpoll!!\n");
  2450. break;
  2451. }
  2452. }
  2453. atomic_dec(&nic->isr_cnt);
  2454. enable_irq(dev->irq);
  2455. return;
  2456. }
  2457. #endif
  2458. /**
  2459. * rx_intr_handler - Rx interrupt handler
  2460. * @nic: device private variable.
  2461. * Description:
  2462. * If the interrupt is because of a received frame or if the
  2463. * receive ring contains fresh as yet un-processed frames,this function is
  2464. * called. It picks out the RxD at which place the last Rx processing had
  2465. * stopped and sends the skb to the OSM's Rx handler and then increments
  2466. * the offset.
  2467. * Return Value:
  2468. * NONE.
  2469. */
  2470. static void rx_intr_handler(ring_info_t *ring_data)
  2471. {
  2472. nic_t *nic = ring_data->nic;
  2473. struct net_device *dev = (struct net_device *) nic->dev;
  2474. int get_block, put_block, put_offset;
  2475. rx_curr_get_info_t get_info, put_info;
  2476. RxD_t *rxdp;
  2477. struct sk_buff *skb;
  2478. #ifndef CONFIG_S2IO_NAPI
  2479. int pkt_cnt = 0;
  2480. #endif
  2481. int i;
  2482. spin_lock(&nic->rx_lock);
  2483. if (atomic_read(&nic->card_state) == CARD_DOWN) {
  2484. DBG_PRINT(INTR_DBG, "%s: %s going down for reset\n",
  2485. __FUNCTION__, dev->name);
  2486. spin_unlock(&nic->rx_lock);
  2487. return;
  2488. }
  2489. get_info = ring_data->rx_curr_get_info;
  2490. get_block = get_info.block_index;
  2491. put_info = ring_data->rx_curr_put_info;
  2492. put_block = put_info.block_index;
  2493. rxdp = ring_data->rx_blocks[get_block].rxds[get_info.offset].virt_addr;
  2494. #ifndef CONFIG_S2IO_NAPI
  2495. spin_lock(&nic->put_lock);
  2496. put_offset = ring_data->put_pos;
  2497. spin_unlock(&nic->put_lock);
  2498. #else
  2499. put_offset = (put_block * (rxd_count[nic->rxd_mode] + 1)) +
  2500. put_info.offset;
  2501. #endif
  2502. while (RXD_IS_UP2DT(rxdp)) {
  2503. /* If your are next to put index then it's FIFO full condition */
  2504. if ((get_block == put_block) &&
  2505. (get_info.offset + 1) == put_info.offset) {
  2506. DBG_PRINT(INTR_DBG, "%s: Ring Full\n",dev->name);
  2507. break;
  2508. }
  2509. skb = (struct sk_buff *) ((unsigned long)rxdp->Host_Control);
  2510. if (skb == NULL) {
  2511. DBG_PRINT(ERR_DBG, "%s: The skb is ",
  2512. dev->name);
  2513. DBG_PRINT(ERR_DBG, "Null in Rx Intr\n");
  2514. spin_unlock(&nic->rx_lock);
  2515. return;
  2516. }
  2517. if (nic->rxd_mode == RXD_MODE_1) {
  2518. pci_unmap_single(nic->pdev, (dma_addr_t)
  2519. ((RxD1_t*)rxdp)->Buffer0_ptr,
  2520. dev->mtu +
  2521. HEADER_ETHERNET_II_802_3_SIZE +
  2522. HEADER_802_2_SIZE +
  2523. HEADER_SNAP_SIZE,
  2524. PCI_DMA_FROMDEVICE);
  2525. } else if (nic->rxd_mode == RXD_MODE_3B) {
  2526. pci_dma_sync_single_for_cpu(nic->pdev, (dma_addr_t)
  2527. ((RxD3_t*)rxdp)->Buffer0_ptr,
  2528. BUF0_LEN, PCI_DMA_FROMDEVICE);
  2529. pci_unmap_single(nic->pdev, (dma_addr_t)
  2530. ((RxD3_t*)rxdp)->Buffer2_ptr,
  2531. dev->mtu + 4,
  2532. PCI_DMA_FROMDEVICE);
  2533. } else {
  2534. pci_dma_sync_single_for_cpu(nic->pdev, (dma_addr_t)
  2535. ((RxD3_t*)rxdp)->Buffer0_ptr, BUF0_LEN,
  2536. PCI_DMA_FROMDEVICE);
  2537. pci_unmap_single(nic->pdev, (dma_addr_t)
  2538. ((RxD3_t*)rxdp)->Buffer1_ptr,
  2539. l3l4hdr_size + 4,
  2540. PCI_DMA_FROMDEVICE);
  2541. pci_unmap_single(nic->pdev, (dma_addr_t)
  2542. ((RxD3_t*)rxdp)->Buffer2_ptr,
  2543. dev->mtu, PCI_DMA_FROMDEVICE);
  2544. }
  2545. prefetch(skb->data);
  2546. rx_osm_handler(ring_data, rxdp);
  2547. get_info.offset++;
  2548. ring_data->rx_curr_get_info.offset = get_info.offset;
  2549. rxdp = ring_data->rx_blocks[get_block].
  2550. rxds[get_info.offset].virt_addr;
  2551. if (get_info.offset == rxd_count[nic->rxd_mode]) {
  2552. get_info.offset = 0;
  2553. ring_data->rx_curr_get_info.offset = get_info.offset;
  2554. get_block++;
  2555. if (get_block == ring_data->block_count)
  2556. get_block = 0;
  2557. ring_data->rx_curr_get_info.block_index = get_block;
  2558. rxdp = ring_data->rx_blocks[get_block].block_virt_addr;
  2559. }
  2560. #ifdef CONFIG_S2IO_NAPI
  2561. nic->pkts_to_process -= 1;
  2562. if (!nic->pkts_to_process)
  2563. break;
  2564. #else
  2565. pkt_cnt++;
  2566. if ((indicate_max_pkts) && (pkt_cnt > indicate_max_pkts))
  2567. break;
  2568. #endif
  2569. }
  2570. if (nic->lro) {
  2571. /* Clear all LRO sessions before exiting */
  2572. for (i=0; i<MAX_LRO_SESSIONS; i++) {
  2573. lro_t *lro = &nic->lro0_n[i];
  2574. if (lro->in_use) {
  2575. update_L3L4_header(nic, lro);
  2576. queue_rx_frame(lro->parent);
  2577. clear_lro_session(lro);
  2578. }
  2579. }
  2580. }
  2581. spin_unlock(&nic->rx_lock);
  2582. }
  2583. /**
  2584. * tx_intr_handler - Transmit interrupt handler
  2585. * @nic : device private variable
  2586. * Description:
  2587. * If an interrupt was raised to indicate DMA complete of the
  2588. * Tx packet, this function is called. It identifies the last TxD
  2589. * whose buffer was freed and frees all skbs whose data have already
  2590. * DMA'ed into the NICs internal memory.
  2591. * Return Value:
  2592. * NONE
  2593. */
  2594. static void tx_intr_handler(fifo_info_t *fifo_data)
  2595. {
  2596. nic_t *nic = fifo_data->nic;
  2597. struct net_device *dev = (struct net_device *) nic->dev;
  2598. tx_curr_get_info_t get_info, put_info;
  2599. struct sk_buff *skb;
  2600. TxD_t *txdlp;
  2601. get_info = fifo_data->tx_curr_get_info;
  2602. put_info = fifo_data->tx_curr_put_info;
  2603. txdlp = (TxD_t *) fifo_data->list_info[get_info.offset].
  2604. list_virt_addr;
  2605. while ((!(txdlp->Control_1 & TXD_LIST_OWN_XENA)) &&
  2606. (get_info.offset != put_info.offset) &&
  2607. (txdlp->Host_Control)) {
  2608. /* Check for TxD errors */
  2609. if (txdlp->Control_1 & TXD_T_CODE) {
  2610. unsigned long long err;
  2611. err = txdlp->Control_1 & TXD_T_CODE;
  2612. if (err & 0x1) {
  2613. nic->mac_control.stats_info->sw_stat.
  2614. parity_err_cnt++;
  2615. }
  2616. if ((err >> 48) == 0xA) {
  2617. DBG_PRINT(TX_DBG, "TxD returned due \
  2618. to loss of link\n");
  2619. }
  2620. else {
  2621. DBG_PRINT(ERR_DBG, "***TxD error \
  2622. %llx\n", err);
  2623. }
  2624. }
  2625. skb = s2io_txdl_getskb(fifo_data, txdlp, get_info.offset);
  2626. if (skb == NULL) {
  2627. DBG_PRINT(ERR_DBG, "%s: Null skb ",
  2628. __FUNCTION__);
  2629. DBG_PRINT(ERR_DBG, "in Tx Free Intr\n");
  2630. return;
  2631. }
  2632. /* Updating the statistics block */
  2633. nic->stats.tx_bytes += skb->len;
  2634. dev_kfree_skb_irq(skb);
  2635. get_info.offset++;
  2636. if (get_info.offset == get_info.fifo_len + 1)
  2637. get_info.offset = 0;
  2638. txdlp = (TxD_t *) fifo_data->list_info
  2639. [get_info.offset].list_virt_addr;
  2640. fifo_data->tx_curr_get_info.offset =
  2641. get_info.offset;
  2642. }
  2643. spin_lock(&nic->tx_lock);
  2644. if (netif_queue_stopped(dev))
  2645. netif_wake_queue(dev);
  2646. spin_unlock(&nic->tx_lock);
  2647. }
  2648. /**
  2649. * s2io_mdio_write - Function to write in to MDIO registers
  2650. * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
  2651. * @addr : address value
  2652. * @value : data value
  2653. * @dev : pointer to net_device structure
  2654. * Description:
  2655. * This function is used to write values to the MDIO registers
  2656. * NONE
  2657. */
  2658. static void s2io_mdio_write(u32 mmd_type, u64 addr, u16 value, struct net_device *dev)
  2659. {
  2660. u64 val64 = 0x0;
  2661. nic_t *sp = dev->priv;
  2662. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  2663. //address transaction
  2664. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2665. | MDIO_MMD_DEV_ADDR(mmd_type)
  2666. | MDIO_MMS_PRT_ADDR(0x0);
  2667. writeq(val64, &bar0->mdio_control);
  2668. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2669. writeq(val64, &bar0->mdio_control);
  2670. udelay(100);
  2671. //Data transaction
  2672. val64 = 0x0;
  2673. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2674. | MDIO_MMD_DEV_ADDR(mmd_type)
  2675. | MDIO_MMS_PRT_ADDR(0x0)
  2676. | MDIO_MDIO_DATA(value)
  2677. | MDIO_OP(MDIO_OP_WRITE_TRANS);
  2678. writeq(val64, &bar0->mdio_control);
  2679. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2680. writeq(val64, &bar0->mdio_control);
  2681. udelay(100);
  2682. val64 = 0x0;
  2683. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2684. | MDIO_MMD_DEV_ADDR(mmd_type)
  2685. | MDIO_MMS_PRT_ADDR(0x0)
  2686. | MDIO_OP(MDIO_OP_READ_TRANS);
  2687. writeq(val64, &bar0->mdio_control);
  2688. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2689. writeq(val64, &bar0->mdio_control);
  2690. udelay(100);
  2691. }
  2692. /**
  2693. * s2io_mdio_read - Function to write in to MDIO registers
  2694. * @mmd_type : MMD type value (PMA/PMD/WIS/PCS/PHYXS)
  2695. * @addr : address value
  2696. * @dev : pointer to net_device structure
  2697. * Description:
  2698. * This function is used to read values to the MDIO registers
  2699. * NONE
  2700. */
  2701. static u64 s2io_mdio_read(u32 mmd_type, u64 addr, struct net_device *dev)
  2702. {
  2703. u64 val64 = 0x0;
  2704. u64 rval64 = 0x0;
  2705. nic_t *sp = dev->priv;
  2706. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  2707. /* address transaction */
  2708. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2709. | MDIO_MMD_DEV_ADDR(mmd_type)
  2710. | MDIO_MMS_PRT_ADDR(0x0);
  2711. writeq(val64, &bar0->mdio_control);
  2712. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2713. writeq(val64, &bar0->mdio_control);
  2714. udelay(100);
  2715. /* Data transaction */
  2716. val64 = 0x0;
  2717. val64 = val64 | MDIO_MMD_INDX_ADDR(addr)
  2718. | MDIO_MMD_DEV_ADDR(mmd_type)
  2719. | MDIO_MMS_PRT_ADDR(0x0)
  2720. | MDIO_OP(MDIO_OP_READ_TRANS);
  2721. writeq(val64, &bar0->mdio_control);
  2722. val64 = val64 | MDIO_CTRL_START_TRANS(0xE);
  2723. writeq(val64, &bar0->mdio_control);
  2724. udelay(100);
  2725. /* Read the value from regs */
  2726. rval64 = readq(&bar0->mdio_control);
  2727. rval64 = rval64 & 0xFFFF0000;
  2728. rval64 = rval64 >> 16;
  2729. return rval64;
  2730. }
  2731. /**
  2732. * s2io_chk_xpak_counter - Function to check the status of the xpak counters
  2733. * @counter : couter value to be updated
  2734. * @flag : flag to indicate the status
  2735. * @type : counter type
  2736. * Description:
  2737. * This function is to check the status of the xpak counters value
  2738. * NONE
  2739. */
  2740. static void s2io_chk_xpak_counter(u64 *counter, u64 * regs_stat, u32 index, u16 flag, u16 type)
  2741. {
  2742. u64 mask = 0x3;
  2743. u64 val64;
  2744. int i;
  2745. for(i = 0; i <index; i++)
  2746. mask = mask << 0x2;
  2747. if(flag > 0)
  2748. {
  2749. *counter = *counter + 1;
  2750. val64 = *regs_stat & mask;
  2751. val64 = val64 >> (index * 0x2);
  2752. val64 = val64 + 1;
  2753. if(val64 == 3)
  2754. {
  2755. switch(type)
  2756. {
  2757. case 1:
  2758. DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
  2759. "service. Excessive temperatures may "
  2760. "result in premature transceiver "
  2761. "failure \n");
  2762. break;
  2763. case 2:
  2764. DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
  2765. "service Excessive bias currents may "
  2766. "indicate imminent laser diode "
  2767. "failure \n");
  2768. break;
  2769. case 3:
  2770. DBG_PRINT(ERR_DBG, "Take Xframe NIC out of "
  2771. "service Excessive laser output "
  2772. "power may saturate far-end "
  2773. "receiver\n");
  2774. break;
  2775. default:
  2776. DBG_PRINT(ERR_DBG, "Incorrect XPAK Alarm "
  2777. "type \n");
  2778. }
  2779. val64 = 0x0;
  2780. }
  2781. val64 = val64 << (index * 0x2);
  2782. *regs_stat = (*regs_stat & (~mask)) | (val64);
  2783. } else {
  2784. *regs_stat = *regs_stat & (~mask);
  2785. }
  2786. }
  2787. /**
  2788. * s2io_updt_xpak_counter - Function to update the xpak counters
  2789. * @dev : pointer to net_device struct
  2790. * Description:
  2791. * This function is to upate the status of the xpak counters value
  2792. * NONE
  2793. */
  2794. static void s2io_updt_xpak_counter(struct net_device *dev)
  2795. {
  2796. u16 flag = 0x0;
  2797. u16 type = 0x0;
  2798. u16 val16 = 0x0;
  2799. u64 val64 = 0x0;
  2800. u64 addr = 0x0;
  2801. nic_t *sp = dev->priv;
  2802. StatInfo_t *stat_info = sp->mac_control.stats_info;
  2803. /* Check the communication with the MDIO slave */
  2804. addr = 0x0000;
  2805. val64 = 0x0;
  2806. val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
  2807. if((val64 == 0xFFFF) || (val64 == 0x0000))
  2808. {
  2809. DBG_PRINT(ERR_DBG, "ERR: MDIO slave access failed - "
  2810. "Returned %llx\n", (unsigned long long)val64);
  2811. return;
  2812. }
  2813. /* Check for the expecte value of 2040 at PMA address 0x0000 */
  2814. if(val64 != 0x2040)
  2815. {
  2816. DBG_PRINT(ERR_DBG, "Incorrect value at PMA address 0x0000 - ");
  2817. DBG_PRINT(ERR_DBG, "Returned: %llx- Expected: 0x2040\n",
  2818. (unsigned long long)val64);
  2819. return;
  2820. }
  2821. /* Loading the DOM register to MDIO register */
  2822. addr = 0xA100;
  2823. s2io_mdio_write(MDIO_MMD_PMA_DEV_ADDR, addr, val16, dev);
  2824. val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
  2825. /* Reading the Alarm flags */
  2826. addr = 0xA070;
  2827. val64 = 0x0;
  2828. val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
  2829. flag = CHECKBIT(val64, 0x7);
  2830. type = 1;
  2831. s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_transceiver_temp_high,
  2832. &stat_info->xpak_stat.xpak_regs_stat,
  2833. 0x0, flag, type);
  2834. if(CHECKBIT(val64, 0x6))
  2835. stat_info->xpak_stat.alarm_transceiver_temp_low++;
  2836. flag = CHECKBIT(val64, 0x3);
  2837. type = 2;
  2838. s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_bias_current_high,
  2839. &stat_info->xpak_stat.xpak_regs_stat,
  2840. 0x2, flag, type);
  2841. if(CHECKBIT(val64, 0x2))
  2842. stat_info->xpak_stat.alarm_laser_bias_current_low++;
  2843. flag = CHECKBIT(val64, 0x1);
  2844. type = 3;
  2845. s2io_chk_xpak_counter(&stat_info->xpak_stat.alarm_laser_output_power_high,
  2846. &stat_info->xpak_stat.xpak_regs_stat,
  2847. 0x4, flag, type);
  2848. if(CHECKBIT(val64, 0x0))
  2849. stat_info->xpak_stat.alarm_laser_output_power_low++;
  2850. /* Reading the Warning flags */
  2851. addr = 0xA074;
  2852. val64 = 0x0;
  2853. val64 = s2io_mdio_read(MDIO_MMD_PMA_DEV_ADDR, addr, dev);
  2854. if(CHECKBIT(val64, 0x7))
  2855. stat_info->xpak_stat.warn_transceiver_temp_high++;
  2856. if(CHECKBIT(val64, 0x6))
  2857. stat_info->xpak_stat.warn_transceiver_temp_low++;
  2858. if(CHECKBIT(val64, 0x3))
  2859. stat_info->xpak_stat.warn_laser_bias_current_high++;
  2860. if(CHECKBIT(val64, 0x2))
  2861. stat_info->xpak_stat.warn_laser_bias_current_low++;
  2862. if(CHECKBIT(val64, 0x1))
  2863. stat_info->xpak_stat.warn_laser_output_power_high++;
  2864. if(CHECKBIT(val64, 0x0))
  2865. stat_info->xpak_stat.warn_laser_output_power_low++;
  2866. }
  2867. /**
  2868. * alarm_intr_handler - Alarm Interrrupt handler
  2869. * @nic: device private variable
  2870. * Description: If the interrupt was neither because of Rx packet or Tx
  2871. * complete, this function is called. If the interrupt was to indicate
  2872. * a loss of link, the OSM link status handler is invoked for any other
  2873. * alarm interrupt the block that raised the interrupt is displayed
  2874. * and a H/W reset is issued.
  2875. * Return Value:
  2876. * NONE
  2877. */
  2878. static void alarm_intr_handler(struct s2io_nic *nic)
  2879. {
  2880. struct net_device *dev = (struct net_device *) nic->dev;
  2881. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  2882. register u64 val64 = 0, err_reg = 0;
  2883. u64 cnt;
  2884. int i;
  2885. nic->mac_control.stats_info->sw_stat.ring_full_cnt = 0;
  2886. /* Handling the XPAK counters update */
  2887. if(nic->mac_control.stats_info->xpak_stat.xpak_timer_count < 72000) {
  2888. /* waiting for an hour */
  2889. nic->mac_control.stats_info->xpak_stat.xpak_timer_count++;
  2890. } else {
  2891. s2io_updt_xpak_counter(dev);
  2892. /* reset the count to zero */
  2893. nic->mac_control.stats_info->xpak_stat.xpak_timer_count = 0;
  2894. }
  2895. /* Handling link status change error Intr */
  2896. if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
  2897. err_reg = readq(&bar0->mac_rmac_err_reg);
  2898. writeq(err_reg, &bar0->mac_rmac_err_reg);
  2899. if (err_reg & RMAC_LINK_STATE_CHANGE_INT) {
  2900. schedule_work(&nic->set_link_task);
  2901. }
  2902. }
  2903. /* Handling Ecc errors */
  2904. val64 = readq(&bar0->mc_err_reg);
  2905. writeq(val64, &bar0->mc_err_reg);
  2906. if (val64 & (MC_ERR_REG_ECC_ALL_SNG | MC_ERR_REG_ECC_ALL_DBL)) {
  2907. if (val64 & MC_ERR_REG_ECC_ALL_DBL) {
  2908. nic->mac_control.stats_info->sw_stat.
  2909. double_ecc_errs++;
  2910. DBG_PRINT(INIT_DBG, "%s: Device indicates ",
  2911. dev->name);
  2912. DBG_PRINT(INIT_DBG, "double ECC error!!\n");
  2913. if (nic->device_type != XFRAME_II_DEVICE) {
  2914. /* Reset XframeI only if critical error */
  2915. if (val64 & (MC_ERR_REG_MIRI_ECC_DB_ERR_0 |
  2916. MC_ERR_REG_MIRI_ECC_DB_ERR_1)) {
  2917. netif_stop_queue(dev);
  2918. schedule_work(&nic->rst_timer_task);
  2919. nic->mac_control.stats_info->sw_stat.
  2920. soft_reset_cnt++;
  2921. }
  2922. }
  2923. } else {
  2924. nic->mac_control.stats_info->sw_stat.
  2925. single_ecc_errs++;
  2926. }
  2927. }
  2928. /* In case of a serious error, the device will be Reset. */
  2929. val64 = readq(&bar0->serr_source);
  2930. if (val64 & SERR_SOURCE_ANY) {
  2931. nic->mac_control.stats_info->sw_stat.serious_err_cnt++;
  2932. DBG_PRINT(ERR_DBG, "%s: Device indicates ", dev->name);
  2933. DBG_PRINT(ERR_DBG, "serious error %llx!!\n",
  2934. (unsigned long long)val64);
  2935. netif_stop_queue(dev);
  2936. schedule_work(&nic->rst_timer_task);
  2937. nic->mac_control.stats_info->sw_stat.soft_reset_cnt++;
  2938. }
  2939. /*
  2940. * Also as mentioned in the latest Errata sheets if the PCC_FB_ECC
  2941. * Error occurs, the adapter will be recycled by disabling the
  2942. * adapter enable bit and enabling it again after the device
  2943. * becomes Quiescent.
  2944. */
  2945. val64 = readq(&bar0->pcc_err_reg);
  2946. writeq(val64, &bar0->pcc_err_reg);
  2947. if (val64 & PCC_FB_ECC_DB_ERR) {
  2948. u64 ac = readq(&bar0->adapter_control);
  2949. ac &= ~(ADAPTER_CNTL_EN);
  2950. writeq(ac, &bar0->adapter_control);
  2951. ac = readq(&bar0->adapter_control);
  2952. schedule_work(&nic->set_link_task);
  2953. }
  2954. /* Check for data parity error */
  2955. val64 = readq(&bar0->pic_int_status);
  2956. if (val64 & PIC_INT_GPIO) {
  2957. val64 = readq(&bar0->gpio_int_reg);
  2958. if (val64 & GPIO_INT_REG_DP_ERR_INT) {
  2959. nic->mac_control.stats_info->sw_stat.parity_err_cnt++;
  2960. schedule_work(&nic->rst_timer_task);
  2961. nic->mac_control.stats_info->sw_stat.soft_reset_cnt++;
  2962. }
  2963. }
  2964. /* Check for ring full counter */
  2965. if (nic->device_type & XFRAME_II_DEVICE) {
  2966. val64 = readq(&bar0->ring_bump_counter1);
  2967. for (i=0; i<4; i++) {
  2968. cnt = ( val64 & vBIT(0xFFFF,(i*16),16));
  2969. cnt >>= 64 - ((i+1)*16);
  2970. nic->mac_control.stats_info->sw_stat.ring_full_cnt
  2971. += cnt;
  2972. }
  2973. val64 = readq(&bar0->ring_bump_counter2);
  2974. for (i=0; i<4; i++) {
  2975. cnt = ( val64 & vBIT(0xFFFF,(i*16),16));
  2976. cnt >>= 64 - ((i+1)*16);
  2977. nic->mac_control.stats_info->sw_stat.ring_full_cnt
  2978. += cnt;
  2979. }
  2980. }
  2981. /* Other type of interrupts are not being handled now, TODO */
  2982. }
  2983. /**
  2984. * wait_for_cmd_complete - waits for a command to complete.
  2985. * @sp : private member of the device structure, which is a pointer to the
  2986. * s2io_nic structure.
  2987. * Description: Function that waits for a command to Write into RMAC
  2988. * ADDR DATA registers to be completed and returns either success or
  2989. * error depending on whether the command was complete or not.
  2990. * Return value:
  2991. * SUCCESS on success and FAILURE on failure.
  2992. */
  2993. static int wait_for_cmd_complete(void __iomem *addr, u64 busy_bit)
  2994. {
  2995. int ret = FAILURE, cnt = 0;
  2996. u64 val64;
  2997. while (TRUE) {
  2998. val64 = readq(addr);
  2999. if (!(val64 & busy_bit)) {
  3000. ret = SUCCESS;
  3001. break;
  3002. }
  3003. if(in_interrupt())
  3004. mdelay(50);
  3005. else
  3006. msleep(50);
  3007. if (cnt++ > 10)
  3008. break;
  3009. }
  3010. return ret;
  3011. }
  3012. /**
  3013. * s2io_reset - Resets the card.
  3014. * @sp : private member of the device structure.
  3015. * Description: Function to Reset the card. This function then also
  3016. * restores the previously saved PCI configuration space registers as
  3017. * the card reset also resets the configuration space.
  3018. * Return value:
  3019. * void.
  3020. */
  3021. static void s2io_reset(nic_t * sp)
  3022. {
  3023. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  3024. u64 val64;
  3025. u16 subid, pci_cmd;
  3026. /* Back up the PCI-X CMD reg, dont want to lose MMRBC, OST settings */
  3027. pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER, &(pci_cmd));
  3028. val64 = SW_RESET_ALL;
  3029. writeq(val64, &bar0->sw_reset);
  3030. /*
  3031. * At this stage, if the PCI write is indeed completed, the
  3032. * card is reset and so is the PCI Config space of the device.
  3033. * So a read cannot be issued at this stage on any of the
  3034. * registers to ensure the write into "sw_reset" register
  3035. * has gone through.
  3036. * Question: Is there any system call that will explicitly force
  3037. * all the write commands still pending on the bus to be pushed
  3038. * through?
  3039. * As of now I'am just giving a 250ms delay and hoping that the
  3040. * PCI write to sw_reset register is done by this time.
  3041. */
  3042. msleep(250);
  3043. if (strstr(sp->product_name, "CX4")) {
  3044. msleep(750);
  3045. }
  3046. /* Restore the PCI state saved during initialization. */
  3047. pci_restore_state(sp->pdev);
  3048. pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
  3049. pci_cmd);
  3050. s2io_init_pci(sp);
  3051. msleep(250);
  3052. /* Set swapper to enable I/O register access */
  3053. s2io_set_swapper(sp);
  3054. /* Restore the MSIX table entries from local variables */
  3055. restore_xmsi_data(sp);
  3056. /* Clear certain PCI/PCI-X fields after reset */
  3057. if (sp->device_type == XFRAME_II_DEVICE) {
  3058. /* Clear "detected parity error" bit */
  3059. pci_write_config_word(sp->pdev, PCI_STATUS, 0x8000);
  3060. /* Clearing PCIX Ecc status register */
  3061. pci_write_config_dword(sp->pdev, 0x68, 0x7C);
  3062. /* Clearing PCI_STATUS error reflected here */
  3063. writeq(BIT(62), &bar0->txpic_int_reg);
  3064. }
  3065. /* Reset device statistics maintained by OS */
  3066. memset(&sp->stats, 0, sizeof (struct net_device_stats));
  3067. /* SXE-002: Configure link and activity LED to turn it off */
  3068. subid = sp->pdev->subsystem_device;
  3069. if (((subid & 0xFF) >= 0x07) &&
  3070. (sp->device_type == XFRAME_I_DEVICE)) {
  3071. val64 = readq(&bar0->gpio_control);
  3072. val64 |= 0x0000800000000000ULL;
  3073. writeq(val64, &bar0->gpio_control);
  3074. val64 = 0x0411040400000000ULL;
  3075. writeq(val64, (void __iomem *)bar0 + 0x2700);
  3076. }
  3077. /*
  3078. * Clear spurious ECC interrupts that would have occured on
  3079. * XFRAME II cards after reset.
  3080. */
  3081. if (sp->device_type == XFRAME_II_DEVICE) {
  3082. val64 = readq(&bar0->pcc_err_reg);
  3083. writeq(val64, &bar0->pcc_err_reg);
  3084. }
  3085. sp->device_enabled_once = FALSE;
  3086. }
  3087. /**
  3088. * s2io_set_swapper - to set the swapper controle on the card
  3089. * @sp : private member of the device structure,
  3090. * pointer to the s2io_nic structure.
  3091. * Description: Function to set the swapper control on the card
  3092. * correctly depending on the 'endianness' of the system.
  3093. * Return value:
  3094. * SUCCESS on success and FAILURE on failure.
  3095. */
  3096. static int s2io_set_swapper(nic_t * sp)
  3097. {
  3098. struct net_device *dev = sp->dev;
  3099. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  3100. u64 val64, valt, valr;
  3101. /*
  3102. * Set proper endian settings and verify the same by reading
  3103. * the PIF Feed-back register.
  3104. */
  3105. val64 = readq(&bar0->pif_rd_swapper_fb);
  3106. if (val64 != 0x0123456789ABCDEFULL) {
  3107. int i = 0;
  3108. u64 value[] = { 0xC30000C3C30000C3ULL, /* FE=1, SE=1 */
  3109. 0x8100008181000081ULL, /* FE=1, SE=0 */
  3110. 0x4200004242000042ULL, /* FE=0, SE=1 */
  3111. 0}; /* FE=0, SE=0 */
  3112. while(i<4) {
  3113. writeq(value[i], &bar0->swapper_ctrl);
  3114. val64 = readq(&bar0->pif_rd_swapper_fb);
  3115. if (val64 == 0x0123456789ABCDEFULL)
  3116. break;
  3117. i++;
  3118. }
  3119. if (i == 4) {
  3120. DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
  3121. dev->name);
  3122. DBG_PRINT(ERR_DBG, "feedback read %llx\n",
  3123. (unsigned long long) val64);
  3124. return FAILURE;
  3125. }
  3126. valr = value[i];
  3127. } else {
  3128. valr = readq(&bar0->swapper_ctrl);
  3129. }
  3130. valt = 0x0123456789ABCDEFULL;
  3131. writeq(valt, &bar0->xmsi_address);
  3132. val64 = readq(&bar0->xmsi_address);
  3133. if(val64 != valt) {
  3134. int i = 0;
  3135. u64 value[] = { 0x00C3C30000C3C300ULL, /* FE=1, SE=1 */
  3136. 0x0081810000818100ULL, /* FE=1, SE=0 */
  3137. 0x0042420000424200ULL, /* FE=0, SE=1 */
  3138. 0}; /* FE=0, SE=0 */
  3139. while(i<4) {
  3140. writeq((value[i] | valr), &bar0->swapper_ctrl);
  3141. writeq(valt, &bar0->xmsi_address);
  3142. val64 = readq(&bar0->xmsi_address);
  3143. if(val64 == valt)
  3144. break;
  3145. i++;
  3146. }
  3147. if(i == 4) {
  3148. unsigned long long x = val64;
  3149. DBG_PRINT(ERR_DBG, "Write failed, Xmsi_addr ");
  3150. DBG_PRINT(ERR_DBG, "reads:0x%llx\n", x);
  3151. return FAILURE;
  3152. }
  3153. }
  3154. val64 = readq(&bar0->swapper_ctrl);
  3155. val64 &= 0xFFFF000000000000ULL;
  3156. #ifdef __BIG_ENDIAN
  3157. /*
  3158. * The device by default set to a big endian format, so a
  3159. * big endian driver need not set anything.
  3160. */
  3161. val64 |= (SWAPPER_CTRL_TXP_FE |
  3162. SWAPPER_CTRL_TXP_SE |
  3163. SWAPPER_CTRL_TXD_R_FE |
  3164. SWAPPER_CTRL_TXD_W_FE |
  3165. SWAPPER_CTRL_TXF_R_FE |
  3166. SWAPPER_CTRL_RXD_R_FE |
  3167. SWAPPER_CTRL_RXD_W_FE |
  3168. SWAPPER_CTRL_RXF_W_FE |
  3169. SWAPPER_CTRL_XMSI_FE |
  3170. SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
  3171. if (sp->intr_type == INTA)
  3172. val64 |= SWAPPER_CTRL_XMSI_SE;
  3173. writeq(val64, &bar0->swapper_ctrl);
  3174. #else
  3175. /*
  3176. * Initially we enable all bits to make it accessible by the
  3177. * driver, then we selectively enable only those bits that
  3178. * we want to set.
  3179. */
  3180. val64 |= (SWAPPER_CTRL_TXP_FE |
  3181. SWAPPER_CTRL_TXP_SE |
  3182. SWAPPER_CTRL_TXD_R_FE |
  3183. SWAPPER_CTRL_TXD_R_SE |
  3184. SWAPPER_CTRL_TXD_W_FE |
  3185. SWAPPER_CTRL_TXD_W_SE |
  3186. SWAPPER_CTRL_TXF_R_FE |
  3187. SWAPPER_CTRL_RXD_R_FE |
  3188. SWAPPER_CTRL_RXD_R_SE |
  3189. SWAPPER_CTRL_RXD_W_FE |
  3190. SWAPPER_CTRL_RXD_W_SE |
  3191. SWAPPER_CTRL_RXF_W_FE |
  3192. SWAPPER_CTRL_XMSI_FE |
  3193. SWAPPER_CTRL_STATS_FE | SWAPPER_CTRL_STATS_SE);
  3194. if (sp->intr_type == INTA)
  3195. val64 |= SWAPPER_CTRL_XMSI_SE;
  3196. writeq(val64, &bar0->swapper_ctrl);
  3197. #endif
  3198. val64 = readq(&bar0->swapper_ctrl);
  3199. /*
  3200. * Verifying if endian settings are accurate by reading a
  3201. * feedback register.
  3202. */
  3203. val64 = readq(&bar0->pif_rd_swapper_fb);
  3204. if (val64 != 0x0123456789ABCDEFULL) {
  3205. /* Endian settings are incorrect, calls for another dekko. */
  3206. DBG_PRINT(ERR_DBG, "%s: Endian settings are wrong, ",
  3207. dev->name);
  3208. DBG_PRINT(ERR_DBG, "feedback read %llx\n",
  3209. (unsigned long long) val64);
  3210. return FAILURE;
  3211. }
  3212. return SUCCESS;
  3213. }
  3214. static int wait_for_msix_trans(nic_t *nic, int i)
  3215. {
  3216. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  3217. u64 val64;
  3218. int ret = 0, cnt = 0;
  3219. do {
  3220. val64 = readq(&bar0->xmsi_access);
  3221. if (!(val64 & BIT(15)))
  3222. break;
  3223. mdelay(1);
  3224. cnt++;
  3225. } while(cnt < 5);
  3226. if (cnt == 5) {
  3227. DBG_PRINT(ERR_DBG, "XMSI # %d Access failed\n", i);
  3228. ret = 1;
  3229. }
  3230. return ret;
  3231. }
  3232. static void restore_xmsi_data(nic_t *nic)
  3233. {
  3234. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  3235. u64 val64;
  3236. int i;
  3237. for (i=0; i < MAX_REQUESTED_MSI_X; i++) {
  3238. writeq(nic->msix_info[i].addr, &bar0->xmsi_address);
  3239. writeq(nic->msix_info[i].data, &bar0->xmsi_data);
  3240. val64 = (BIT(7) | BIT(15) | vBIT(i, 26, 6));
  3241. writeq(val64, &bar0->xmsi_access);
  3242. if (wait_for_msix_trans(nic, i)) {
  3243. DBG_PRINT(ERR_DBG, "failed in %s\n", __FUNCTION__);
  3244. continue;
  3245. }
  3246. }
  3247. }
  3248. static void store_xmsi_data(nic_t *nic)
  3249. {
  3250. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  3251. u64 val64, addr, data;
  3252. int i;
  3253. /* Store and display */
  3254. for (i=0; i < MAX_REQUESTED_MSI_X; i++) {
  3255. val64 = (BIT(15) | vBIT(i, 26, 6));
  3256. writeq(val64, &bar0->xmsi_access);
  3257. if (wait_for_msix_trans(nic, i)) {
  3258. DBG_PRINT(ERR_DBG, "failed in %s\n", __FUNCTION__);
  3259. continue;
  3260. }
  3261. addr = readq(&bar0->xmsi_address);
  3262. data = readq(&bar0->xmsi_data);
  3263. if (addr && data) {
  3264. nic->msix_info[i].addr = addr;
  3265. nic->msix_info[i].data = data;
  3266. }
  3267. }
  3268. }
  3269. int s2io_enable_msi(nic_t *nic)
  3270. {
  3271. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  3272. u16 msi_ctrl, msg_val;
  3273. struct config_param *config = &nic->config;
  3274. struct net_device *dev = nic->dev;
  3275. u64 val64, tx_mat, rx_mat;
  3276. int i, err;
  3277. val64 = readq(&bar0->pic_control);
  3278. val64 &= ~BIT(1);
  3279. writeq(val64, &bar0->pic_control);
  3280. err = pci_enable_msi(nic->pdev);
  3281. if (err) {
  3282. DBG_PRINT(ERR_DBG, "%s: enabling MSI failed\n",
  3283. nic->dev->name);
  3284. return err;
  3285. }
  3286. /*
  3287. * Enable MSI and use MSI-1 in stead of the standard MSI-0
  3288. * for interrupt handling.
  3289. */
  3290. pci_read_config_word(nic->pdev, 0x4c, &msg_val);
  3291. msg_val ^= 0x1;
  3292. pci_write_config_word(nic->pdev, 0x4c, msg_val);
  3293. pci_read_config_word(nic->pdev, 0x4c, &msg_val);
  3294. pci_read_config_word(nic->pdev, 0x42, &msi_ctrl);
  3295. msi_ctrl |= 0x10;
  3296. pci_write_config_word(nic->pdev, 0x42, msi_ctrl);
  3297. /* program MSI-1 into all usable Tx_Mat and Rx_Mat fields */
  3298. tx_mat = readq(&bar0->tx_mat0_n[0]);
  3299. for (i=0; i<config->tx_fifo_num; i++) {
  3300. tx_mat |= TX_MAT_SET(i, 1);
  3301. }
  3302. writeq(tx_mat, &bar0->tx_mat0_n[0]);
  3303. rx_mat = readq(&bar0->rx_mat);
  3304. for (i=0; i<config->rx_ring_num; i++) {
  3305. rx_mat |= RX_MAT_SET(i, 1);
  3306. }
  3307. writeq(rx_mat, &bar0->rx_mat);
  3308. dev->irq = nic->pdev->irq;
  3309. return 0;
  3310. }
  3311. static int s2io_enable_msi_x(nic_t *nic)
  3312. {
  3313. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  3314. u64 tx_mat, rx_mat;
  3315. u16 msi_control; /* Temp variable */
  3316. int ret, i, j, msix_indx = 1;
  3317. nic->entries = kmalloc(MAX_REQUESTED_MSI_X * sizeof(struct msix_entry),
  3318. GFP_KERNEL);
  3319. if (nic->entries == NULL) {
  3320. DBG_PRINT(ERR_DBG, "%s: Memory allocation failed\n", __FUNCTION__);
  3321. return -ENOMEM;
  3322. }
  3323. memset(nic->entries, 0, MAX_REQUESTED_MSI_X * sizeof(struct msix_entry));
  3324. nic->s2io_entries =
  3325. kmalloc(MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry),
  3326. GFP_KERNEL);
  3327. if (nic->s2io_entries == NULL) {
  3328. DBG_PRINT(ERR_DBG, "%s: Memory allocation failed\n", __FUNCTION__);
  3329. kfree(nic->entries);
  3330. return -ENOMEM;
  3331. }
  3332. memset(nic->s2io_entries, 0,
  3333. MAX_REQUESTED_MSI_X * sizeof(struct s2io_msix_entry));
  3334. for (i=0; i< MAX_REQUESTED_MSI_X; i++) {
  3335. nic->entries[i].entry = i;
  3336. nic->s2io_entries[i].entry = i;
  3337. nic->s2io_entries[i].arg = NULL;
  3338. nic->s2io_entries[i].in_use = 0;
  3339. }
  3340. tx_mat = readq(&bar0->tx_mat0_n[0]);
  3341. for (i=0; i<nic->config.tx_fifo_num; i++, msix_indx++) {
  3342. tx_mat |= TX_MAT_SET(i, msix_indx);
  3343. nic->s2io_entries[msix_indx].arg = &nic->mac_control.fifos[i];
  3344. nic->s2io_entries[msix_indx].type = MSIX_FIFO_TYPE;
  3345. nic->s2io_entries[msix_indx].in_use = MSIX_FLG;
  3346. }
  3347. writeq(tx_mat, &bar0->tx_mat0_n[0]);
  3348. if (!nic->config.bimodal) {
  3349. rx_mat = readq(&bar0->rx_mat);
  3350. for (j=0; j<nic->config.rx_ring_num; j++, msix_indx++) {
  3351. rx_mat |= RX_MAT_SET(j, msix_indx);
  3352. nic->s2io_entries[msix_indx].arg = &nic->mac_control.rings[j];
  3353. nic->s2io_entries[msix_indx].type = MSIX_RING_TYPE;
  3354. nic->s2io_entries[msix_indx].in_use = MSIX_FLG;
  3355. }
  3356. writeq(rx_mat, &bar0->rx_mat);
  3357. } else {
  3358. tx_mat = readq(&bar0->tx_mat0_n[7]);
  3359. for (j=0; j<nic->config.rx_ring_num; j++, msix_indx++) {
  3360. tx_mat |= TX_MAT_SET(i, msix_indx);
  3361. nic->s2io_entries[msix_indx].arg = &nic->mac_control.rings[j];
  3362. nic->s2io_entries[msix_indx].type = MSIX_RING_TYPE;
  3363. nic->s2io_entries[msix_indx].in_use = MSIX_FLG;
  3364. }
  3365. writeq(tx_mat, &bar0->tx_mat0_n[7]);
  3366. }
  3367. nic->avail_msix_vectors = 0;
  3368. ret = pci_enable_msix(nic->pdev, nic->entries, MAX_REQUESTED_MSI_X);
  3369. /* We fail init if error or we get less vectors than min required */
  3370. if (ret >= (nic->config.tx_fifo_num + nic->config.rx_ring_num + 1)) {
  3371. nic->avail_msix_vectors = ret;
  3372. ret = pci_enable_msix(nic->pdev, nic->entries, ret);
  3373. }
  3374. if (ret) {
  3375. DBG_PRINT(ERR_DBG, "%s: Enabling MSIX failed\n", nic->dev->name);
  3376. kfree(nic->entries);
  3377. kfree(nic->s2io_entries);
  3378. nic->entries = NULL;
  3379. nic->s2io_entries = NULL;
  3380. nic->avail_msix_vectors = 0;
  3381. return -ENOMEM;
  3382. }
  3383. if (!nic->avail_msix_vectors)
  3384. nic->avail_msix_vectors = MAX_REQUESTED_MSI_X;
  3385. /*
  3386. * To enable MSI-X, MSI also needs to be enabled, due to a bug
  3387. * in the herc NIC. (Temp change, needs to be removed later)
  3388. */
  3389. pci_read_config_word(nic->pdev, 0x42, &msi_control);
  3390. msi_control |= 0x1; /* Enable MSI */
  3391. pci_write_config_word(nic->pdev, 0x42, msi_control);
  3392. return 0;
  3393. }
  3394. /* ********************************************************* *
  3395. * Functions defined below concern the OS part of the driver *
  3396. * ********************************************************* */
  3397. /**
  3398. * s2io_open - open entry point of the driver
  3399. * @dev : pointer to the device structure.
  3400. * Description:
  3401. * This function is the open entry point of the driver. It mainly calls a
  3402. * function to allocate Rx buffers and inserts them into the buffer
  3403. * descriptors and then enables the Rx part of the NIC.
  3404. * Return value:
  3405. * 0 on success and an appropriate (-)ve integer as defined in errno.h
  3406. * file on failure.
  3407. */
  3408. static int s2io_open(struct net_device *dev)
  3409. {
  3410. nic_t *sp = dev->priv;
  3411. int err = 0;
  3412. /*
  3413. * Make sure you have link off by default every time
  3414. * Nic is initialized
  3415. */
  3416. netif_carrier_off(dev);
  3417. sp->last_link_state = 0;
  3418. /* Initialize H/W and enable interrupts */
  3419. err = s2io_card_up(sp);
  3420. if (err) {
  3421. DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
  3422. dev->name);
  3423. goto hw_init_failed;
  3424. }
  3425. if (s2io_set_mac_addr(dev, dev->dev_addr) == FAILURE) {
  3426. DBG_PRINT(ERR_DBG, "Set Mac Address Failed\n");
  3427. s2io_card_down(sp);
  3428. err = -ENODEV;
  3429. goto hw_init_failed;
  3430. }
  3431. netif_start_queue(dev);
  3432. return 0;
  3433. hw_init_failed:
  3434. if (sp->intr_type == MSI_X) {
  3435. if (sp->entries)
  3436. kfree(sp->entries);
  3437. if (sp->s2io_entries)
  3438. kfree(sp->s2io_entries);
  3439. }
  3440. return err;
  3441. }
  3442. /**
  3443. * s2io_close -close entry point of the driver
  3444. * @dev : device pointer.
  3445. * Description:
  3446. * This is the stop entry point of the driver. It needs to undo exactly
  3447. * whatever was done by the open entry point,thus it's usually referred to
  3448. * as the close function.Among other things this function mainly stops the
  3449. * Rx side of the NIC and frees all the Rx buffers in the Rx rings.
  3450. * Return value:
  3451. * 0 on success and an appropriate (-)ve integer as defined in errno.h
  3452. * file on failure.
  3453. */
  3454. static int s2io_close(struct net_device *dev)
  3455. {
  3456. nic_t *sp = dev->priv;
  3457. flush_scheduled_work();
  3458. netif_stop_queue(dev);
  3459. /* Reset card, kill tasklet and free Tx and Rx buffers. */
  3460. s2io_card_down(sp);
  3461. sp->device_close_flag = TRUE; /* Device is shut down. */
  3462. return 0;
  3463. }
  3464. /**
  3465. * s2io_xmit - Tx entry point of te driver
  3466. * @skb : the socket buffer containing the Tx data.
  3467. * @dev : device pointer.
  3468. * Description :
  3469. * This function is the Tx entry point of the driver. S2IO NIC supports
  3470. * certain protocol assist features on Tx side, namely CSO, S/G, LSO.
  3471. * NOTE: when device cant queue the pkt,just the trans_start variable will
  3472. * not be upadted.
  3473. * Return value:
  3474. * 0 on success & 1 on failure.
  3475. */
  3476. static int s2io_xmit(struct sk_buff *skb, struct net_device *dev)
  3477. {
  3478. nic_t *sp = dev->priv;
  3479. u16 frg_cnt, frg_len, i, queue, queue_len, put_off, get_off;
  3480. register u64 val64;
  3481. TxD_t *txdp;
  3482. TxFIFO_element_t __iomem *tx_fifo;
  3483. unsigned long flags;
  3484. u16 vlan_tag = 0;
  3485. int vlan_priority = 0;
  3486. mac_info_t *mac_control;
  3487. struct config_param *config;
  3488. int offload_type;
  3489. mac_control = &sp->mac_control;
  3490. config = &sp->config;
  3491. DBG_PRINT(TX_DBG, "%s: In Neterion Tx routine\n", dev->name);
  3492. spin_lock_irqsave(&sp->tx_lock, flags);
  3493. if (atomic_read(&sp->card_state) == CARD_DOWN) {
  3494. DBG_PRINT(TX_DBG, "%s: Card going down for reset\n",
  3495. dev->name);
  3496. spin_unlock_irqrestore(&sp->tx_lock, flags);
  3497. dev_kfree_skb(skb);
  3498. return 0;
  3499. }
  3500. queue = 0;
  3501. /* Get Fifo number to Transmit based on vlan priority */
  3502. if (sp->vlgrp && vlan_tx_tag_present(skb)) {
  3503. vlan_tag = vlan_tx_tag_get(skb);
  3504. vlan_priority = vlan_tag >> 13;
  3505. queue = config->fifo_mapping[vlan_priority];
  3506. }
  3507. put_off = (u16) mac_control->fifos[queue].tx_curr_put_info.offset;
  3508. get_off = (u16) mac_control->fifos[queue].tx_curr_get_info.offset;
  3509. txdp = (TxD_t *) mac_control->fifos[queue].list_info[put_off].
  3510. list_virt_addr;
  3511. queue_len = mac_control->fifos[queue].tx_curr_put_info.fifo_len + 1;
  3512. /* Avoid "put" pointer going beyond "get" pointer */
  3513. if (txdp->Host_Control ||
  3514. ((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
  3515. DBG_PRINT(TX_DBG, "Error in xmit, No free TXDs.\n");
  3516. netif_stop_queue(dev);
  3517. dev_kfree_skb(skb);
  3518. spin_unlock_irqrestore(&sp->tx_lock, flags);
  3519. return 0;
  3520. }
  3521. /* A buffer with no data will be dropped */
  3522. if (!skb->len) {
  3523. DBG_PRINT(TX_DBG, "%s:Buffer has no data..\n", dev->name);
  3524. dev_kfree_skb(skb);
  3525. spin_unlock_irqrestore(&sp->tx_lock, flags);
  3526. return 0;
  3527. }
  3528. offload_type = s2io_offload_type(skb);
  3529. #ifdef NETIF_F_TSO
  3530. if (offload_type & (SKB_GSO_TCPV4 | SKB_GSO_TCPV6)) {
  3531. txdp->Control_1 |= TXD_TCP_LSO_EN;
  3532. txdp->Control_1 |= TXD_TCP_LSO_MSS(s2io_tcp_mss(skb));
  3533. }
  3534. #endif
  3535. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  3536. txdp->Control_2 |=
  3537. (TXD_TX_CKO_IPV4_EN | TXD_TX_CKO_TCP_EN |
  3538. TXD_TX_CKO_UDP_EN);
  3539. }
  3540. txdp->Control_1 |= TXD_GATHER_CODE_FIRST;
  3541. txdp->Control_1 |= TXD_LIST_OWN_XENA;
  3542. txdp->Control_2 |= config->tx_intr_type;
  3543. if (sp->vlgrp && vlan_tx_tag_present(skb)) {
  3544. txdp->Control_2 |= TXD_VLAN_ENABLE;
  3545. txdp->Control_2 |= TXD_VLAN_TAG(vlan_tag);
  3546. }
  3547. frg_len = skb->len - skb->data_len;
  3548. if (offload_type == SKB_GSO_UDP) {
  3549. int ufo_size;
  3550. ufo_size = s2io_udp_mss(skb);
  3551. ufo_size &= ~7;
  3552. txdp->Control_1 |= TXD_UFO_EN;
  3553. txdp->Control_1 |= TXD_UFO_MSS(ufo_size);
  3554. txdp->Control_1 |= TXD_BUFFER0_SIZE(8);
  3555. #ifdef __BIG_ENDIAN
  3556. sp->ufo_in_band_v[put_off] =
  3557. (u64)skb_shinfo(skb)->ip6_frag_id;
  3558. #else
  3559. sp->ufo_in_band_v[put_off] =
  3560. (u64)skb_shinfo(skb)->ip6_frag_id << 32;
  3561. #endif
  3562. txdp->Host_Control = (unsigned long)sp->ufo_in_band_v;
  3563. txdp->Buffer_Pointer = pci_map_single(sp->pdev,
  3564. sp->ufo_in_band_v,
  3565. sizeof(u64), PCI_DMA_TODEVICE);
  3566. txdp++;
  3567. }
  3568. txdp->Buffer_Pointer = pci_map_single
  3569. (sp->pdev, skb->data, frg_len, PCI_DMA_TODEVICE);
  3570. txdp->Host_Control = (unsigned long) skb;
  3571. txdp->Control_1 |= TXD_BUFFER0_SIZE(frg_len);
  3572. if (offload_type == SKB_GSO_UDP)
  3573. txdp->Control_1 |= TXD_UFO_EN;
  3574. frg_cnt = skb_shinfo(skb)->nr_frags;
  3575. /* For fragmented SKB. */
  3576. for (i = 0; i < frg_cnt; i++) {
  3577. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  3578. /* A '0' length fragment will be ignored */
  3579. if (!frag->size)
  3580. continue;
  3581. txdp++;
  3582. txdp->Buffer_Pointer = (u64) pci_map_page
  3583. (sp->pdev, frag->page, frag->page_offset,
  3584. frag->size, PCI_DMA_TODEVICE);
  3585. txdp->Control_1 = TXD_BUFFER0_SIZE(frag->size);
  3586. if (offload_type == SKB_GSO_UDP)
  3587. txdp->Control_1 |= TXD_UFO_EN;
  3588. }
  3589. txdp->Control_1 |= TXD_GATHER_CODE_LAST;
  3590. if (offload_type == SKB_GSO_UDP)
  3591. frg_cnt++; /* as Txd0 was used for inband header */
  3592. tx_fifo = mac_control->tx_FIFO_start[queue];
  3593. val64 = mac_control->fifos[queue].list_info[put_off].list_phy_addr;
  3594. writeq(val64, &tx_fifo->TxDL_Pointer);
  3595. val64 = (TX_FIFO_LAST_TXD_NUM(frg_cnt) | TX_FIFO_FIRST_LIST |
  3596. TX_FIFO_LAST_LIST);
  3597. if (offload_type)
  3598. val64 |= TX_FIFO_SPECIAL_FUNC;
  3599. writeq(val64, &tx_fifo->List_Control);
  3600. mmiowb();
  3601. put_off++;
  3602. if (put_off == mac_control->fifos[queue].tx_curr_put_info.fifo_len + 1)
  3603. put_off = 0;
  3604. mac_control->fifos[queue].tx_curr_put_info.offset = put_off;
  3605. /* Avoid "put" pointer going beyond "get" pointer */
  3606. if (((put_off+1) == queue_len ? 0 : (put_off+1)) == get_off) {
  3607. sp->mac_control.stats_info->sw_stat.fifo_full_cnt++;
  3608. DBG_PRINT(TX_DBG,
  3609. "No free TxDs for xmit, Put: 0x%x Get:0x%x\n",
  3610. put_off, get_off);
  3611. netif_stop_queue(dev);
  3612. }
  3613. dev->trans_start = jiffies;
  3614. spin_unlock_irqrestore(&sp->tx_lock, flags);
  3615. return 0;
  3616. }
  3617. static void
  3618. s2io_alarm_handle(unsigned long data)
  3619. {
  3620. nic_t *sp = (nic_t *)data;
  3621. alarm_intr_handler(sp);
  3622. mod_timer(&sp->alarm_timer, jiffies + HZ / 2);
  3623. }
  3624. static int s2io_chk_rx_buffers(nic_t *sp, int rng_n)
  3625. {
  3626. int rxb_size, level;
  3627. if (!sp->lro) {
  3628. rxb_size = atomic_read(&sp->rx_bufs_left[rng_n]);
  3629. level = rx_buffer_level(sp, rxb_size, rng_n);
  3630. if ((level == PANIC) && (!TASKLET_IN_USE)) {
  3631. int ret;
  3632. DBG_PRINT(INTR_DBG, "%s: Rx BD hit ", __FUNCTION__);
  3633. DBG_PRINT(INTR_DBG, "PANIC levels\n");
  3634. if ((ret = fill_rx_buffers(sp, rng_n)) == -ENOMEM) {
  3635. DBG_PRINT(ERR_DBG, "Out of memory in %s",
  3636. __FUNCTION__);
  3637. clear_bit(0, (&sp->tasklet_status));
  3638. return -1;
  3639. }
  3640. clear_bit(0, (&sp->tasklet_status));
  3641. } else if (level == LOW)
  3642. tasklet_schedule(&sp->task);
  3643. } else if (fill_rx_buffers(sp, rng_n) == -ENOMEM) {
  3644. DBG_PRINT(ERR_DBG, "%s:Out of memory", sp->dev->name);
  3645. DBG_PRINT(ERR_DBG, " in Rx Intr!!\n");
  3646. }
  3647. return 0;
  3648. }
  3649. static irqreturn_t s2io_msi_handle(int irq, void *dev_id)
  3650. {
  3651. struct net_device *dev = (struct net_device *) dev_id;
  3652. nic_t *sp = dev->priv;
  3653. int i;
  3654. mac_info_t *mac_control;
  3655. struct config_param *config;
  3656. atomic_inc(&sp->isr_cnt);
  3657. mac_control = &sp->mac_control;
  3658. config = &sp->config;
  3659. DBG_PRINT(INTR_DBG, "%s: MSI handler\n", __FUNCTION__);
  3660. /* If Intr is because of Rx Traffic */
  3661. for (i = 0; i < config->rx_ring_num; i++)
  3662. rx_intr_handler(&mac_control->rings[i]);
  3663. /* If Intr is because of Tx Traffic */
  3664. for (i = 0; i < config->tx_fifo_num; i++)
  3665. tx_intr_handler(&mac_control->fifos[i]);
  3666. /*
  3667. * If the Rx buffer count is below the panic threshold then
  3668. * reallocate the buffers from the interrupt handler itself,
  3669. * else schedule a tasklet to reallocate the buffers.
  3670. */
  3671. for (i = 0; i < config->rx_ring_num; i++)
  3672. s2io_chk_rx_buffers(sp, i);
  3673. atomic_dec(&sp->isr_cnt);
  3674. return IRQ_HANDLED;
  3675. }
  3676. static irqreturn_t s2io_msix_ring_handle(int irq, void *dev_id)
  3677. {
  3678. ring_info_t *ring = (ring_info_t *)dev_id;
  3679. nic_t *sp = ring->nic;
  3680. atomic_inc(&sp->isr_cnt);
  3681. rx_intr_handler(ring);
  3682. s2io_chk_rx_buffers(sp, ring->ring_no);
  3683. atomic_dec(&sp->isr_cnt);
  3684. return IRQ_HANDLED;
  3685. }
  3686. static irqreturn_t s2io_msix_fifo_handle(int irq, void *dev_id)
  3687. {
  3688. fifo_info_t *fifo = (fifo_info_t *)dev_id;
  3689. nic_t *sp = fifo->nic;
  3690. atomic_inc(&sp->isr_cnt);
  3691. tx_intr_handler(fifo);
  3692. atomic_dec(&sp->isr_cnt);
  3693. return IRQ_HANDLED;
  3694. }
  3695. static void s2io_txpic_intr_handle(nic_t *sp)
  3696. {
  3697. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  3698. u64 val64;
  3699. val64 = readq(&bar0->pic_int_status);
  3700. if (val64 & PIC_INT_GPIO) {
  3701. val64 = readq(&bar0->gpio_int_reg);
  3702. if ((val64 & GPIO_INT_REG_LINK_DOWN) &&
  3703. (val64 & GPIO_INT_REG_LINK_UP)) {
  3704. /*
  3705. * This is unstable state so clear both up/down
  3706. * interrupt and adapter to re-evaluate the link state.
  3707. */
  3708. val64 |= GPIO_INT_REG_LINK_DOWN;
  3709. val64 |= GPIO_INT_REG_LINK_UP;
  3710. writeq(val64, &bar0->gpio_int_reg);
  3711. val64 = readq(&bar0->gpio_int_mask);
  3712. val64 &= ~(GPIO_INT_MASK_LINK_UP |
  3713. GPIO_INT_MASK_LINK_DOWN);
  3714. writeq(val64, &bar0->gpio_int_mask);
  3715. }
  3716. else if (val64 & GPIO_INT_REG_LINK_UP) {
  3717. val64 = readq(&bar0->adapter_status);
  3718. if (verify_xena_quiescence(sp, val64,
  3719. sp->device_enabled_once)) {
  3720. /* Enable Adapter */
  3721. val64 = readq(&bar0->adapter_control);
  3722. val64 |= ADAPTER_CNTL_EN;
  3723. writeq(val64, &bar0->adapter_control);
  3724. val64 |= ADAPTER_LED_ON;
  3725. writeq(val64, &bar0->adapter_control);
  3726. if (!sp->device_enabled_once)
  3727. sp->device_enabled_once = 1;
  3728. s2io_link(sp, LINK_UP);
  3729. /*
  3730. * unmask link down interrupt and mask link-up
  3731. * intr
  3732. */
  3733. val64 = readq(&bar0->gpio_int_mask);
  3734. val64 &= ~GPIO_INT_MASK_LINK_DOWN;
  3735. val64 |= GPIO_INT_MASK_LINK_UP;
  3736. writeq(val64, &bar0->gpio_int_mask);
  3737. }
  3738. }else if (val64 & GPIO_INT_REG_LINK_DOWN) {
  3739. val64 = readq(&bar0->adapter_status);
  3740. if (verify_xena_quiescence(sp, val64,
  3741. sp->device_enabled_once)) {
  3742. s2io_link(sp, LINK_DOWN);
  3743. /* Link is down so unmaks link up interrupt */
  3744. val64 = readq(&bar0->gpio_int_mask);
  3745. val64 &= ~GPIO_INT_MASK_LINK_UP;
  3746. val64 |= GPIO_INT_MASK_LINK_DOWN;
  3747. writeq(val64, &bar0->gpio_int_mask);
  3748. }
  3749. }
  3750. }
  3751. val64 = readq(&bar0->gpio_int_mask);
  3752. }
  3753. /**
  3754. * s2io_isr - ISR handler of the device .
  3755. * @irq: the irq of the device.
  3756. * @dev_id: a void pointer to the dev structure of the NIC.
  3757. * Description: This function is the ISR handler of the device. It
  3758. * identifies the reason for the interrupt and calls the relevant
  3759. * service routines. As a contongency measure, this ISR allocates the
  3760. * recv buffers, if their numbers are below the panic value which is
  3761. * presently set to 25% of the original number of rcv buffers allocated.
  3762. * Return value:
  3763. * IRQ_HANDLED: will be returned if IRQ was handled by this routine
  3764. * IRQ_NONE: will be returned if interrupt is not from our device
  3765. */
  3766. static irqreturn_t s2io_isr(int irq, void *dev_id)
  3767. {
  3768. struct net_device *dev = (struct net_device *) dev_id;
  3769. nic_t *sp = dev->priv;
  3770. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  3771. int i;
  3772. u64 reason = 0, val64, org_mask;
  3773. mac_info_t *mac_control;
  3774. struct config_param *config;
  3775. atomic_inc(&sp->isr_cnt);
  3776. mac_control = &sp->mac_control;
  3777. config = &sp->config;
  3778. /*
  3779. * Identify the cause for interrupt and call the appropriate
  3780. * interrupt handler. Causes for the interrupt could be;
  3781. * 1. Rx of packet.
  3782. * 2. Tx complete.
  3783. * 3. Link down.
  3784. * 4. Error in any functional blocks of the NIC.
  3785. */
  3786. reason = readq(&bar0->general_int_status);
  3787. if (!reason) {
  3788. /* The interrupt was not raised by Xena. */
  3789. atomic_dec(&sp->isr_cnt);
  3790. return IRQ_NONE;
  3791. }
  3792. val64 = 0xFFFFFFFFFFFFFFFFULL;
  3793. /* Store current mask before masking all interrupts */
  3794. org_mask = readq(&bar0->general_int_mask);
  3795. writeq(val64, &bar0->general_int_mask);
  3796. #ifdef CONFIG_S2IO_NAPI
  3797. if (reason & GEN_INTR_RXTRAFFIC) {
  3798. if (netif_rx_schedule_prep(dev)) {
  3799. writeq(val64, &bar0->rx_traffic_mask);
  3800. __netif_rx_schedule(dev);
  3801. }
  3802. }
  3803. #else
  3804. /*
  3805. * Rx handler is called by default, without checking for the
  3806. * cause of interrupt.
  3807. * rx_traffic_int reg is an R1 register, writing all 1's
  3808. * will ensure that the actual interrupt causing bit get's
  3809. * cleared and hence a read can be avoided.
  3810. */
  3811. writeq(val64, &bar0->rx_traffic_int);
  3812. for (i = 0; i < config->rx_ring_num; i++) {
  3813. rx_intr_handler(&mac_control->rings[i]);
  3814. }
  3815. #endif
  3816. /*
  3817. * tx_traffic_int reg is an R1 register, writing all 1's
  3818. * will ensure that the actual interrupt causing bit get's
  3819. * cleared and hence a read can be avoided.
  3820. */
  3821. writeq(val64, &bar0->tx_traffic_int);
  3822. for (i = 0; i < config->tx_fifo_num; i++)
  3823. tx_intr_handler(&mac_control->fifos[i]);
  3824. if (reason & GEN_INTR_TXPIC)
  3825. s2io_txpic_intr_handle(sp);
  3826. /*
  3827. * If the Rx buffer count is below the panic threshold then
  3828. * reallocate the buffers from the interrupt handler itself,
  3829. * else schedule a tasklet to reallocate the buffers.
  3830. */
  3831. #ifndef CONFIG_S2IO_NAPI
  3832. for (i = 0; i < config->rx_ring_num; i++)
  3833. s2io_chk_rx_buffers(sp, i);
  3834. #endif
  3835. writeq(org_mask, &bar0->general_int_mask);
  3836. atomic_dec(&sp->isr_cnt);
  3837. return IRQ_HANDLED;
  3838. }
  3839. /**
  3840. * s2io_updt_stats -
  3841. */
  3842. static void s2io_updt_stats(nic_t *sp)
  3843. {
  3844. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  3845. u64 val64;
  3846. int cnt = 0;
  3847. if (atomic_read(&sp->card_state) == CARD_UP) {
  3848. /* Apprx 30us on a 133 MHz bus */
  3849. val64 = SET_UPDT_CLICKS(10) |
  3850. STAT_CFG_ONE_SHOT_EN | STAT_CFG_STAT_EN;
  3851. writeq(val64, &bar0->stat_cfg);
  3852. do {
  3853. udelay(100);
  3854. val64 = readq(&bar0->stat_cfg);
  3855. if (!(val64 & BIT(0)))
  3856. break;
  3857. cnt++;
  3858. if (cnt == 5)
  3859. break; /* Updt failed */
  3860. } while(1);
  3861. } else {
  3862. memset(sp->mac_control.stats_info, 0, sizeof(StatInfo_t));
  3863. }
  3864. }
  3865. /**
  3866. * s2io_get_stats - Updates the device statistics structure.
  3867. * @dev : pointer to the device structure.
  3868. * Description:
  3869. * This function updates the device statistics structure in the s2io_nic
  3870. * structure and returns a pointer to the same.
  3871. * Return value:
  3872. * pointer to the updated net_device_stats structure.
  3873. */
  3874. static struct net_device_stats *s2io_get_stats(struct net_device *dev)
  3875. {
  3876. nic_t *sp = dev->priv;
  3877. mac_info_t *mac_control;
  3878. struct config_param *config;
  3879. mac_control = &sp->mac_control;
  3880. config = &sp->config;
  3881. /* Configure Stats for immediate updt */
  3882. s2io_updt_stats(sp);
  3883. sp->stats.tx_packets =
  3884. le32_to_cpu(mac_control->stats_info->tmac_frms);
  3885. sp->stats.tx_errors =
  3886. le32_to_cpu(mac_control->stats_info->tmac_any_err_frms);
  3887. sp->stats.rx_errors =
  3888. le64_to_cpu(mac_control->stats_info->rmac_drop_frms);
  3889. sp->stats.multicast =
  3890. le32_to_cpu(mac_control->stats_info->rmac_vld_mcst_frms);
  3891. sp->stats.rx_length_errors =
  3892. le64_to_cpu(mac_control->stats_info->rmac_long_frms);
  3893. return (&sp->stats);
  3894. }
  3895. /**
  3896. * s2io_set_multicast - entry point for multicast address enable/disable.
  3897. * @dev : pointer to the device structure
  3898. * Description:
  3899. * This function is a driver entry point which gets called by the kernel
  3900. * whenever multicast addresses must be enabled/disabled. This also gets
  3901. * called to set/reset promiscuous mode. Depending on the deivce flag, we
  3902. * determine, if multicast address must be enabled or if promiscuous mode
  3903. * is to be disabled etc.
  3904. * Return value:
  3905. * void.
  3906. */
  3907. static void s2io_set_multicast(struct net_device *dev)
  3908. {
  3909. int i, j, prev_cnt;
  3910. struct dev_mc_list *mclist;
  3911. nic_t *sp = dev->priv;
  3912. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  3913. u64 val64 = 0, multi_mac = 0x010203040506ULL, mask =
  3914. 0xfeffffffffffULL;
  3915. u64 dis_addr = 0xffffffffffffULL, mac_addr = 0;
  3916. void __iomem *add;
  3917. if ((dev->flags & IFF_ALLMULTI) && (!sp->m_cast_flg)) {
  3918. /* Enable all Multicast addresses */
  3919. writeq(RMAC_ADDR_DATA0_MEM_ADDR(multi_mac),
  3920. &bar0->rmac_addr_data0_mem);
  3921. writeq(RMAC_ADDR_DATA1_MEM_MASK(mask),
  3922. &bar0->rmac_addr_data1_mem);
  3923. val64 = RMAC_ADDR_CMD_MEM_WE |
  3924. RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  3925. RMAC_ADDR_CMD_MEM_OFFSET(MAC_MC_ALL_MC_ADDR_OFFSET);
  3926. writeq(val64, &bar0->rmac_addr_cmd_mem);
  3927. /* Wait till command completes */
  3928. wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  3929. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING);
  3930. sp->m_cast_flg = 1;
  3931. sp->all_multi_pos = MAC_MC_ALL_MC_ADDR_OFFSET;
  3932. } else if ((dev->flags & IFF_ALLMULTI) && (sp->m_cast_flg)) {
  3933. /* Disable all Multicast addresses */
  3934. writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
  3935. &bar0->rmac_addr_data0_mem);
  3936. writeq(RMAC_ADDR_DATA1_MEM_MASK(0x0),
  3937. &bar0->rmac_addr_data1_mem);
  3938. val64 = RMAC_ADDR_CMD_MEM_WE |
  3939. RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  3940. RMAC_ADDR_CMD_MEM_OFFSET(sp->all_multi_pos);
  3941. writeq(val64, &bar0->rmac_addr_cmd_mem);
  3942. /* Wait till command completes */
  3943. wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  3944. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING);
  3945. sp->m_cast_flg = 0;
  3946. sp->all_multi_pos = 0;
  3947. }
  3948. if ((dev->flags & IFF_PROMISC) && (!sp->promisc_flg)) {
  3949. /* Put the NIC into promiscuous mode */
  3950. add = &bar0->mac_cfg;
  3951. val64 = readq(&bar0->mac_cfg);
  3952. val64 |= MAC_CFG_RMAC_PROM_ENABLE;
  3953. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  3954. writel((u32) val64, add);
  3955. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  3956. writel((u32) (val64 >> 32), (add + 4));
  3957. val64 = readq(&bar0->mac_cfg);
  3958. sp->promisc_flg = 1;
  3959. DBG_PRINT(INFO_DBG, "%s: entered promiscuous mode\n",
  3960. dev->name);
  3961. } else if (!(dev->flags & IFF_PROMISC) && (sp->promisc_flg)) {
  3962. /* Remove the NIC from promiscuous mode */
  3963. add = &bar0->mac_cfg;
  3964. val64 = readq(&bar0->mac_cfg);
  3965. val64 &= ~MAC_CFG_RMAC_PROM_ENABLE;
  3966. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  3967. writel((u32) val64, add);
  3968. writeq(RMAC_CFG_KEY(0x4C0D), &bar0->rmac_cfg_key);
  3969. writel((u32) (val64 >> 32), (add + 4));
  3970. val64 = readq(&bar0->mac_cfg);
  3971. sp->promisc_flg = 0;
  3972. DBG_PRINT(INFO_DBG, "%s: left promiscuous mode\n",
  3973. dev->name);
  3974. }
  3975. /* Update individual M_CAST address list */
  3976. if ((!sp->m_cast_flg) && dev->mc_count) {
  3977. if (dev->mc_count >
  3978. (MAX_ADDRS_SUPPORTED - MAC_MC_ADDR_START_OFFSET - 1)) {
  3979. DBG_PRINT(ERR_DBG, "%s: No more Rx filters ",
  3980. dev->name);
  3981. DBG_PRINT(ERR_DBG, "can be added, please enable ");
  3982. DBG_PRINT(ERR_DBG, "ALL_MULTI instead\n");
  3983. return;
  3984. }
  3985. prev_cnt = sp->mc_addr_count;
  3986. sp->mc_addr_count = dev->mc_count;
  3987. /* Clear out the previous list of Mc in the H/W. */
  3988. for (i = 0; i < prev_cnt; i++) {
  3989. writeq(RMAC_ADDR_DATA0_MEM_ADDR(dis_addr),
  3990. &bar0->rmac_addr_data0_mem);
  3991. writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
  3992. &bar0->rmac_addr_data1_mem);
  3993. val64 = RMAC_ADDR_CMD_MEM_WE |
  3994. RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  3995. RMAC_ADDR_CMD_MEM_OFFSET
  3996. (MAC_MC_ADDR_START_OFFSET + i);
  3997. writeq(val64, &bar0->rmac_addr_cmd_mem);
  3998. /* Wait for command completes */
  3999. if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4000. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING)) {
  4001. DBG_PRINT(ERR_DBG, "%s: Adding ",
  4002. dev->name);
  4003. DBG_PRINT(ERR_DBG, "Multicasts failed\n");
  4004. return;
  4005. }
  4006. }
  4007. /* Create the new Rx filter list and update the same in H/W. */
  4008. for (i = 0, mclist = dev->mc_list; i < dev->mc_count;
  4009. i++, mclist = mclist->next) {
  4010. memcpy(sp->usr_addrs[i].addr, mclist->dmi_addr,
  4011. ETH_ALEN);
  4012. mac_addr = 0;
  4013. for (j = 0; j < ETH_ALEN; j++) {
  4014. mac_addr |= mclist->dmi_addr[j];
  4015. mac_addr <<= 8;
  4016. }
  4017. mac_addr >>= 8;
  4018. writeq(RMAC_ADDR_DATA0_MEM_ADDR(mac_addr),
  4019. &bar0->rmac_addr_data0_mem);
  4020. writeq(RMAC_ADDR_DATA1_MEM_MASK(0ULL),
  4021. &bar0->rmac_addr_data1_mem);
  4022. val64 = RMAC_ADDR_CMD_MEM_WE |
  4023. RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  4024. RMAC_ADDR_CMD_MEM_OFFSET
  4025. (i + MAC_MC_ADDR_START_OFFSET);
  4026. writeq(val64, &bar0->rmac_addr_cmd_mem);
  4027. /* Wait for command completes */
  4028. if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4029. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING)) {
  4030. DBG_PRINT(ERR_DBG, "%s: Adding ",
  4031. dev->name);
  4032. DBG_PRINT(ERR_DBG, "Multicasts failed\n");
  4033. return;
  4034. }
  4035. }
  4036. }
  4037. }
  4038. /**
  4039. * s2io_set_mac_addr - Programs the Xframe mac address
  4040. * @dev : pointer to the device structure.
  4041. * @addr: a uchar pointer to the new mac address which is to be set.
  4042. * Description : This procedure will program the Xframe to receive
  4043. * frames with new Mac Address
  4044. * Return value: SUCCESS on success and an appropriate (-)ve integer
  4045. * as defined in errno.h file on failure.
  4046. */
  4047. static int s2io_set_mac_addr(struct net_device *dev, u8 * addr)
  4048. {
  4049. nic_t *sp = dev->priv;
  4050. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4051. register u64 val64, mac_addr = 0;
  4052. int i;
  4053. /*
  4054. * Set the new MAC address as the new unicast filter and reflect this
  4055. * change on the device address registered with the OS. It will be
  4056. * at offset 0.
  4057. */
  4058. for (i = 0; i < ETH_ALEN; i++) {
  4059. mac_addr <<= 8;
  4060. mac_addr |= addr[i];
  4061. }
  4062. writeq(RMAC_ADDR_DATA0_MEM_ADDR(mac_addr),
  4063. &bar0->rmac_addr_data0_mem);
  4064. val64 =
  4065. RMAC_ADDR_CMD_MEM_WE | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  4066. RMAC_ADDR_CMD_MEM_OFFSET(0);
  4067. writeq(val64, &bar0->rmac_addr_cmd_mem);
  4068. /* Wait till command completes */
  4069. if (wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  4070. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING)) {
  4071. DBG_PRINT(ERR_DBG, "%s: set_mac_addr failed\n", dev->name);
  4072. return FAILURE;
  4073. }
  4074. return SUCCESS;
  4075. }
  4076. /**
  4077. * s2io_ethtool_sset - Sets different link parameters.
  4078. * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
  4079. * @info: pointer to the structure with parameters given by ethtool to set
  4080. * link information.
  4081. * Description:
  4082. * The function sets different link parameters provided by the user onto
  4083. * the NIC.
  4084. * Return value:
  4085. * 0 on success.
  4086. */
  4087. static int s2io_ethtool_sset(struct net_device *dev,
  4088. struct ethtool_cmd *info)
  4089. {
  4090. nic_t *sp = dev->priv;
  4091. if ((info->autoneg == AUTONEG_ENABLE) ||
  4092. (info->speed != SPEED_10000) || (info->duplex != DUPLEX_FULL))
  4093. return -EINVAL;
  4094. else {
  4095. s2io_close(sp->dev);
  4096. s2io_open(sp->dev);
  4097. }
  4098. return 0;
  4099. }
  4100. /**
  4101. * s2io_ethtol_gset - Return link specific information.
  4102. * @sp : private member of the device structure, pointer to the
  4103. * s2io_nic structure.
  4104. * @info : pointer to the structure with parameters given by ethtool
  4105. * to return link information.
  4106. * Description:
  4107. * Returns link specific information like speed, duplex etc.. to ethtool.
  4108. * Return value :
  4109. * return 0 on success.
  4110. */
  4111. static int s2io_ethtool_gset(struct net_device *dev, struct ethtool_cmd *info)
  4112. {
  4113. nic_t *sp = dev->priv;
  4114. info->supported = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
  4115. info->advertising = (SUPPORTED_10000baseT_Full | SUPPORTED_FIBRE);
  4116. info->port = PORT_FIBRE;
  4117. /* info->transceiver?? TODO */
  4118. if (netif_carrier_ok(sp->dev)) {
  4119. info->speed = 10000;
  4120. info->duplex = DUPLEX_FULL;
  4121. } else {
  4122. info->speed = -1;
  4123. info->duplex = -1;
  4124. }
  4125. info->autoneg = AUTONEG_DISABLE;
  4126. return 0;
  4127. }
  4128. /**
  4129. * s2io_ethtool_gdrvinfo - Returns driver specific information.
  4130. * @sp : private member of the device structure, which is a pointer to the
  4131. * s2io_nic structure.
  4132. * @info : pointer to the structure with parameters given by ethtool to
  4133. * return driver information.
  4134. * Description:
  4135. * Returns driver specefic information like name, version etc.. to ethtool.
  4136. * Return value:
  4137. * void
  4138. */
  4139. static void s2io_ethtool_gdrvinfo(struct net_device *dev,
  4140. struct ethtool_drvinfo *info)
  4141. {
  4142. nic_t *sp = dev->priv;
  4143. strncpy(info->driver, s2io_driver_name, sizeof(info->driver));
  4144. strncpy(info->version, s2io_driver_version, sizeof(info->version));
  4145. strncpy(info->fw_version, "", sizeof(info->fw_version));
  4146. strncpy(info->bus_info, pci_name(sp->pdev), sizeof(info->bus_info));
  4147. info->regdump_len = XENA_REG_SPACE;
  4148. info->eedump_len = XENA_EEPROM_SPACE;
  4149. info->testinfo_len = S2IO_TEST_LEN;
  4150. info->n_stats = S2IO_STAT_LEN;
  4151. }
  4152. /**
  4153. * s2io_ethtool_gregs - dumps the entire space of Xfame into the buffer.
  4154. * @sp: private member of the device structure, which is a pointer to the
  4155. * s2io_nic structure.
  4156. * @regs : pointer to the structure with parameters given by ethtool for
  4157. * dumping the registers.
  4158. * @reg_space: The input argumnet into which all the registers are dumped.
  4159. * Description:
  4160. * Dumps the entire register space of xFrame NIC into the user given
  4161. * buffer area.
  4162. * Return value :
  4163. * void .
  4164. */
  4165. static void s2io_ethtool_gregs(struct net_device *dev,
  4166. struct ethtool_regs *regs, void *space)
  4167. {
  4168. int i;
  4169. u64 reg;
  4170. u8 *reg_space = (u8 *) space;
  4171. nic_t *sp = dev->priv;
  4172. regs->len = XENA_REG_SPACE;
  4173. regs->version = sp->pdev->subsystem_device;
  4174. for (i = 0; i < regs->len; i += 8) {
  4175. reg = readq(sp->bar0 + i);
  4176. memcpy((reg_space + i), &reg, 8);
  4177. }
  4178. }
  4179. /**
  4180. * s2io_phy_id - timer function that alternates adapter LED.
  4181. * @data : address of the private member of the device structure, which
  4182. * is a pointer to the s2io_nic structure, provided as an u32.
  4183. * Description: This is actually the timer function that alternates the
  4184. * adapter LED bit of the adapter control bit to set/reset every time on
  4185. * invocation. The timer is set for 1/2 a second, hence tha NIC blinks
  4186. * once every second.
  4187. */
  4188. static void s2io_phy_id(unsigned long data)
  4189. {
  4190. nic_t *sp = (nic_t *) data;
  4191. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4192. u64 val64 = 0;
  4193. u16 subid;
  4194. subid = sp->pdev->subsystem_device;
  4195. if ((sp->device_type == XFRAME_II_DEVICE) ||
  4196. ((subid & 0xFF) >= 0x07)) {
  4197. val64 = readq(&bar0->gpio_control);
  4198. val64 ^= GPIO_CTRL_GPIO_0;
  4199. writeq(val64, &bar0->gpio_control);
  4200. } else {
  4201. val64 = readq(&bar0->adapter_control);
  4202. val64 ^= ADAPTER_LED_ON;
  4203. writeq(val64, &bar0->adapter_control);
  4204. }
  4205. mod_timer(&sp->id_timer, jiffies + HZ / 2);
  4206. }
  4207. /**
  4208. * s2io_ethtool_idnic - To physically identify the nic on the system.
  4209. * @sp : private member of the device structure, which is a pointer to the
  4210. * s2io_nic structure.
  4211. * @id : pointer to the structure with identification parameters given by
  4212. * ethtool.
  4213. * Description: Used to physically identify the NIC on the system.
  4214. * The Link LED will blink for a time specified by the user for
  4215. * identification.
  4216. * NOTE: The Link has to be Up to be able to blink the LED. Hence
  4217. * identification is possible only if it's link is up.
  4218. * Return value:
  4219. * int , returns 0 on success
  4220. */
  4221. static int s2io_ethtool_idnic(struct net_device *dev, u32 data)
  4222. {
  4223. u64 val64 = 0, last_gpio_ctrl_val;
  4224. nic_t *sp = dev->priv;
  4225. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4226. u16 subid;
  4227. subid = sp->pdev->subsystem_device;
  4228. last_gpio_ctrl_val = readq(&bar0->gpio_control);
  4229. if ((sp->device_type == XFRAME_I_DEVICE) &&
  4230. ((subid & 0xFF) < 0x07)) {
  4231. val64 = readq(&bar0->adapter_control);
  4232. if (!(val64 & ADAPTER_CNTL_EN)) {
  4233. printk(KERN_ERR
  4234. "Adapter Link down, cannot blink LED\n");
  4235. return -EFAULT;
  4236. }
  4237. }
  4238. if (sp->id_timer.function == NULL) {
  4239. init_timer(&sp->id_timer);
  4240. sp->id_timer.function = s2io_phy_id;
  4241. sp->id_timer.data = (unsigned long) sp;
  4242. }
  4243. mod_timer(&sp->id_timer, jiffies);
  4244. if (data)
  4245. msleep_interruptible(data * HZ);
  4246. else
  4247. msleep_interruptible(MAX_FLICKER_TIME);
  4248. del_timer_sync(&sp->id_timer);
  4249. if (CARDS_WITH_FAULTY_LINK_INDICATORS(sp->device_type, subid)) {
  4250. writeq(last_gpio_ctrl_val, &bar0->gpio_control);
  4251. last_gpio_ctrl_val = readq(&bar0->gpio_control);
  4252. }
  4253. return 0;
  4254. }
  4255. /**
  4256. * s2io_ethtool_getpause_data -Pause frame frame generation and reception.
  4257. * @sp : private member of the device structure, which is a pointer to the
  4258. * s2io_nic structure.
  4259. * @ep : pointer to the structure with pause parameters given by ethtool.
  4260. * Description:
  4261. * Returns the Pause frame generation and reception capability of the NIC.
  4262. * Return value:
  4263. * void
  4264. */
  4265. static void s2io_ethtool_getpause_data(struct net_device *dev,
  4266. struct ethtool_pauseparam *ep)
  4267. {
  4268. u64 val64;
  4269. nic_t *sp = dev->priv;
  4270. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4271. val64 = readq(&bar0->rmac_pause_cfg);
  4272. if (val64 & RMAC_PAUSE_GEN_ENABLE)
  4273. ep->tx_pause = TRUE;
  4274. if (val64 & RMAC_PAUSE_RX_ENABLE)
  4275. ep->rx_pause = TRUE;
  4276. ep->autoneg = FALSE;
  4277. }
  4278. /**
  4279. * s2io_ethtool_setpause_data - set/reset pause frame generation.
  4280. * @sp : private member of the device structure, which is a pointer to the
  4281. * s2io_nic structure.
  4282. * @ep : pointer to the structure with pause parameters given by ethtool.
  4283. * Description:
  4284. * It can be used to set or reset Pause frame generation or reception
  4285. * support of the NIC.
  4286. * Return value:
  4287. * int, returns 0 on Success
  4288. */
  4289. static int s2io_ethtool_setpause_data(struct net_device *dev,
  4290. struct ethtool_pauseparam *ep)
  4291. {
  4292. u64 val64;
  4293. nic_t *sp = dev->priv;
  4294. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4295. val64 = readq(&bar0->rmac_pause_cfg);
  4296. if (ep->tx_pause)
  4297. val64 |= RMAC_PAUSE_GEN_ENABLE;
  4298. else
  4299. val64 &= ~RMAC_PAUSE_GEN_ENABLE;
  4300. if (ep->rx_pause)
  4301. val64 |= RMAC_PAUSE_RX_ENABLE;
  4302. else
  4303. val64 &= ~RMAC_PAUSE_RX_ENABLE;
  4304. writeq(val64, &bar0->rmac_pause_cfg);
  4305. return 0;
  4306. }
  4307. /**
  4308. * read_eeprom - reads 4 bytes of data from user given offset.
  4309. * @sp : private member of the device structure, which is a pointer to the
  4310. * s2io_nic structure.
  4311. * @off : offset at which the data must be written
  4312. * @data : Its an output parameter where the data read at the given
  4313. * offset is stored.
  4314. * Description:
  4315. * Will read 4 bytes of data from the user given offset and return the
  4316. * read data.
  4317. * NOTE: Will allow to read only part of the EEPROM visible through the
  4318. * I2C bus.
  4319. * Return value:
  4320. * -1 on failure and 0 on success.
  4321. */
  4322. #define S2IO_DEV_ID 5
  4323. static int read_eeprom(nic_t * sp, int off, u64 * data)
  4324. {
  4325. int ret = -1;
  4326. u32 exit_cnt = 0;
  4327. u64 val64;
  4328. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4329. if (sp->device_type == XFRAME_I_DEVICE) {
  4330. val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
  4331. I2C_CONTROL_BYTE_CNT(0x3) | I2C_CONTROL_READ |
  4332. I2C_CONTROL_CNTL_START;
  4333. SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
  4334. while (exit_cnt < 5) {
  4335. val64 = readq(&bar0->i2c_control);
  4336. if (I2C_CONTROL_CNTL_END(val64)) {
  4337. *data = I2C_CONTROL_GET_DATA(val64);
  4338. ret = 0;
  4339. break;
  4340. }
  4341. msleep(50);
  4342. exit_cnt++;
  4343. }
  4344. }
  4345. if (sp->device_type == XFRAME_II_DEVICE) {
  4346. val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
  4347. SPI_CONTROL_BYTECNT(0x3) |
  4348. SPI_CONTROL_CMD(0x3) | SPI_CONTROL_ADDR(off);
  4349. SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
  4350. val64 |= SPI_CONTROL_REQ;
  4351. SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
  4352. while (exit_cnt < 5) {
  4353. val64 = readq(&bar0->spi_control);
  4354. if (val64 & SPI_CONTROL_NACK) {
  4355. ret = 1;
  4356. break;
  4357. } else if (val64 & SPI_CONTROL_DONE) {
  4358. *data = readq(&bar0->spi_data);
  4359. *data &= 0xffffff;
  4360. ret = 0;
  4361. break;
  4362. }
  4363. msleep(50);
  4364. exit_cnt++;
  4365. }
  4366. }
  4367. return ret;
  4368. }
  4369. /**
  4370. * write_eeprom - actually writes the relevant part of the data value.
  4371. * @sp : private member of the device structure, which is a pointer to the
  4372. * s2io_nic structure.
  4373. * @off : offset at which the data must be written
  4374. * @data : The data that is to be written
  4375. * @cnt : Number of bytes of the data that are actually to be written into
  4376. * the Eeprom. (max of 3)
  4377. * Description:
  4378. * Actually writes the relevant part of the data value into the Eeprom
  4379. * through the I2C bus.
  4380. * Return value:
  4381. * 0 on success, -1 on failure.
  4382. */
  4383. static int write_eeprom(nic_t * sp, int off, u64 data, int cnt)
  4384. {
  4385. int exit_cnt = 0, ret = -1;
  4386. u64 val64;
  4387. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4388. if (sp->device_type == XFRAME_I_DEVICE) {
  4389. val64 = I2C_CONTROL_DEV_ID(S2IO_DEV_ID) | I2C_CONTROL_ADDR(off) |
  4390. I2C_CONTROL_BYTE_CNT(cnt) | I2C_CONTROL_SET_DATA((u32)data) |
  4391. I2C_CONTROL_CNTL_START;
  4392. SPECIAL_REG_WRITE(val64, &bar0->i2c_control, LF);
  4393. while (exit_cnt < 5) {
  4394. val64 = readq(&bar0->i2c_control);
  4395. if (I2C_CONTROL_CNTL_END(val64)) {
  4396. if (!(val64 & I2C_CONTROL_NACK))
  4397. ret = 0;
  4398. break;
  4399. }
  4400. msleep(50);
  4401. exit_cnt++;
  4402. }
  4403. }
  4404. if (sp->device_type == XFRAME_II_DEVICE) {
  4405. int write_cnt = (cnt == 8) ? 0 : cnt;
  4406. writeq(SPI_DATA_WRITE(data,(cnt<<3)), &bar0->spi_data);
  4407. val64 = SPI_CONTROL_KEY(0x9) | SPI_CONTROL_SEL1 |
  4408. SPI_CONTROL_BYTECNT(write_cnt) |
  4409. SPI_CONTROL_CMD(0x2) | SPI_CONTROL_ADDR(off);
  4410. SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
  4411. val64 |= SPI_CONTROL_REQ;
  4412. SPECIAL_REG_WRITE(val64, &bar0->spi_control, LF);
  4413. while (exit_cnt < 5) {
  4414. val64 = readq(&bar0->spi_control);
  4415. if (val64 & SPI_CONTROL_NACK) {
  4416. ret = 1;
  4417. break;
  4418. } else if (val64 & SPI_CONTROL_DONE) {
  4419. ret = 0;
  4420. break;
  4421. }
  4422. msleep(50);
  4423. exit_cnt++;
  4424. }
  4425. }
  4426. return ret;
  4427. }
  4428. static void s2io_vpd_read(nic_t *nic)
  4429. {
  4430. u8 *vpd_data;
  4431. u8 data;
  4432. int i=0, cnt, fail = 0;
  4433. int vpd_addr = 0x80;
  4434. if (nic->device_type == XFRAME_II_DEVICE) {
  4435. strcpy(nic->product_name, "Xframe II 10GbE network adapter");
  4436. vpd_addr = 0x80;
  4437. }
  4438. else {
  4439. strcpy(nic->product_name, "Xframe I 10GbE network adapter");
  4440. vpd_addr = 0x50;
  4441. }
  4442. vpd_data = kmalloc(256, GFP_KERNEL);
  4443. if (!vpd_data)
  4444. return;
  4445. for (i = 0; i < 256; i +=4 ) {
  4446. pci_write_config_byte(nic->pdev, (vpd_addr + 2), i);
  4447. pci_read_config_byte(nic->pdev, (vpd_addr + 2), &data);
  4448. pci_write_config_byte(nic->pdev, (vpd_addr + 3), 0);
  4449. for (cnt = 0; cnt <5; cnt++) {
  4450. msleep(2);
  4451. pci_read_config_byte(nic->pdev, (vpd_addr + 3), &data);
  4452. if (data == 0x80)
  4453. break;
  4454. }
  4455. if (cnt >= 5) {
  4456. DBG_PRINT(ERR_DBG, "Read of VPD data failed\n");
  4457. fail = 1;
  4458. break;
  4459. }
  4460. pci_read_config_dword(nic->pdev, (vpd_addr + 4),
  4461. (u32 *)&vpd_data[i]);
  4462. }
  4463. if ((!fail) && (vpd_data[1] < VPD_PRODUCT_NAME_LEN)) {
  4464. memset(nic->product_name, 0, vpd_data[1]);
  4465. memcpy(nic->product_name, &vpd_data[3], vpd_data[1]);
  4466. }
  4467. kfree(vpd_data);
  4468. }
  4469. /**
  4470. * s2io_ethtool_geeprom - reads the value stored in the Eeprom.
  4471. * @sp : private member of the device structure, which is a pointer to the * s2io_nic structure.
  4472. * @eeprom : pointer to the user level structure provided by ethtool,
  4473. * containing all relevant information.
  4474. * @data_buf : user defined value to be written into Eeprom.
  4475. * Description: Reads the values stored in the Eeprom at given offset
  4476. * for a given length. Stores these values int the input argument data
  4477. * buffer 'data_buf' and returns these to the caller (ethtool.)
  4478. * Return value:
  4479. * int 0 on success
  4480. */
  4481. static int s2io_ethtool_geeprom(struct net_device *dev,
  4482. struct ethtool_eeprom *eeprom, u8 * data_buf)
  4483. {
  4484. u32 i, valid;
  4485. u64 data;
  4486. nic_t *sp = dev->priv;
  4487. eeprom->magic = sp->pdev->vendor | (sp->pdev->device << 16);
  4488. if ((eeprom->offset + eeprom->len) > (XENA_EEPROM_SPACE))
  4489. eeprom->len = XENA_EEPROM_SPACE - eeprom->offset;
  4490. for (i = 0; i < eeprom->len; i += 4) {
  4491. if (read_eeprom(sp, (eeprom->offset + i), &data)) {
  4492. DBG_PRINT(ERR_DBG, "Read of EEPROM failed\n");
  4493. return -EFAULT;
  4494. }
  4495. valid = INV(data);
  4496. memcpy((data_buf + i), &valid, 4);
  4497. }
  4498. return 0;
  4499. }
  4500. /**
  4501. * s2io_ethtool_seeprom - tries to write the user provided value in Eeprom
  4502. * @sp : private member of the device structure, which is a pointer to the
  4503. * s2io_nic structure.
  4504. * @eeprom : pointer to the user level structure provided by ethtool,
  4505. * containing all relevant information.
  4506. * @data_buf ; user defined value to be written into Eeprom.
  4507. * Description:
  4508. * Tries to write the user provided value in the Eeprom, at the offset
  4509. * given by the user.
  4510. * Return value:
  4511. * 0 on success, -EFAULT on failure.
  4512. */
  4513. static int s2io_ethtool_seeprom(struct net_device *dev,
  4514. struct ethtool_eeprom *eeprom,
  4515. u8 * data_buf)
  4516. {
  4517. int len = eeprom->len, cnt = 0;
  4518. u64 valid = 0, data;
  4519. nic_t *sp = dev->priv;
  4520. if (eeprom->magic != (sp->pdev->vendor | (sp->pdev->device << 16))) {
  4521. DBG_PRINT(ERR_DBG,
  4522. "ETHTOOL_WRITE_EEPROM Err: Magic value ");
  4523. DBG_PRINT(ERR_DBG, "is wrong, Its not 0x%x\n",
  4524. eeprom->magic);
  4525. return -EFAULT;
  4526. }
  4527. while (len) {
  4528. data = (u32) data_buf[cnt] & 0x000000FF;
  4529. if (data) {
  4530. valid = (u32) (data << 24);
  4531. } else
  4532. valid = data;
  4533. if (write_eeprom(sp, (eeprom->offset + cnt), valid, 0)) {
  4534. DBG_PRINT(ERR_DBG,
  4535. "ETHTOOL_WRITE_EEPROM Err: Cannot ");
  4536. DBG_PRINT(ERR_DBG,
  4537. "write into the specified offset\n");
  4538. return -EFAULT;
  4539. }
  4540. cnt++;
  4541. len--;
  4542. }
  4543. return 0;
  4544. }
  4545. /**
  4546. * s2io_register_test - reads and writes into all clock domains.
  4547. * @sp : private member of the device structure, which is a pointer to the
  4548. * s2io_nic structure.
  4549. * @data : variable that returns the result of each of the test conducted b
  4550. * by the driver.
  4551. * Description:
  4552. * Read and write into all clock domains. The NIC has 3 clock domains,
  4553. * see that registers in all the three regions are accessible.
  4554. * Return value:
  4555. * 0 on success.
  4556. */
  4557. static int s2io_register_test(nic_t * sp, uint64_t * data)
  4558. {
  4559. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4560. u64 val64 = 0, exp_val;
  4561. int fail = 0;
  4562. val64 = readq(&bar0->pif_rd_swapper_fb);
  4563. if (val64 != 0x123456789abcdefULL) {
  4564. fail = 1;
  4565. DBG_PRINT(INFO_DBG, "Read Test level 1 fails\n");
  4566. }
  4567. val64 = readq(&bar0->rmac_pause_cfg);
  4568. if (val64 != 0xc000ffff00000000ULL) {
  4569. fail = 1;
  4570. DBG_PRINT(INFO_DBG, "Read Test level 2 fails\n");
  4571. }
  4572. val64 = readq(&bar0->rx_queue_cfg);
  4573. if (sp->device_type == XFRAME_II_DEVICE)
  4574. exp_val = 0x0404040404040404ULL;
  4575. else
  4576. exp_val = 0x0808080808080808ULL;
  4577. if (val64 != exp_val) {
  4578. fail = 1;
  4579. DBG_PRINT(INFO_DBG, "Read Test level 3 fails\n");
  4580. }
  4581. val64 = readq(&bar0->xgxs_efifo_cfg);
  4582. if (val64 != 0x000000001923141EULL) {
  4583. fail = 1;
  4584. DBG_PRINT(INFO_DBG, "Read Test level 4 fails\n");
  4585. }
  4586. val64 = 0x5A5A5A5A5A5A5A5AULL;
  4587. writeq(val64, &bar0->xmsi_data);
  4588. val64 = readq(&bar0->xmsi_data);
  4589. if (val64 != 0x5A5A5A5A5A5A5A5AULL) {
  4590. fail = 1;
  4591. DBG_PRINT(ERR_DBG, "Write Test level 1 fails\n");
  4592. }
  4593. val64 = 0xA5A5A5A5A5A5A5A5ULL;
  4594. writeq(val64, &bar0->xmsi_data);
  4595. val64 = readq(&bar0->xmsi_data);
  4596. if (val64 != 0xA5A5A5A5A5A5A5A5ULL) {
  4597. fail = 1;
  4598. DBG_PRINT(ERR_DBG, "Write Test level 2 fails\n");
  4599. }
  4600. *data = fail;
  4601. return fail;
  4602. }
  4603. /**
  4604. * s2io_eeprom_test - to verify that EEprom in the xena can be programmed.
  4605. * @sp : private member of the device structure, which is a pointer to the
  4606. * s2io_nic structure.
  4607. * @data:variable that returns the result of each of the test conducted by
  4608. * the driver.
  4609. * Description:
  4610. * Verify that EEPROM in the xena can be programmed using I2C_CONTROL
  4611. * register.
  4612. * Return value:
  4613. * 0 on success.
  4614. */
  4615. static int s2io_eeprom_test(nic_t * sp, uint64_t * data)
  4616. {
  4617. int fail = 0;
  4618. u64 ret_data, org_4F0, org_7F0;
  4619. u8 saved_4F0 = 0, saved_7F0 = 0;
  4620. struct net_device *dev = sp->dev;
  4621. /* Test Write Error at offset 0 */
  4622. /* Note that SPI interface allows write access to all areas
  4623. * of EEPROM. Hence doing all negative testing only for Xframe I.
  4624. */
  4625. if (sp->device_type == XFRAME_I_DEVICE)
  4626. if (!write_eeprom(sp, 0, 0, 3))
  4627. fail = 1;
  4628. /* Save current values at offsets 0x4F0 and 0x7F0 */
  4629. if (!read_eeprom(sp, 0x4F0, &org_4F0))
  4630. saved_4F0 = 1;
  4631. if (!read_eeprom(sp, 0x7F0, &org_7F0))
  4632. saved_7F0 = 1;
  4633. /* Test Write at offset 4f0 */
  4634. if (write_eeprom(sp, 0x4F0, 0x012345, 3))
  4635. fail = 1;
  4636. if (read_eeprom(sp, 0x4F0, &ret_data))
  4637. fail = 1;
  4638. if (ret_data != 0x012345) {
  4639. DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x4F0. "
  4640. "Data written %llx Data read %llx\n",
  4641. dev->name, (unsigned long long)0x12345,
  4642. (unsigned long long)ret_data);
  4643. fail = 1;
  4644. }
  4645. /* Reset the EEPROM data go FFFF */
  4646. write_eeprom(sp, 0x4F0, 0xFFFFFF, 3);
  4647. /* Test Write Request Error at offset 0x7c */
  4648. if (sp->device_type == XFRAME_I_DEVICE)
  4649. if (!write_eeprom(sp, 0x07C, 0, 3))
  4650. fail = 1;
  4651. /* Test Write Request at offset 0x7f0 */
  4652. if (write_eeprom(sp, 0x7F0, 0x012345, 3))
  4653. fail = 1;
  4654. if (read_eeprom(sp, 0x7F0, &ret_data))
  4655. fail = 1;
  4656. if (ret_data != 0x012345) {
  4657. DBG_PRINT(ERR_DBG, "%s: eeprom test error at offset 0x7F0. "
  4658. "Data written %llx Data read %llx\n",
  4659. dev->name, (unsigned long long)0x12345,
  4660. (unsigned long long)ret_data);
  4661. fail = 1;
  4662. }
  4663. /* Reset the EEPROM data go FFFF */
  4664. write_eeprom(sp, 0x7F0, 0xFFFFFF, 3);
  4665. if (sp->device_type == XFRAME_I_DEVICE) {
  4666. /* Test Write Error at offset 0x80 */
  4667. if (!write_eeprom(sp, 0x080, 0, 3))
  4668. fail = 1;
  4669. /* Test Write Error at offset 0xfc */
  4670. if (!write_eeprom(sp, 0x0FC, 0, 3))
  4671. fail = 1;
  4672. /* Test Write Error at offset 0x100 */
  4673. if (!write_eeprom(sp, 0x100, 0, 3))
  4674. fail = 1;
  4675. /* Test Write Error at offset 4ec */
  4676. if (!write_eeprom(sp, 0x4EC, 0, 3))
  4677. fail = 1;
  4678. }
  4679. /* Restore values at offsets 0x4F0 and 0x7F0 */
  4680. if (saved_4F0)
  4681. write_eeprom(sp, 0x4F0, org_4F0, 3);
  4682. if (saved_7F0)
  4683. write_eeprom(sp, 0x7F0, org_7F0, 3);
  4684. *data = fail;
  4685. return fail;
  4686. }
  4687. /**
  4688. * s2io_bist_test - invokes the MemBist test of the card .
  4689. * @sp : private member of the device structure, which is a pointer to the
  4690. * s2io_nic structure.
  4691. * @data:variable that returns the result of each of the test conducted by
  4692. * the driver.
  4693. * Description:
  4694. * This invokes the MemBist test of the card. We give around
  4695. * 2 secs time for the Test to complete. If it's still not complete
  4696. * within this peiod, we consider that the test failed.
  4697. * Return value:
  4698. * 0 on success and -1 on failure.
  4699. */
  4700. static int s2io_bist_test(nic_t * sp, uint64_t * data)
  4701. {
  4702. u8 bist = 0;
  4703. int cnt = 0, ret = -1;
  4704. pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
  4705. bist |= PCI_BIST_START;
  4706. pci_write_config_word(sp->pdev, PCI_BIST, bist);
  4707. while (cnt < 20) {
  4708. pci_read_config_byte(sp->pdev, PCI_BIST, &bist);
  4709. if (!(bist & PCI_BIST_START)) {
  4710. *data = (bist & PCI_BIST_CODE_MASK);
  4711. ret = 0;
  4712. break;
  4713. }
  4714. msleep(100);
  4715. cnt++;
  4716. }
  4717. return ret;
  4718. }
  4719. /**
  4720. * s2io-link_test - verifies the link state of the nic
  4721. * @sp ; private member of the device structure, which is a pointer to the
  4722. * s2io_nic structure.
  4723. * @data: variable that returns the result of each of the test conducted by
  4724. * the driver.
  4725. * Description:
  4726. * The function verifies the link state of the NIC and updates the input
  4727. * argument 'data' appropriately.
  4728. * Return value:
  4729. * 0 on success.
  4730. */
  4731. static int s2io_link_test(nic_t * sp, uint64_t * data)
  4732. {
  4733. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4734. u64 val64;
  4735. val64 = readq(&bar0->adapter_status);
  4736. if(!(LINK_IS_UP(val64)))
  4737. *data = 1;
  4738. else
  4739. *data = 0;
  4740. return *data;
  4741. }
  4742. /**
  4743. * s2io_rldram_test - offline test for access to the RldRam chip on the NIC
  4744. * @sp - private member of the device structure, which is a pointer to the
  4745. * s2io_nic structure.
  4746. * @data - variable that returns the result of each of the test
  4747. * conducted by the driver.
  4748. * Description:
  4749. * This is one of the offline test that tests the read and write
  4750. * access to the RldRam chip on the NIC.
  4751. * Return value:
  4752. * 0 on success.
  4753. */
  4754. static int s2io_rldram_test(nic_t * sp, uint64_t * data)
  4755. {
  4756. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  4757. u64 val64;
  4758. int cnt, iteration = 0, test_fail = 0;
  4759. val64 = readq(&bar0->adapter_control);
  4760. val64 &= ~ADAPTER_ECC_EN;
  4761. writeq(val64, &bar0->adapter_control);
  4762. val64 = readq(&bar0->mc_rldram_test_ctrl);
  4763. val64 |= MC_RLDRAM_TEST_MODE;
  4764. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
  4765. val64 = readq(&bar0->mc_rldram_mrs);
  4766. val64 |= MC_RLDRAM_QUEUE_SIZE_ENABLE;
  4767. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
  4768. val64 |= MC_RLDRAM_MRS_ENABLE;
  4769. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_mrs, UF);
  4770. while (iteration < 2) {
  4771. val64 = 0x55555555aaaa0000ULL;
  4772. if (iteration == 1) {
  4773. val64 ^= 0xFFFFFFFFFFFF0000ULL;
  4774. }
  4775. writeq(val64, &bar0->mc_rldram_test_d0);
  4776. val64 = 0xaaaa5a5555550000ULL;
  4777. if (iteration == 1) {
  4778. val64 ^= 0xFFFFFFFFFFFF0000ULL;
  4779. }
  4780. writeq(val64, &bar0->mc_rldram_test_d1);
  4781. val64 = 0x55aaaaaaaa5a0000ULL;
  4782. if (iteration == 1) {
  4783. val64 ^= 0xFFFFFFFFFFFF0000ULL;
  4784. }
  4785. writeq(val64, &bar0->mc_rldram_test_d2);
  4786. val64 = (u64) (0x0000003ffffe0100ULL);
  4787. writeq(val64, &bar0->mc_rldram_test_add);
  4788. val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_WRITE |
  4789. MC_RLDRAM_TEST_GO;
  4790. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
  4791. for (cnt = 0; cnt < 5; cnt++) {
  4792. val64 = readq(&bar0->mc_rldram_test_ctrl);
  4793. if (val64 & MC_RLDRAM_TEST_DONE)
  4794. break;
  4795. msleep(200);
  4796. }
  4797. if (cnt == 5)
  4798. break;
  4799. val64 = MC_RLDRAM_TEST_MODE | MC_RLDRAM_TEST_GO;
  4800. SPECIAL_REG_WRITE(val64, &bar0->mc_rldram_test_ctrl, LF);
  4801. for (cnt = 0; cnt < 5; cnt++) {
  4802. val64 = readq(&bar0->mc_rldram_test_ctrl);
  4803. if (val64 & MC_RLDRAM_TEST_DONE)
  4804. break;
  4805. msleep(500);
  4806. }
  4807. if (cnt == 5)
  4808. break;
  4809. val64 = readq(&bar0->mc_rldram_test_ctrl);
  4810. if (!(val64 & MC_RLDRAM_TEST_PASS))
  4811. test_fail = 1;
  4812. iteration++;
  4813. }
  4814. *data = test_fail;
  4815. /* Bring the adapter out of test mode */
  4816. SPECIAL_REG_WRITE(0, &bar0->mc_rldram_test_ctrl, LF);
  4817. return test_fail;
  4818. }
  4819. /**
  4820. * s2io_ethtool_test - conducts 6 tsets to determine the health of card.
  4821. * @sp : private member of the device structure, which is a pointer to the
  4822. * s2io_nic structure.
  4823. * @ethtest : pointer to a ethtool command specific structure that will be
  4824. * returned to the user.
  4825. * @data : variable that returns the result of each of the test
  4826. * conducted by the driver.
  4827. * Description:
  4828. * This function conducts 6 tests ( 4 offline and 2 online) to determine
  4829. * the health of the card.
  4830. * Return value:
  4831. * void
  4832. */
  4833. static void s2io_ethtool_test(struct net_device *dev,
  4834. struct ethtool_test *ethtest,
  4835. uint64_t * data)
  4836. {
  4837. nic_t *sp = dev->priv;
  4838. int orig_state = netif_running(sp->dev);
  4839. if (ethtest->flags == ETH_TEST_FL_OFFLINE) {
  4840. /* Offline Tests. */
  4841. if (orig_state)
  4842. s2io_close(sp->dev);
  4843. if (s2io_register_test(sp, &data[0]))
  4844. ethtest->flags |= ETH_TEST_FL_FAILED;
  4845. s2io_reset(sp);
  4846. if (s2io_rldram_test(sp, &data[3]))
  4847. ethtest->flags |= ETH_TEST_FL_FAILED;
  4848. s2io_reset(sp);
  4849. if (s2io_eeprom_test(sp, &data[1]))
  4850. ethtest->flags |= ETH_TEST_FL_FAILED;
  4851. if (s2io_bist_test(sp, &data[4]))
  4852. ethtest->flags |= ETH_TEST_FL_FAILED;
  4853. if (orig_state)
  4854. s2io_open(sp->dev);
  4855. data[2] = 0;
  4856. } else {
  4857. /* Online Tests. */
  4858. if (!orig_state) {
  4859. DBG_PRINT(ERR_DBG,
  4860. "%s: is not up, cannot run test\n",
  4861. dev->name);
  4862. data[0] = -1;
  4863. data[1] = -1;
  4864. data[2] = -1;
  4865. data[3] = -1;
  4866. data[4] = -1;
  4867. }
  4868. if (s2io_link_test(sp, &data[2]))
  4869. ethtest->flags |= ETH_TEST_FL_FAILED;
  4870. data[0] = 0;
  4871. data[1] = 0;
  4872. data[3] = 0;
  4873. data[4] = 0;
  4874. }
  4875. }
  4876. static void s2io_get_ethtool_stats(struct net_device *dev,
  4877. struct ethtool_stats *estats,
  4878. u64 * tmp_stats)
  4879. {
  4880. int i = 0;
  4881. nic_t *sp = dev->priv;
  4882. StatInfo_t *stat_info = sp->mac_control.stats_info;
  4883. s2io_updt_stats(sp);
  4884. tmp_stats[i++] =
  4885. (u64)le32_to_cpu(stat_info->tmac_frms_oflow) << 32 |
  4886. le32_to_cpu(stat_info->tmac_frms);
  4887. tmp_stats[i++] =
  4888. (u64)le32_to_cpu(stat_info->tmac_data_octets_oflow) << 32 |
  4889. le32_to_cpu(stat_info->tmac_data_octets);
  4890. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_drop_frms);
  4891. tmp_stats[i++] =
  4892. (u64)le32_to_cpu(stat_info->tmac_mcst_frms_oflow) << 32 |
  4893. le32_to_cpu(stat_info->tmac_mcst_frms);
  4894. tmp_stats[i++] =
  4895. (u64)le32_to_cpu(stat_info->tmac_bcst_frms_oflow) << 32 |
  4896. le32_to_cpu(stat_info->tmac_bcst_frms);
  4897. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_pause_ctrl_frms);
  4898. tmp_stats[i++] =
  4899. (u64)le32_to_cpu(stat_info->tmac_ttl_octets_oflow) << 32 |
  4900. le32_to_cpu(stat_info->tmac_ttl_octets);
  4901. tmp_stats[i++] =
  4902. (u64)le32_to_cpu(stat_info->tmac_ucst_frms_oflow) << 32 |
  4903. le32_to_cpu(stat_info->tmac_ucst_frms);
  4904. tmp_stats[i++] =
  4905. (u64)le32_to_cpu(stat_info->tmac_nucst_frms_oflow) << 32 |
  4906. le32_to_cpu(stat_info->tmac_nucst_frms);
  4907. tmp_stats[i++] =
  4908. (u64)le32_to_cpu(stat_info->tmac_any_err_frms_oflow) << 32 |
  4909. le32_to_cpu(stat_info->tmac_any_err_frms);
  4910. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_ttl_less_fb_octets);
  4911. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_vld_ip_octets);
  4912. tmp_stats[i++] =
  4913. (u64)le32_to_cpu(stat_info->tmac_vld_ip_oflow) << 32 |
  4914. le32_to_cpu(stat_info->tmac_vld_ip);
  4915. tmp_stats[i++] =
  4916. (u64)le32_to_cpu(stat_info->tmac_drop_ip_oflow) << 32 |
  4917. le32_to_cpu(stat_info->tmac_drop_ip);
  4918. tmp_stats[i++] =
  4919. (u64)le32_to_cpu(stat_info->tmac_icmp_oflow) << 32 |
  4920. le32_to_cpu(stat_info->tmac_icmp);
  4921. tmp_stats[i++] =
  4922. (u64)le32_to_cpu(stat_info->tmac_rst_tcp_oflow) << 32 |
  4923. le32_to_cpu(stat_info->tmac_rst_tcp);
  4924. tmp_stats[i++] = le64_to_cpu(stat_info->tmac_tcp);
  4925. tmp_stats[i++] = (u64)le32_to_cpu(stat_info->tmac_udp_oflow) << 32 |
  4926. le32_to_cpu(stat_info->tmac_udp);
  4927. tmp_stats[i++] =
  4928. (u64)le32_to_cpu(stat_info->rmac_vld_frms_oflow) << 32 |
  4929. le32_to_cpu(stat_info->rmac_vld_frms);
  4930. tmp_stats[i++] =
  4931. (u64)le32_to_cpu(stat_info->rmac_data_octets_oflow) << 32 |
  4932. le32_to_cpu(stat_info->rmac_data_octets);
  4933. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_fcs_err_frms);
  4934. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_drop_frms);
  4935. tmp_stats[i++] =
  4936. (u64)le32_to_cpu(stat_info->rmac_vld_mcst_frms_oflow) << 32 |
  4937. le32_to_cpu(stat_info->rmac_vld_mcst_frms);
  4938. tmp_stats[i++] =
  4939. (u64)le32_to_cpu(stat_info->rmac_vld_bcst_frms_oflow) << 32 |
  4940. le32_to_cpu(stat_info->rmac_vld_bcst_frms);
  4941. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_in_rng_len_err_frms);
  4942. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_out_rng_len_err_frms);
  4943. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_long_frms);
  4944. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_pause_ctrl_frms);
  4945. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_unsup_ctrl_frms);
  4946. tmp_stats[i++] =
  4947. (u64)le32_to_cpu(stat_info->rmac_ttl_octets_oflow) << 32 |
  4948. le32_to_cpu(stat_info->rmac_ttl_octets);
  4949. tmp_stats[i++] =
  4950. (u64)le32_to_cpu(stat_info->rmac_accepted_ucst_frms_oflow)
  4951. << 32 | le32_to_cpu(stat_info->rmac_accepted_ucst_frms);
  4952. tmp_stats[i++] =
  4953. (u64)le32_to_cpu(stat_info->rmac_accepted_nucst_frms_oflow)
  4954. << 32 | le32_to_cpu(stat_info->rmac_accepted_nucst_frms);
  4955. tmp_stats[i++] =
  4956. (u64)le32_to_cpu(stat_info->rmac_discarded_frms_oflow) << 32 |
  4957. le32_to_cpu(stat_info->rmac_discarded_frms);
  4958. tmp_stats[i++] =
  4959. (u64)le32_to_cpu(stat_info->rmac_drop_events_oflow)
  4960. << 32 | le32_to_cpu(stat_info->rmac_drop_events);
  4961. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_less_fb_octets);
  4962. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_frms);
  4963. tmp_stats[i++] =
  4964. (u64)le32_to_cpu(stat_info->rmac_usized_frms_oflow) << 32 |
  4965. le32_to_cpu(stat_info->rmac_usized_frms);
  4966. tmp_stats[i++] =
  4967. (u64)le32_to_cpu(stat_info->rmac_osized_frms_oflow) << 32 |
  4968. le32_to_cpu(stat_info->rmac_osized_frms);
  4969. tmp_stats[i++] =
  4970. (u64)le32_to_cpu(stat_info->rmac_frag_frms_oflow) << 32 |
  4971. le32_to_cpu(stat_info->rmac_frag_frms);
  4972. tmp_stats[i++] =
  4973. (u64)le32_to_cpu(stat_info->rmac_jabber_frms_oflow) << 32 |
  4974. le32_to_cpu(stat_info->rmac_jabber_frms);
  4975. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_64_frms);
  4976. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_65_127_frms);
  4977. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_128_255_frms);
  4978. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_256_511_frms);
  4979. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_512_1023_frms);
  4980. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_1024_1518_frms);
  4981. tmp_stats[i++] =
  4982. (u64)le32_to_cpu(stat_info->rmac_ip_oflow) << 32 |
  4983. le32_to_cpu(stat_info->rmac_ip);
  4984. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ip_octets);
  4985. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_hdr_err_ip);
  4986. tmp_stats[i++] =
  4987. (u64)le32_to_cpu(stat_info->rmac_drop_ip_oflow) << 32 |
  4988. le32_to_cpu(stat_info->rmac_drop_ip);
  4989. tmp_stats[i++] =
  4990. (u64)le32_to_cpu(stat_info->rmac_icmp_oflow) << 32 |
  4991. le32_to_cpu(stat_info->rmac_icmp);
  4992. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_tcp);
  4993. tmp_stats[i++] =
  4994. (u64)le32_to_cpu(stat_info->rmac_udp_oflow) << 32 |
  4995. le32_to_cpu(stat_info->rmac_udp);
  4996. tmp_stats[i++] =
  4997. (u64)le32_to_cpu(stat_info->rmac_err_drp_udp_oflow) << 32 |
  4998. le32_to_cpu(stat_info->rmac_err_drp_udp);
  4999. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_err_sym);
  5000. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q0);
  5001. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q1);
  5002. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q2);
  5003. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q3);
  5004. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q4);
  5005. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q5);
  5006. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q6);
  5007. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_frms_q7);
  5008. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q0);
  5009. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q1);
  5010. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q2);
  5011. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q3);
  5012. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q4);
  5013. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q5);
  5014. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q6);
  5015. tmp_stats[i++] = le16_to_cpu(stat_info->rmac_full_q7);
  5016. tmp_stats[i++] =
  5017. (u64)le32_to_cpu(stat_info->rmac_pause_cnt_oflow) << 32 |
  5018. le32_to_cpu(stat_info->rmac_pause_cnt);
  5019. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_data_err_cnt);
  5020. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_xgmii_ctrl_err_cnt);
  5021. tmp_stats[i++] =
  5022. (u64)le32_to_cpu(stat_info->rmac_accepted_ip_oflow) << 32 |
  5023. le32_to_cpu(stat_info->rmac_accepted_ip);
  5024. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_err_tcp);
  5025. tmp_stats[i++] = le32_to_cpu(stat_info->rd_req_cnt);
  5026. tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_cnt);
  5027. tmp_stats[i++] = le32_to_cpu(stat_info->new_rd_req_rtry_cnt);
  5028. tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_cnt);
  5029. tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_rd_ack_cnt);
  5030. tmp_stats[i++] = le32_to_cpu(stat_info->wr_req_cnt);
  5031. tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_cnt);
  5032. tmp_stats[i++] = le32_to_cpu(stat_info->new_wr_req_rtry_cnt);
  5033. tmp_stats[i++] = le32_to_cpu(stat_info->wr_rtry_cnt);
  5034. tmp_stats[i++] = le32_to_cpu(stat_info->wr_disc_cnt);
  5035. tmp_stats[i++] = le32_to_cpu(stat_info->rd_rtry_wr_ack_cnt);
  5036. tmp_stats[i++] = le32_to_cpu(stat_info->txp_wr_cnt);
  5037. tmp_stats[i++] = le32_to_cpu(stat_info->txd_rd_cnt);
  5038. tmp_stats[i++] = le32_to_cpu(stat_info->txd_wr_cnt);
  5039. tmp_stats[i++] = le32_to_cpu(stat_info->rxd_rd_cnt);
  5040. tmp_stats[i++] = le32_to_cpu(stat_info->rxd_wr_cnt);
  5041. tmp_stats[i++] = le32_to_cpu(stat_info->txf_rd_cnt);
  5042. tmp_stats[i++] = le32_to_cpu(stat_info->rxf_wr_cnt);
  5043. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_1519_4095_frms);
  5044. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_4096_8191_frms);
  5045. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_8192_max_frms);
  5046. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_ttl_gt_max_frms);
  5047. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_osized_alt_frms);
  5048. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_jabber_alt_frms);
  5049. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_gt_max_alt_frms);
  5050. tmp_stats[i++] = le64_to_cpu(stat_info->rmac_vlan_frms);
  5051. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_len_discard);
  5052. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_fcs_discard);
  5053. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_pf_discard);
  5054. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_da_discard);
  5055. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_red_discard);
  5056. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_rts_discard);
  5057. tmp_stats[i++] = le32_to_cpu(stat_info->rmac_ingm_full_discard);
  5058. tmp_stats[i++] = le32_to_cpu(stat_info->link_fault_cnt);
  5059. tmp_stats[i++] = 0;
  5060. tmp_stats[i++] = stat_info->sw_stat.single_ecc_errs;
  5061. tmp_stats[i++] = stat_info->sw_stat.double_ecc_errs;
  5062. tmp_stats[i++] = stat_info->sw_stat.parity_err_cnt;
  5063. tmp_stats[i++] = stat_info->sw_stat.serious_err_cnt;
  5064. tmp_stats[i++] = stat_info->sw_stat.soft_reset_cnt;
  5065. tmp_stats[i++] = stat_info->sw_stat.fifo_full_cnt;
  5066. tmp_stats[i++] = stat_info->sw_stat.ring_full_cnt;
  5067. tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_high;
  5068. tmp_stats[i++] = stat_info->xpak_stat.alarm_transceiver_temp_low;
  5069. tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_high;
  5070. tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_bias_current_low;
  5071. tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_high;
  5072. tmp_stats[i++] = stat_info->xpak_stat.alarm_laser_output_power_low;
  5073. tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_high;
  5074. tmp_stats[i++] = stat_info->xpak_stat.warn_transceiver_temp_low;
  5075. tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_high;
  5076. tmp_stats[i++] = stat_info->xpak_stat.warn_laser_bias_current_low;
  5077. tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_high;
  5078. tmp_stats[i++] = stat_info->xpak_stat.warn_laser_output_power_low;
  5079. tmp_stats[i++] = stat_info->sw_stat.clubbed_frms_cnt;
  5080. tmp_stats[i++] = stat_info->sw_stat.sending_both;
  5081. tmp_stats[i++] = stat_info->sw_stat.outof_sequence_pkts;
  5082. tmp_stats[i++] = stat_info->sw_stat.flush_max_pkts;
  5083. if (stat_info->sw_stat.num_aggregations) {
  5084. u64 tmp = stat_info->sw_stat.sum_avg_pkts_aggregated;
  5085. int count = 0;
  5086. /*
  5087. * Since 64-bit divide does not work on all platforms,
  5088. * do repeated subtraction.
  5089. */
  5090. while (tmp >= stat_info->sw_stat.num_aggregations) {
  5091. tmp -= stat_info->sw_stat.num_aggregations;
  5092. count++;
  5093. }
  5094. tmp_stats[i++] = count;
  5095. }
  5096. else
  5097. tmp_stats[i++] = 0;
  5098. }
  5099. static int s2io_ethtool_get_regs_len(struct net_device *dev)
  5100. {
  5101. return (XENA_REG_SPACE);
  5102. }
  5103. static u32 s2io_ethtool_get_rx_csum(struct net_device * dev)
  5104. {
  5105. nic_t *sp = dev->priv;
  5106. return (sp->rx_csum);
  5107. }
  5108. static int s2io_ethtool_set_rx_csum(struct net_device *dev, u32 data)
  5109. {
  5110. nic_t *sp = dev->priv;
  5111. if (data)
  5112. sp->rx_csum = 1;
  5113. else
  5114. sp->rx_csum = 0;
  5115. return 0;
  5116. }
  5117. static int s2io_get_eeprom_len(struct net_device *dev)
  5118. {
  5119. return (XENA_EEPROM_SPACE);
  5120. }
  5121. static int s2io_ethtool_self_test_count(struct net_device *dev)
  5122. {
  5123. return (S2IO_TEST_LEN);
  5124. }
  5125. static void s2io_ethtool_get_strings(struct net_device *dev,
  5126. u32 stringset, u8 * data)
  5127. {
  5128. switch (stringset) {
  5129. case ETH_SS_TEST:
  5130. memcpy(data, s2io_gstrings, S2IO_STRINGS_LEN);
  5131. break;
  5132. case ETH_SS_STATS:
  5133. memcpy(data, &ethtool_stats_keys,
  5134. sizeof(ethtool_stats_keys));
  5135. }
  5136. }
  5137. static int s2io_ethtool_get_stats_count(struct net_device *dev)
  5138. {
  5139. return (S2IO_STAT_LEN);
  5140. }
  5141. static int s2io_ethtool_op_set_tx_csum(struct net_device *dev, u32 data)
  5142. {
  5143. if (data)
  5144. dev->features |= NETIF_F_IP_CSUM;
  5145. else
  5146. dev->features &= ~NETIF_F_IP_CSUM;
  5147. return 0;
  5148. }
  5149. static u32 s2io_ethtool_op_get_tso(struct net_device *dev)
  5150. {
  5151. return (dev->features & NETIF_F_TSO) != 0;
  5152. }
  5153. static int s2io_ethtool_op_set_tso(struct net_device *dev, u32 data)
  5154. {
  5155. if (data)
  5156. dev->features |= (NETIF_F_TSO | NETIF_F_TSO6);
  5157. else
  5158. dev->features &= ~(NETIF_F_TSO | NETIF_F_TSO6);
  5159. return 0;
  5160. }
  5161. static const struct ethtool_ops netdev_ethtool_ops = {
  5162. .get_settings = s2io_ethtool_gset,
  5163. .set_settings = s2io_ethtool_sset,
  5164. .get_drvinfo = s2io_ethtool_gdrvinfo,
  5165. .get_regs_len = s2io_ethtool_get_regs_len,
  5166. .get_regs = s2io_ethtool_gregs,
  5167. .get_link = ethtool_op_get_link,
  5168. .get_eeprom_len = s2io_get_eeprom_len,
  5169. .get_eeprom = s2io_ethtool_geeprom,
  5170. .set_eeprom = s2io_ethtool_seeprom,
  5171. .get_pauseparam = s2io_ethtool_getpause_data,
  5172. .set_pauseparam = s2io_ethtool_setpause_data,
  5173. .get_rx_csum = s2io_ethtool_get_rx_csum,
  5174. .set_rx_csum = s2io_ethtool_set_rx_csum,
  5175. .get_tx_csum = ethtool_op_get_tx_csum,
  5176. .set_tx_csum = s2io_ethtool_op_set_tx_csum,
  5177. .get_sg = ethtool_op_get_sg,
  5178. .set_sg = ethtool_op_set_sg,
  5179. #ifdef NETIF_F_TSO
  5180. .get_tso = s2io_ethtool_op_get_tso,
  5181. .set_tso = s2io_ethtool_op_set_tso,
  5182. #endif
  5183. .get_ufo = ethtool_op_get_ufo,
  5184. .set_ufo = ethtool_op_set_ufo,
  5185. .self_test_count = s2io_ethtool_self_test_count,
  5186. .self_test = s2io_ethtool_test,
  5187. .get_strings = s2io_ethtool_get_strings,
  5188. .phys_id = s2io_ethtool_idnic,
  5189. .get_stats_count = s2io_ethtool_get_stats_count,
  5190. .get_ethtool_stats = s2io_get_ethtool_stats
  5191. };
  5192. /**
  5193. * s2io_ioctl - Entry point for the Ioctl
  5194. * @dev : Device pointer.
  5195. * @ifr : An IOCTL specefic structure, that can contain a pointer to
  5196. * a proprietary structure used to pass information to the driver.
  5197. * @cmd : This is used to distinguish between the different commands that
  5198. * can be passed to the IOCTL functions.
  5199. * Description:
  5200. * Currently there are no special functionality supported in IOCTL, hence
  5201. * function always return EOPNOTSUPPORTED
  5202. */
  5203. static int s2io_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  5204. {
  5205. return -EOPNOTSUPP;
  5206. }
  5207. /**
  5208. * s2io_change_mtu - entry point to change MTU size for the device.
  5209. * @dev : device pointer.
  5210. * @new_mtu : the new MTU size for the device.
  5211. * Description: A driver entry point to change MTU size for the device.
  5212. * Before changing the MTU the device must be stopped.
  5213. * Return value:
  5214. * 0 on success and an appropriate (-)ve integer as defined in errno.h
  5215. * file on failure.
  5216. */
  5217. static int s2io_change_mtu(struct net_device *dev, int new_mtu)
  5218. {
  5219. nic_t *sp = dev->priv;
  5220. if ((new_mtu < MIN_MTU) || (new_mtu > S2IO_JUMBO_SIZE)) {
  5221. DBG_PRINT(ERR_DBG, "%s: MTU size is invalid.\n",
  5222. dev->name);
  5223. return -EPERM;
  5224. }
  5225. dev->mtu = new_mtu;
  5226. if (netif_running(dev)) {
  5227. s2io_card_down(sp);
  5228. netif_stop_queue(dev);
  5229. if (s2io_card_up(sp)) {
  5230. DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
  5231. __FUNCTION__);
  5232. }
  5233. if (netif_queue_stopped(dev))
  5234. netif_wake_queue(dev);
  5235. } else { /* Device is down */
  5236. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  5237. u64 val64 = new_mtu;
  5238. writeq(vBIT(val64, 2, 14), &bar0->rmac_max_pyld_len);
  5239. }
  5240. return 0;
  5241. }
  5242. /**
  5243. * s2io_tasklet - Bottom half of the ISR.
  5244. * @dev_adr : address of the device structure in dma_addr_t format.
  5245. * Description:
  5246. * This is the tasklet or the bottom half of the ISR. This is
  5247. * an extension of the ISR which is scheduled by the scheduler to be run
  5248. * when the load on the CPU is low. All low priority tasks of the ISR can
  5249. * be pushed into the tasklet. For now the tasklet is used only to
  5250. * replenish the Rx buffers in the Rx buffer descriptors.
  5251. * Return value:
  5252. * void.
  5253. */
  5254. static void s2io_tasklet(unsigned long dev_addr)
  5255. {
  5256. struct net_device *dev = (struct net_device *) dev_addr;
  5257. nic_t *sp = dev->priv;
  5258. int i, ret;
  5259. mac_info_t *mac_control;
  5260. struct config_param *config;
  5261. mac_control = &sp->mac_control;
  5262. config = &sp->config;
  5263. if (!TASKLET_IN_USE) {
  5264. for (i = 0; i < config->rx_ring_num; i++) {
  5265. ret = fill_rx_buffers(sp, i);
  5266. if (ret == -ENOMEM) {
  5267. DBG_PRINT(ERR_DBG, "%s: Out of ",
  5268. dev->name);
  5269. DBG_PRINT(ERR_DBG, "memory in tasklet\n");
  5270. break;
  5271. } else if (ret == -EFILL) {
  5272. DBG_PRINT(ERR_DBG,
  5273. "%s: Rx Ring %d is full\n",
  5274. dev->name, i);
  5275. break;
  5276. }
  5277. }
  5278. clear_bit(0, (&sp->tasklet_status));
  5279. }
  5280. }
  5281. /**
  5282. * s2io_set_link - Set the LInk status
  5283. * @data: long pointer to device private structue
  5284. * Description: Sets the link status for the adapter
  5285. */
  5286. static void s2io_set_link(unsigned long data)
  5287. {
  5288. nic_t *nic = (nic_t *) data;
  5289. struct net_device *dev = nic->dev;
  5290. XENA_dev_config_t __iomem *bar0 = nic->bar0;
  5291. register u64 val64;
  5292. u16 subid;
  5293. if (test_and_set_bit(0, &(nic->link_state))) {
  5294. /* The card is being reset, no point doing anything */
  5295. return;
  5296. }
  5297. subid = nic->pdev->subsystem_device;
  5298. if (s2io_link_fault_indication(nic) == MAC_RMAC_ERR_TIMER) {
  5299. /*
  5300. * Allow a small delay for the NICs self initiated
  5301. * cleanup to complete.
  5302. */
  5303. msleep(100);
  5304. }
  5305. val64 = readq(&bar0->adapter_status);
  5306. if (verify_xena_quiescence(nic, val64, nic->device_enabled_once)) {
  5307. if (LINK_IS_UP(val64)) {
  5308. val64 = readq(&bar0->adapter_control);
  5309. val64 |= ADAPTER_CNTL_EN;
  5310. writeq(val64, &bar0->adapter_control);
  5311. if (CARDS_WITH_FAULTY_LINK_INDICATORS(nic->device_type,
  5312. subid)) {
  5313. val64 = readq(&bar0->gpio_control);
  5314. val64 |= GPIO_CTRL_GPIO_0;
  5315. writeq(val64, &bar0->gpio_control);
  5316. val64 = readq(&bar0->gpio_control);
  5317. } else {
  5318. val64 |= ADAPTER_LED_ON;
  5319. writeq(val64, &bar0->adapter_control);
  5320. }
  5321. if (s2io_link_fault_indication(nic) ==
  5322. MAC_RMAC_ERR_TIMER) {
  5323. val64 = readq(&bar0->adapter_status);
  5324. if (!LINK_IS_UP(val64)) {
  5325. DBG_PRINT(ERR_DBG, "%s:", dev->name);
  5326. DBG_PRINT(ERR_DBG, " Link down");
  5327. DBG_PRINT(ERR_DBG, "after ");
  5328. DBG_PRINT(ERR_DBG, "enabling ");
  5329. DBG_PRINT(ERR_DBG, "device \n");
  5330. }
  5331. }
  5332. if (nic->device_enabled_once == FALSE) {
  5333. nic->device_enabled_once = TRUE;
  5334. }
  5335. s2io_link(nic, LINK_UP);
  5336. } else {
  5337. if (CARDS_WITH_FAULTY_LINK_INDICATORS(nic->device_type,
  5338. subid)) {
  5339. val64 = readq(&bar0->gpio_control);
  5340. val64 &= ~GPIO_CTRL_GPIO_0;
  5341. writeq(val64, &bar0->gpio_control);
  5342. val64 = readq(&bar0->gpio_control);
  5343. }
  5344. s2io_link(nic, LINK_DOWN);
  5345. }
  5346. } else { /* NIC is not Quiescent. */
  5347. DBG_PRINT(ERR_DBG, "%s: Error: ", dev->name);
  5348. DBG_PRINT(ERR_DBG, "device is not Quiescent\n");
  5349. netif_stop_queue(dev);
  5350. }
  5351. clear_bit(0, &(nic->link_state));
  5352. }
  5353. static int set_rxd_buffer_pointer(nic_t *sp, RxD_t *rxdp, buffAdd_t *ba,
  5354. struct sk_buff **skb, u64 *temp0, u64 *temp1,
  5355. u64 *temp2, int size)
  5356. {
  5357. struct net_device *dev = sp->dev;
  5358. struct sk_buff *frag_list;
  5359. if ((sp->rxd_mode == RXD_MODE_1) && (rxdp->Host_Control == 0)) {
  5360. /* allocate skb */
  5361. if (*skb) {
  5362. DBG_PRINT(INFO_DBG, "SKB is not NULL\n");
  5363. /*
  5364. * As Rx frame are not going to be processed,
  5365. * using same mapped address for the Rxd
  5366. * buffer pointer
  5367. */
  5368. ((RxD1_t*)rxdp)->Buffer0_ptr = *temp0;
  5369. } else {
  5370. *skb = dev_alloc_skb(size);
  5371. if (!(*skb)) {
  5372. DBG_PRINT(ERR_DBG, "%s: Out of ", dev->name);
  5373. DBG_PRINT(ERR_DBG, "memory to allocate SKBs\n");
  5374. return -ENOMEM ;
  5375. }
  5376. /* storing the mapped addr in a temp variable
  5377. * such it will be used for next rxd whose
  5378. * Host Control is NULL
  5379. */
  5380. ((RxD1_t*)rxdp)->Buffer0_ptr = *temp0 =
  5381. pci_map_single( sp->pdev, (*skb)->data,
  5382. size - NET_IP_ALIGN,
  5383. PCI_DMA_FROMDEVICE);
  5384. rxdp->Host_Control = (unsigned long) (*skb);
  5385. }
  5386. } else if ((sp->rxd_mode == RXD_MODE_3B) && (rxdp->Host_Control == 0)) {
  5387. /* Two buffer Mode */
  5388. if (*skb) {
  5389. ((RxD3_t*)rxdp)->Buffer2_ptr = *temp2;
  5390. ((RxD3_t*)rxdp)->Buffer0_ptr = *temp0;
  5391. ((RxD3_t*)rxdp)->Buffer1_ptr = *temp1;
  5392. } else {
  5393. *skb = dev_alloc_skb(size);
  5394. ((RxD3_t*)rxdp)->Buffer2_ptr = *temp2 =
  5395. pci_map_single(sp->pdev, (*skb)->data,
  5396. dev->mtu + 4,
  5397. PCI_DMA_FROMDEVICE);
  5398. ((RxD3_t*)rxdp)->Buffer0_ptr = *temp0 =
  5399. pci_map_single( sp->pdev, ba->ba_0, BUF0_LEN,
  5400. PCI_DMA_FROMDEVICE);
  5401. rxdp->Host_Control = (unsigned long) (*skb);
  5402. /* Buffer-1 will be dummy buffer not used */
  5403. ((RxD3_t*)rxdp)->Buffer1_ptr = *temp1 =
  5404. pci_map_single(sp->pdev, ba->ba_1, BUF1_LEN,
  5405. PCI_DMA_FROMDEVICE);
  5406. }
  5407. } else if ((rxdp->Host_Control == 0)) {
  5408. /* Three buffer mode */
  5409. if (*skb) {
  5410. ((RxD3_t*)rxdp)->Buffer0_ptr = *temp0;
  5411. ((RxD3_t*)rxdp)->Buffer1_ptr = *temp1;
  5412. ((RxD3_t*)rxdp)->Buffer2_ptr = *temp2;
  5413. } else {
  5414. *skb = dev_alloc_skb(size);
  5415. ((RxD3_t*)rxdp)->Buffer0_ptr = *temp0 =
  5416. pci_map_single(sp->pdev, ba->ba_0, BUF0_LEN,
  5417. PCI_DMA_FROMDEVICE);
  5418. /* Buffer-1 receives L3/L4 headers */
  5419. ((RxD3_t*)rxdp)->Buffer1_ptr = *temp1 =
  5420. pci_map_single( sp->pdev, (*skb)->data,
  5421. l3l4hdr_size + 4,
  5422. PCI_DMA_FROMDEVICE);
  5423. /*
  5424. * skb_shinfo(skb)->frag_list will have L4
  5425. * data payload
  5426. */
  5427. skb_shinfo(*skb)->frag_list = dev_alloc_skb(dev->mtu +
  5428. ALIGN_SIZE);
  5429. if (skb_shinfo(*skb)->frag_list == NULL) {
  5430. DBG_PRINT(ERR_DBG, "%s: dev_alloc_skb \
  5431. failed\n ", dev->name);
  5432. return -ENOMEM ;
  5433. }
  5434. frag_list = skb_shinfo(*skb)->frag_list;
  5435. frag_list->next = NULL;
  5436. /*
  5437. * Buffer-2 receives L4 data payload
  5438. */
  5439. ((RxD3_t*)rxdp)->Buffer2_ptr = *temp2 =
  5440. pci_map_single( sp->pdev, frag_list->data,
  5441. dev->mtu, PCI_DMA_FROMDEVICE);
  5442. }
  5443. }
  5444. return 0;
  5445. }
  5446. static void set_rxd_buffer_size(nic_t *sp, RxD_t *rxdp, int size)
  5447. {
  5448. struct net_device *dev = sp->dev;
  5449. if (sp->rxd_mode == RXD_MODE_1) {
  5450. rxdp->Control_2 = SET_BUFFER0_SIZE_1( size - NET_IP_ALIGN);
  5451. } else if (sp->rxd_mode == RXD_MODE_3B) {
  5452. rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
  5453. rxdp->Control_2 |= SET_BUFFER1_SIZE_3(1);
  5454. rxdp->Control_2 |= SET_BUFFER2_SIZE_3( dev->mtu + 4);
  5455. } else {
  5456. rxdp->Control_2 = SET_BUFFER0_SIZE_3(BUF0_LEN);
  5457. rxdp->Control_2 |= SET_BUFFER1_SIZE_3(l3l4hdr_size + 4);
  5458. rxdp->Control_2 |= SET_BUFFER2_SIZE_3(dev->mtu);
  5459. }
  5460. }
  5461. static int rxd_owner_bit_reset(nic_t *sp)
  5462. {
  5463. int i, j, k, blk_cnt = 0, size;
  5464. mac_info_t * mac_control = &sp->mac_control;
  5465. struct config_param *config = &sp->config;
  5466. struct net_device *dev = sp->dev;
  5467. RxD_t *rxdp = NULL;
  5468. struct sk_buff *skb = NULL;
  5469. buffAdd_t *ba = NULL;
  5470. u64 temp0_64 = 0, temp1_64 = 0, temp2_64 = 0;
  5471. /* Calculate the size based on ring mode */
  5472. size = dev->mtu + HEADER_ETHERNET_II_802_3_SIZE +
  5473. HEADER_802_2_SIZE + HEADER_SNAP_SIZE;
  5474. if (sp->rxd_mode == RXD_MODE_1)
  5475. size += NET_IP_ALIGN;
  5476. else if (sp->rxd_mode == RXD_MODE_3B)
  5477. size = dev->mtu + ALIGN_SIZE + BUF0_LEN + 4;
  5478. else
  5479. size = l3l4hdr_size + ALIGN_SIZE + BUF0_LEN + 4;
  5480. for (i = 0; i < config->rx_ring_num; i++) {
  5481. blk_cnt = config->rx_cfg[i].num_rxd /
  5482. (rxd_count[sp->rxd_mode] +1);
  5483. for (j = 0; j < blk_cnt; j++) {
  5484. for (k = 0; k < rxd_count[sp->rxd_mode]; k++) {
  5485. rxdp = mac_control->rings[i].
  5486. rx_blocks[j].rxds[k].virt_addr;
  5487. if(sp->rxd_mode >= RXD_MODE_3A)
  5488. ba = &mac_control->rings[i].ba[j][k];
  5489. set_rxd_buffer_pointer(sp, rxdp, ba,
  5490. &skb,(u64 *)&temp0_64,
  5491. (u64 *)&temp1_64,
  5492. (u64 *)&temp2_64, size);
  5493. set_rxd_buffer_size(sp, rxdp, size);
  5494. wmb();
  5495. /* flip the Ownership bit to Hardware */
  5496. rxdp->Control_1 |= RXD_OWN_XENA;
  5497. }
  5498. }
  5499. }
  5500. return 0;
  5501. }
  5502. static int s2io_add_isr(nic_t * sp)
  5503. {
  5504. int ret = 0;
  5505. struct net_device *dev = sp->dev;
  5506. int err = 0;
  5507. if (sp->intr_type == MSI)
  5508. ret = s2io_enable_msi(sp);
  5509. else if (sp->intr_type == MSI_X)
  5510. ret = s2io_enable_msi_x(sp);
  5511. if (ret) {
  5512. DBG_PRINT(ERR_DBG, "%s: Defaulting to INTA\n", dev->name);
  5513. sp->intr_type = INTA;
  5514. }
  5515. /* Store the values of the MSIX table in the nic_t structure */
  5516. store_xmsi_data(sp);
  5517. /* After proper initialization of H/W, register ISR */
  5518. if (sp->intr_type == MSI) {
  5519. err = request_irq((int) sp->pdev->irq, s2io_msi_handle,
  5520. IRQF_SHARED, sp->name, dev);
  5521. if (err) {
  5522. pci_disable_msi(sp->pdev);
  5523. DBG_PRINT(ERR_DBG, "%s: MSI registration failed\n",
  5524. dev->name);
  5525. return -1;
  5526. }
  5527. }
  5528. if (sp->intr_type == MSI_X) {
  5529. int i;
  5530. for (i=1; (sp->s2io_entries[i].in_use == MSIX_FLG); i++) {
  5531. if (sp->s2io_entries[i].type == MSIX_FIFO_TYPE) {
  5532. sprintf(sp->desc[i], "%s:MSI-X-%d-TX",
  5533. dev->name, i);
  5534. err = request_irq(sp->entries[i].vector,
  5535. s2io_msix_fifo_handle, 0, sp->desc[i],
  5536. sp->s2io_entries[i].arg);
  5537. DBG_PRINT(ERR_DBG, "%s @ 0x%llx\n", sp->desc[i],
  5538. (unsigned long long)sp->msix_info[i].addr);
  5539. } else {
  5540. sprintf(sp->desc[i], "%s:MSI-X-%d-RX",
  5541. dev->name, i);
  5542. err = request_irq(sp->entries[i].vector,
  5543. s2io_msix_ring_handle, 0, sp->desc[i],
  5544. sp->s2io_entries[i].arg);
  5545. DBG_PRINT(ERR_DBG, "%s @ 0x%llx\n", sp->desc[i],
  5546. (unsigned long long)sp->msix_info[i].addr);
  5547. }
  5548. if (err) {
  5549. DBG_PRINT(ERR_DBG,"%s:MSI-X-%d registration "
  5550. "failed\n", dev->name, i);
  5551. DBG_PRINT(ERR_DBG, "Returned: %d\n", err);
  5552. return -1;
  5553. }
  5554. sp->s2io_entries[i].in_use = MSIX_REGISTERED_SUCCESS;
  5555. }
  5556. }
  5557. if (sp->intr_type == INTA) {
  5558. err = request_irq((int) sp->pdev->irq, s2io_isr, IRQF_SHARED,
  5559. sp->name, dev);
  5560. if (err) {
  5561. DBG_PRINT(ERR_DBG, "%s: ISR registration failed\n",
  5562. dev->name);
  5563. return -1;
  5564. }
  5565. }
  5566. return 0;
  5567. }
  5568. static void s2io_rem_isr(nic_t * sp)
  5569. {
  5570. int cnt = 0;
  5571. struct net_device *dev = sp->dev;
  5572. if (sp->intr_type == MSI_X) {
  5573. int i;
  5574. u16 msi_control;
  5575. for (i=1; (sp->s2io_entries[i].in_use ==
  5576. MSIX_REGISTERED_SUCCESS); i++) {
  5577. int vector = sp->entries[i].vector;
  5578. void *arg = sp->s2io_entries[i].arg;
  5579. free_irq(vector, arg);
  5580. }
  5581. pci_read_config_word(sp->pdev, 0x42, &msi_control);
  5582. msi_control &= 0xFFFE; /* Disable MSI */
  5583. pci_write_config_word(sp->pdev, 0x42, msi_control);
  5584. pci_disable_msix(sp->pdev);
  5585. } else {
  5586. free_irq(sp->pdev->irq, dev);
  5587. if (sp->intr_type == MSI) {
  5588. u16 val;
  5589. pci_disable_msi(sp->pdev);
  5590. pci_read_config_word(sp->pdev, 0x4c, &val);
  5591. val ^= 0x1;
  5592. pci_write_config_word(sp->pdev, 0x4c, val);
  5593. }
  5594. }
  5595. /* Waiting till all Interrupt handlers are complete */
  5596. cnt = 0;
  5597. do {
  5598. msleep(10);
  5599. if (!atomic_read(&sp->isr_cnt))
  5600. break;
  5601. cnt++;
  5602. } while(cnt < 5);
  5603. }
  5604. static void s2io_card_down(nic_t * sp)
  5605. {
  5606. int cnt = 0;
  5607. XENA_dev_config_t __iomem *bar0 = sp->bar0;
  5608. unsigned long flags;
  5609. register u64 val64 = 0;
  5610. del_timer_sync(&sp->alarm_timer);
  5611. /* If s2io_set_link task is executing, wait till it completes. */
  5612. while (test_and_set_bit(0, &(sp->link_state))) {
  5613. msleep(50);
  5614. }
  5615. atomic_set(&sp->card_state, CARD_DOWN);
  5616. /* disable Tx and Rx traffic on the NIC */
  5617. stop_nic(sp);
  5618. s2io_rem_isr(sp);
  5619. /* Kill tasklet. */
  5620. tasklet_kill(&sp->task);
  5621. /* Check if the device is Quiescent and then Reset the NIC */
  5622. do {
  5623. /* As per the HW requirement we need to replenish the
  5624. * receive buffer to avoid the ring bump. Since there is
  5625. * no intention of processing the Rx frame at this pointwe are
  5626. * just settting the ownership bit of rxd in Each Rx
  5627. * ring to HW and set the appropriate buffer size
  5628. * based on the ring mode
  5629. */
  5630. rxd_owner_bit_reset(sp);
  5631. val64 = readq(&bar0->adapter_status);
  5632. if (verify_xena_quiescence(sp, val64, sp->device_enabled_once)) {
  5633. break;
  5634. }
  5635. msleep(50);
  5636. cnt++;
  5637. if (cnt == 10) {
  5638. DBG_PRINT(ERR_DBG,
  5639. "s2io_close:Device not Quiescent ");
  5640. DBG_PRINT(ERR_DBG, "adaper status reads 0x%llx\n",
  5641. (unsigned long long) val64);
  5642. break;
  5643. }
  5644. } while (1);
  5645. s2io_reset(sp);
  5646. spin_lock_irqsave(&sp->tx_lock, flags);
  5647. /* Free all Tx buffers */
  5648. free_tx_buffers(sp);
  5649. spin_unlock_irqrestore(&sp->tx_lock, flags);
  5650. /* Free all Rx buffers */
  5651. spin_lock_irqsave(&sp->rx_lock, flags);
  5652. free_rx_buffers(sp);
  5653. spin_unlock_irqrestore(&sp->rx_lock, flags);
  5654. clear_bit(0, &(sp->link_state));
  5655. }
  5656. static int s2io_card_up(nic_t * sp)
  5657. {
  5658. int i, ret = 0;
  5659. mac_info_t *mac_control;
  5660. struct config_param *config;
  5661. struct net_device *dev = (struct net_device *) sp->dev;
  5662. u16 interruptible;
  5663. /* Initialize the H/W I/O registers */
  5664. if (init_nic(sp) != 0) {
  5665. DBG_PRINT(ERR_DBG, "%s: H/W initialization failed\n",
  5666. dev->name);
  5667. s2io_reset(sp);
  5668. return -ENODEV;
  5669. }
  5670. /*
  5671. * Initializing the Rx buffers. For now we are considering only 1
  5672. * Rx ring and initializing buffers into 30 Rx blocks
  5673. */
  5674. mac_control = &sp->mac_control;
  5675. config = &sp->config;
  5676. for (i = 0; i < config->rx_ring_num; i++) {
  5677. if ((ret = fill_rx_buffers(sp, i))) {
  5678. DBG_PRINT(ERR_DBG, "%s: Out of memory in Open\n",
  5679. dev->name);
  5680. s2io_reset(sp);
  5681. free_rx_buffers(sp);
  5682. return -ENOMEM;
  5683. }
  5684. DBG_PRINT(INFO_DBG, "Buf in ring:%d is %d:\n", i,
  5685. atomic_read(&sp->rx_bufs_left[i]));
  5686. }
  5687. /* Setting its receive mode */
  5688. s2io_set_multicast(dev);
  5689. if (sp->lro) {
  5690. /* Initialize max aggregatable pkts per session based on MTU */
  5691. sp->lro_max_aggr_per_sess = ((1<<16) - 1) / dev->mtu;
  5692. /* Check if we can use(if specified) user provided value */
  5693. if (lro_max_pkts < sp->lro_max_aggr_per_sess)
  5694. sp->lro_max_aggr_per_sess = lro_max_pkts;
  5695. }
  5696. /* Enable Rx Traffic and interrupts on the NIC */
  5697. if (start_nic(sp)) {
  5698. DBG_PRINT(ERR_DBG, "%s: Starting NIC failed\n", dev->name);
  5699. s2io_reset(sp);
  5700. free_rx_buffers(sp);
  5701. return -ENODEV;
  5702. }
  5703. /* Add interrupt service routine */
  5704. if (s2io_add_isr(sp) != 0) {
  5705. if (sp->intr_type == MSI_X)
  5706. s2io_rem_isr(sp);
  5707. s2io_reset(sp);
  5708. free_rx_buffers(sp);
  5709. return -ENODEV;
  5710. }
  5711. S2IO_TIMER_CONF(sp->alarm_timer, s2io_alarm_handle, sp, (HZ/2));
  5712. /* Enable tasklet for the device */
  5713. tasklet_init(&sp->task, s2io_tasklet, (unsigned long) dev);
  5714. /* Enable select interrupts */
  5715. if (sp->intr_type != INTA)
  5716. en_dis_able_nic_intrs(sp, ENA_ALL_INTRS, DISABLE_INTRS);
  5717. else {
  5718. interruptible = TX_TRAFFIC_INTR | RX_TRAFFIC_INTR;
  5719. interruptible |= TX_PIC_INTR | RX_PIC_INTR;
  5720. interruptible |= TX_MAC_INTR | RX_MAC_INTR;
  5721. en_dis_able_nic_intrs(sp, interruptible, ENABLE_INTRS);
  5722. }
  5723. atomic_set(&sp->card_state, CARD_UP);
  5724. return 0;
  5725. }
  5726. /**
  5727. * s2io_restart_nic - Resets the NIC.
  5728. * @data : long pointer to the device private structure
  5729. * Description:
  5730. * This function is scheduled to be run by the s2io_tx_watchdog
  5731. * function after 0.5 secs to reset the NIC. The idea is to reduce
  5732. * the run time of the watch dog routine which is run holding a
  5733. * spin lock.
  5734. */
  5735. static void s2io_restart_nic(unsigned long data)
  5736. {
  5737. struct net_device *dev = (struct net_device *) data;
  5738. nic_t *sp = dev->priv;
  5739. s2io_card_down(sp);
  5740. if (s2io_card_up(sp)) {
  5741. DBG_PRINT(ERR_DBG, "%s: Device bring up failed\n",
  5742. dev->name);
  5743. }
  5744. netif_wake_queue(dev);
  5745. DBG_PRINT(ERR_DBG, "%s: was reset by Tx watchdog timer\n",
  5746. dev->name);
  5747. }
  5748. /**
  5749. * s2io_tx_watchdog - Watchdog for transmit side.
  5750. * @dev : Pointer to net device structure
  5751. * Description:
  5752. * This function is triggered if the Tx Queue is stopped
  5753. * for a pre-defined amount of time when the Interface is still up.
  5754. * If the Interface is jammed in such a situation, the hardware is
  5755. * reset (by s2io_close) and restarted again (by s2io_open) to
  5756. * overcome any problem that might have been caused in the hardware.
  5757. * Return value:
  5758. * void
  5759. */
  5760. static void s2io_tx_watchdog(struct net_device *dev)
  5761. {
  5762. nic_t *sp = dev->priv;
  5763. if (netif_carrier_ok(dev)) {
  5764. schedule_work(&sp->rst_timer_task);
  5765. sp->mac_control.stats_info->sw_stat.soft_reset_cnt++;
  5766. }
  5767. }
  5768. /**
  5769. * rx_osm_handler - To perform some OS related operations on SKB.
  5770. * @sp: private member of the device structure,pointer to s2io_nic structure.
  5771. * @skb : the socket buffer pointer.
  5772. * @len : length of the packet
  5773. * @cksum : FCS checksum of the frame.
  5774. * @ring_no : the ring from which this RxD was extracted.
  5775. * Description:
  5776. * This function is called by the Rx interrupt serivce routine to perform
  5777. * some OS related operations on the SKB before passing it to the upper
  5778. * layers. It mainly checks if the checksum is OK, if so adds it to the
  5779. * SKBs cksum variable, increments the Rx packet count and passes the SKB
  5780. * to the upper layer. If the checksum is wrong, it increments the Rx
  5781. * packet error count, frees the SKB and returns error.
  5782. * Return value:
  5783. * SUCCESS on success and -1 on failure.
  5784. */
  5785. static int rx_osm_handler(ring_info_t *ring_data, RxD_t * rxdp)
  5786. {
  5787. nic_t *sp = ring_data->nic;
  5788. struct net_device *dev = (struct net_device *) sp->dev;
  5789. struct sk_buff *skb = (struct sk_buff *)
  5790. ((unsigned long) rxdp->Host_Control);
  5791. int ring_no = ring_data->ring_no;
  5792. u16 l3_csum, l4_csum;
  5793. unsigned long long err = rxdp->Control_1 & RXD_T_CODE;
  5794. lro_t *lro;
  5795. skb->dev = dev;
  5796. if (err) {
  5797. /* Check for parity error */
  5798. if (err & 0x1) {
  5799. sp->mac_control.stats_info->sw_stat.parity_err_cnt++;
  5800. }
  5801. /*
  5802. * Drop the packet if bad transfer code. Exception being
  5803. * 0x5, which could be due to unsupported IPv6 extension header.
  5804. * In this case, we let stack handle the packet.
  5805. * Note that in this case, since checksum will be incorrect,
  5806. * stack will validate the same.
  5807. */
  5808. if (err && ((err >> 48) != 0x5)) {
  5809. DBG_PRINT(ERR_DBG, "%s: Rx error Value: 0x%llx\n",
  5810. dev->name, err);
  5811. sp->stats.rx_crc_errors++;
  5812. dev_kfree_skb(skb);
  5813. atomic_dec(&sp->rx_bufs_left[ring_no]);
  5814. rxdp->Host_Control = 0;
  5815. return 0;
  5816. }
  5817. }
  5818. /* Updating statistics */
  5819. rxdp->Host_Control = 0;
  5820. sp->rx_pkt_count++;
  5821. sp->stats.rx_packets++;
  5822. if (sp->rxd_mode == RXD_MODE_1) {
  5823. int len = RXD_GET_BUFFER0_SIZE_1(rxdp->Control_2);
  5824. sp->stats.rx_bytes += len;
  5825. skb_put(skb, len);
  5826. } else if (sp->rxd_mode >= RXD_MODE_3A) {
  5827. int get_block = ring_data->rx_curr_get_info.block_index;
  5828. int get_off = ring_data->rx_curr_get_info.offset;
  5829. int buf0_len = RXD_GET_BUFFER0_SIZE_3(rxdp->Control_2);
  5830. int buf2_len = RXD_GET_BUFFER2_SIZE_3(rxdp->Control_2);
  5831. unsigned char *buff = skb_push(skb, buf0_len);
  5832. buffAdd_t *ba = &ring_data->ba[get_block][get_off];
  5833. sp->stats.rx_bytes += buf0_len + buf2_len;
  5834. memcpy(buff, ba->ba_0, buf0_len);
  5835. if (sp->rxd_mode == RXD_MODE_3A) {
  5836. int buf1_len = RXD_GET_BUFFER1_SIZE_3(rxdp->Control_2);
  5837. skb_put(skb, buf1_len);
  5838. skb->len += buf2_len;
  5839. skb->data_len += buf2_len;
  5840. skb->truesize += buf2_len;
  5841. skb_put(skb_shinfo(skb)->frag_list, buf2_len);
  5842. sp->stats.rx_bytes += buf1_len;
  5843. } else
  5844. skb_put(skb, buf2_len);
  5845. }
  5846. if ((rxdp->Control_1 & TCP_OR_UDP_FRAME) && ((!sp->lro) ||
  5847. (sp->lro && (!(rxdp->Control_1 & RXD_FRAME_IP_FRAG)))) &&
  5848. (sp->rx_csum)) {
  5849. l3_csum = RXD_GET_L3_CKSUM(rxdp->Control_1);
  5850. l4_csum = RXD_GET_L4_CKSUM(rxdp->Control_1);
  5851. if ((l3_csum == L3_CKSUM_OK) && (l4_csum == L4_CKSUM_OK)) {
  5852. /*
  5853. * NIC verifies if the Checksum of the received
  5854. * frame is Ok or not and accordingly returns
  5855. * a flag in the RxD.
  5856. */
  5857. skb->ip_summed = CHECKSUM_UNNECESSARY;
  5858. if (sp->lro) {
  5859. u32 tcp_len;
  5860. u8 *tcp;
  5861. int ret = 0;
  5862. ret = s2io_club_tcp_session(skb->data, &tcp,
  5863. &tcp_len, &lro, rxdp, sp);
  5864. switch (ret) {
  5865. case 3: /* Begin anew */
  5866. lro->parent = skb;
  5867. goto aggregate;
  5868. case 1: /* Aggregate */
  5869. {
  5870. lro_append_pkt(sp, lro,
  5871. skb, tcp_len);
  5872. goto aggregate;
  5873. }
  5874. case 4: /* Flush session */
  5875. {
  5876. lro_append_pkt(sp, lro,
  5877. skb, tcp_len);
  5878. queue_rx_frame(lro->parent);
  5879. clear_lro_session(lro);
  5880. sp->mac_control.stats_info->
  5881. sw_stat.flush_max_pkts++;
  5882. goto aggregate;
  5883. }
  5884. case 2: /* Flush both */
  5885. lro->parent->data_len =
  5886. lro->frags_len;
  5887. sp->mac_control.stats_info->
  5888. sw_stat.sending_both++;
  5889. queue_rx_frame(lro->parent);
  5890. clear_lro_session(lro);
  5891. goto send_up;
  5892. case 0: /* sessions exceeded */
  5893. case -1: /* non-TCP or not
  5894. * L2 aggregatable
  5895. */
  5896. case 5: /*
  5897. * First pkt in session not
  5898. * L3/L4 aggregatable
  5899. */
  5900. break;
  5901. default:
  5902. DBG_PRINT(ERR_DBG,
  5903. "%s: Samadhana!!\n",
  5904. __FUNCTION__);
  5905. BUG();
  5906. }
  5907. }
  5908. } else {
  5909. /*
  5910. * Packet with erroneous checksum, let the
  5911. * upper layers deal with it.
  5912. */
  5913. skb->ip_summed = CHECKSUM_NONE;
  5914. }
  5915. } else {
  5916. skb->ip_summed = CHECKSUM_NONE;
  5917. }
  5918. if (!sp->lro) {
  5919. skb->protocol = eth_type_trans(skb, dev);
  5920. #ifdef CONFIG_S2IO_NAPI
  5921. if (sp->vlgrp && RXD_GET_VLAN_TAG(rxdp->Control_2)) {
  5922. /* Queueing the vlan frame to the upper layer */
  5923. vlan_hwaccel_receive_skb(skb, sp->vlgrp,
  5924. RXD_GET_VLAN_TAG(rxdp->Control_2));
  5925. } else {
  5926. netif_receive_skb(skb);
  5927. }
  5928. #else
  5929. if (sp->vlgrp && RXD_GET_VLAN_TAG(rxdp->Control_2)) {
  5930. /* Queueing the vlan frame to the upper layer */
  5931. vlan_hwaccel_rx(skb, sp->vlgrp,
  5932. RXD_GET_VLAN_TAG(rxdp->Control_2));
  5933. } else {
  5934. netif_rx(skb);
  5935. }
  5936. #endif
  5937. } else {
  5938. send_up:
  5939. queue_rx_frame(skb);
  5940. }
  5941. dev->last_rx = jiffies;
  5942. aggregate:
  5943. atomic_dec(&sp->rx_bufs_left[ring_no]);
  5944. return SUCCESS;
  5945. }
  5946. /**
  5947. * s2io_link - stops/starts the Tx queue.
  5948. * @sp : private member of the device structure, which is a pointer to the
  5949. * s2io_nic structure.
  5950. * @link : inidicates whether link is UP/DOWN.
  5951. * Description:
  5952. * This function stops/starts the Tx queue depending on whether the link
  5953. * status of the NIC is is down or up. This is called by the Alarm
  5954. * interrupt handler whenever a link change interrupt comes up.
  5955. * Return value:
  5956. * void.
  5957. */
  5958. static void s2io_link(nic_t * sp, int link)
  5959. {
  5960. struct net_device *dev = (struct net_device *) sp->dev;
  5961. if (link != sp->last_link_state) {
  5962. if (link == LINK_DOWN) {
  5963. DBG_PRINT(ERR_DBG, "%s: Link down\n", dev->name);
  5964. netif_carrier_off(dev);
  5965. } else {
  5966. DBG_PRINT(ERR_DBG, "%s: Link Up\n", dev->name);
  5967. netif_carrier_on(dev);
  5968. }
  5969. }
  5970. sp->last_link_state = link;
  5971. }
  5972. /**
  5973. * get_xena_rev_id - to identify revision ID of xena.
  5974. * @pdev : PCI Dev structure
  5975. * Description:
  5976. * Function to identify the Revision ID of xena.
  5977. * Return value:
  5978. * returns the revision ID of the device.
  5979. */
  5980. static int get_xena_rev_id(struct pci_dev *pdev)
  5981. {
  5982. u8 id = 0;
  5983. int ret;
  5984. ret = pci_read_config_byte(pdev, PCI_REVISION_ID, (u8 *) & id);
  5985. return id;
  5986. }
  5987. /**
  5988. * s2io_init_pci -Initialization of PCI and PCI-X configuration registers .
  5989. * @sp : private member of the device structure, which is a pointer to the
  5990. * s2io_nic structure.
  5991. * Description:
  5992. * This function initializes a few of the PCI and PCI-X configuration registers
  5993. * with recommended values.
  5994. * Return value:
  5995. * void
  5996. */
  5997. static void s2io_init_pci(nic_t * sp)
  5998. {
  5999. u16 pci_cmd = 0, pcix_cmd = 0;
  6000. /* Enable Data Parity Error Recovery in PCI-X command register. */
  6001. pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
  6002. &(pcix_cmd));
  6003. pci_write_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
  6004. (pcix_cmd | 1));
  6005. pci_read_config_word(sp->pdev, PCIX_COMMAND_REGISTER,
  6006. &(pcix_cmd));
  6007. /* Set the PErr Response bit in PCI command register. */
  6008. pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
  6009. pci_write_config_word(sp->pdev, PCI_COMMAND,
  6010. (pci_cmd | PCI_COMMAND_PARITY));
  6011. pci_read_config_word(sp->pdev, PCI_COMMAND, &pci_cmd);
  6012. }
  6013. static int s2io_verify_parm(struct pci_dev *pdev, u8 *dev_intr_type)
  6014. {
  6015. if ( tx_fifo_num > 8) {
  6016. DBG_PRINT(ERR_DBG, "s2io: Requested number of Tx fifos not "
  6017. "supported\n");
  6018. DBG_PRINT(ERR_DBG, "s2io: Default to 8 Tx fifos\n");
  6019. tx_fifo_num = 8;
  6020. }
  6021. if ( rx_ring_num > 8) {
  6022. DBG_PRINT(ERR_DBG, "s2io: Requested number of Rx rings not "
  6023. "supported\n");
  6024. DBG_PRINT(ERR_DBG, "s2io: Default to 8 Rx rings\n");
  6025. rx_ring_num = 8;
  6026. }
  6027. #ifdef CONFIG_S2IO_NAPI
  6028. if (*dev_intr_type != INTA) {
  6029. DBG_PRINT(ERR_DBG, "s2io: NAPI cannot be enabled when "
  6030. "MSI/MSI-X is enabled. Defaulting to INTA\n");
  6031. *dev_intr_type = INTA;
  6032. }
  6033. #endif
  6034. #ifndef CONFIG_PCI_MSI
  6035. if (*dev_intr_type != INTA) {
  6036. DBG_PRINT(ERR_DBG, "s2io: This kernel does not support"
  6037. "MSI/MSI-X. Defaulting to INTA\n");
  6038. *dev_intr_type = INTA;
  6039. }
  6040. #else
  6041. if (*dev_intr_type > MSI_X) {
  6042. DBG_PRINT(ERR_DBG, "s2io: Wrong intr_type requested. "
  6043. "Defaulting to INTA\n");
  6044. *dev_intr_type = INTA;
  6045. }
  6046. #endif
  6047. if ((*dev_intr_type == MSI_X) &&
  6048. ((pdev->device != PCI_DEVICE_ID_HERC_WIN) &&
  6049. (pdev->device != PCI_DEVICE_ID_HERC_UNI))) {
  6050. DBG_PRINT(ERR_DBG, "s2io: Xframe I does not support MSI_X. "
  6051. "Defaulting to INTA\n");
  6052. *dev_intr_type = INTA;
  6053. }
  6054. if (rx_ring_mode > 3) {
  6055. DBG_PRINT(ERR_DBG, "s2io: Requested ring mode not supported\n");
  6056. DBG_PRINT(ERR_DBG, "s2io: Defaulting to 3-buffer mode\n");
  6057. rx_ring_mode = 3;
  6058. }
  6059. return SUCCESS;
  6060. }
  6061. /**
  6062. * s2io_init_nic - Initialization of the adapter .
  6063. * @pdev : structure containing the PCI related information of the device.
  6064. * @pre: List of PCI devices supported by the driver listed in s2io_tbl.
  6065. * Description:
  6066. * The function initializes an adapter identified by the pci_dec structure.
  6067. * All OS related initialization including memory and device structure and
  6068. * initlaization of the device private variable is done. Also the swapper
  6069. * control register is initialized to enable read and write into the I/O
  6070. * registers of the device.
  6071. * Return value:
  6072. * returns 0 on success and negative on failure.
  6073. */
  6074. static int __devinit
  6075. s2io_init_nic(struct pci_dev *pdev, const struct pci_device_id *pre)
  6076. {
  6077. nic_t *sp;
  6078. struct net_device *dev;
  6079. int i, j, ret;
  6080. int dma_flag = FALSE;
  6081. u32 mac_up, mac_down;
  6082. u64 val64 = 0, tmp64 = 0;
  6083. XENA_dev_config_t __iomem *bar0 = NULL;
  6084. u16 subid;
  6085. mac_info_t *mac_control;
  6086. struct config_param *config;
  6087. int mode;
  6088. u8 dev_intr_type = intr_type;
  6089. if ((ret = s2io_verify_parm(pdev, &dev_intr_type)))
  6090. return ret;
  6091. if ((ret = pci_enable_device(pdev))) {
  6092. DBG_PRINT(ERR_DBG,
  6093. "s2io_init_nic: pci_enable_device failed\n");
  6094. return ret;
  6095. }
  6096. if (!pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
  6097. DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 64bit DMA\n");
  6098. dma_flag = TRUE;
  6099. if (pci_set_consistent_dma_mask
  6100. (pdev, DMA_64BIT_MASK)) {
  6101. DBG_PRINT(ERR_DBG,
  6102. "Unable to obtain 64bit DMA for \
  6103. consistent allocations\n");
  6104. pci_disable_device(pdev);
  6105. return -ENOMEM;
  6106. }
  6107. } else if (!pci_set_dma_mask(pdev, DMA_32BIT_MASK)) {
  6108. DBG_PRINT(INIT_DBG, "s2io_init_nic: Using 32bit DMA\n");
  6109. } else {
  6110. pci_disable_device(pdev);
  6111. return -ENOMEM;
  6112. }
  6113. if (dev_intr_type != MSI_X) {
  6114. if (pci_request_regions(pdev, s2io_driver_name)) {
  6115. DBG_PRINT(ERR_DBG, "Request Regions failed\n");
  6116. pci_disable_device(pdev);
  6117. return -ENODEV;
  6118. }
  6119. }
  6120. else {
  6121. if (!(request_mem_region(pci_resource_start(pdev, 0),
  6122. pci_resource_len(pdev, 0), s2io_driver_name))) {
  6123. DBG_PRINT(ERR_DBG, "bar0 Request Regions failed\n");
  6124. pci_disable_device(pdev);
  6125. return -ENODEV;
  6126. }
  6127. if (!(request_mem_region(pci_resource_start(pdev, 2),
  6128. pci_resource_len(pdev, 2), s2io_driver_name))) {
  6129. DBG_PRINT(ERR_DBG, "bar1 Request Regions failed\n");
  6130. release_mem_region(pci_resource_start(pdev, 0),
  6131. pci_resource_len(pdev, 0));
  6132. pci_disable_device(pdev);
  6133. return -ENODEV;
  6134. }
  6135. }
  6136. dev = alloc_etherdev(sizeof(nic_t));
  6137. if (dev == NULL) {
  6138. DBG_PRINT(ERR_DBG, "Device allocation failed\n");
  6139. pci_disable_device(pdev);
  6140. pci_release_regions(pdev);
  6141. return -ENODEV;
  6142. }
  6143. pci_set_master(pdev);
  6144. pci_set_drvdata(pdev, dev);
  6145. SET_MODULE_OWNER(dev);
  6146. SET_NETDEV_DEV(dev, &pdev->dev);
  6147. /* Private member variable initialized to s2io NIC structure */
  6148. sp = dev->priv;
  6149. memset(sp, 0, sizeof(nic_t));
  6150. sp->dev = dev;
  6151. sp->pdev = pdev;
  6152. sp->high_dma_flag = dma_flag;
  6153. sp->device_enabled_once = FALSE;
  6154. if (rx_ring_mode == 1)
  6155. sp->rxd_mode = RXD_MODE_1;
  6156. if (rx_ring_mode == 2)
  6157. sp->rxd_mode = RXD_MODE_3B;
  6158. if (rx_ring_mode == 3)
  6159. sp->rxd_mode = RXD_MODE_3A;
  6160. sp->intr_type = dev_intr_type;
  6161. if ((pdev->device == PCI_DEVICE_ID_HERC_WIN) ||
  6162. (pdev->device == PCI_DEVICE_ID_HERC_UNI))
  6163. sp->device_type = XFRAME_II_DEVICE;
  6164. else
  6165. sp->device_type = XFRAME_I_DEVICE;
  6166. sp->lro = lro;
  6167. /* Initialize some PCI/PCI-X fields of the NIC. */
  6168. s2io_init_pci(sp);
  6169. /*
  6170. * Setting the device configuration parameters.
  6171. * Most of these parameters can be specified by the user during
  6172. * module insertion as they are module loadable parameters. If
  6173. * these parameters are not not specified during load time, they
  6174. * are initialized with default values.
  6175. */
  6176. mac_control = &sp->mac_control;
  6177. config = &sp->config;
  6178. /* Tx side parameters. */
  6179. config->tx_fifo_num = tx_fifo_num;
  6180. for (i = 0; i < MAX_TX_FIFOS; i++) {
  6181. config->tx_cfg[i].fifo_len = tx_fifo_len[i];
  6182. config->tx_cfg[i].fifo_priority = i;
  6183. }
  6184. /* mapping the QoS priority to the configured fifos */
  6185. for (i = 0; i < MAX_TX_FIFOS; i++)
  6186. config->fifo_mapping[i] = fifo_map[config->tx_fifo_num][i];
  6187. config->tx_intr_type = TXD_INT_TYPE_UTILZ;
  6188. for (i = 0; i < config->tx_fifo_num; i++) {
  6189. config->tx_cfg[i].f_no_snoop =
  6190. (NO_SNOOP_TXD | NO_SNOOP_TXD_BUFFER);
  6191. if (config->tx_cfg[i].fifo_len < 65) {
  6192. config->tx_intr_type = TXD_INT_TYPE_PER_LIST;
  6193. break;
  6194. }
  6195. }
  6196. /* + 2 because one Txd for skb->data and one Txd for UFO */
  6197. config->max_txds = MAX_SKB_FRAGS + 2;
  6198. /* Rx side parameters. */
  6199. config->rx_ring_num = rx_ring_num;
  6200. for (i = 0; i < MAX_RX_RINGS; i++) {
  6201. config->rx_cfg[i].num_rxd = rx_ring_sz[i] *
  6202. (rxd_count[sp->rxd_mode] + 1);
  6203. config->rx_cfg[i].ring_priority = i;
  6204. }
  6205. for (i = 0; i < rx_ring_num; i++) {
  6206. config->rx_cfg[i].ring_org = RING_ORG_BUFF1;
  6207. config->rx_cfg[i].f_no_snoop =
  6208. (NO_SNOOP_RXD | NO_SNOOP_RXD_BUFFER);
  6209. }
  6210. /* Setting Mac Control parameters */
  6211. mac_control->rmac_pause_time = rmac_pause_time;
  6212. mac_control->mc_pause_threshold_q0q3 = mc_pause_threshold_q0q3;
  6213. mac_control->mc_pause_threshold_q4q7 = mc_pause_threshold_q4q7;
  6214. /* Initialize Ring buffer parameters. */
  6215. for (i = 0; i < config->rx_ring_num; i++)
  6216. atomic_set(&sp->rx_bufs_left[i], 0);
  6217. /* Initialize the number of ISRs currently running */
  6218. atomic_set(&sp->isr_cnt, 0);
  6219. /* initialize the shared memory used by the NIC and the host */
  6220. if (init_shared_mem(sp)) {
  6221. DBG_PRINT(ERR_DBG, "%s: Memory allocation failed\n",
  6222. dev->name);
  6223. ret = -ENOMEM;
  6224. goto mem_alloc_failed;
  6225. }
  6226. sp->bar0 = ioremap(pci_resource_start(pdev, 0),
  6227. pci_resource_len(pdev, 0));
  6228. if (!sp->bar0) {
  6229. DBG_PRINT(ERR_DBG, "%s: S2IO: cannot remap io mem1\n",
  6230. dev->name);
  6231. ret = -ENOMEM;
  6232. goto bar0_remap_failed;
  6233. }
  6234. sp->bar1 = ioremap(pci_resource_start(pdev, 2),
  6235. pci_resource_len(pdev, 2));
  6236. if (!sp->bar1) {
  6237. DBG_PRINT(ERR_DBG, "%s: S2IO: cannot remap io mem2\n",
  6238. dev->name);
  6239. ret = -ENOMEM;
  6240. goto bar1_remap_failed;
  6241. }
  6242. dev->irq = pdev->irq;
  6243. dev->base_addr = (unsigned long) sp->bar0;
  6244. /* Initializing the BAR1 address as the start of the FIFO pointer. */
  6245. for (j = 0; j < MAX_TX_FIFOS; j++) {
  6246. mac_control->tx_FIFO_start[j] = (TxFIFO_element_t __iomem *)
  6247. (sp->bar1 + (j * 0x00020000));
  6248. }
  6249. /* Driver entry points */
  6250. dev->open = &s2io_open;
  6251. dev->stop = &s2io_close;
  6252. dev->hard_start_xmit = &s2io_xmit;
  6253. dev->get_stats = &s2io_get_stats;
  6254. dev->set_multicast_list = &s2io_set_multicast;
  6255. dev->do_ioctl = &s2io_ioctl;
  6256. dev->change_mtu = &s2io_change_mtu;
  6257. SET_ETHTOOL_OPS(dev, &netdev_ethtool_ops);
  6258. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  6259. dev->vlan_rx_register = s2io_vlan_rx_register;
  6260. dev->vlan_rx_kill_vid = (void *)s2io_vlan_rx_kill_vid;
  6261. /*
  6262. * will use eth_mac_addr() for dev->set_mac_address
  6263. * mac address will be set every time dev->open() is called
  6264. */
  6265. #if defined(CONFIG_S2IO_NAPI)
  6266. dev->poll = s2io_poll;
  6267. dev->weight = 32;
  6268. #endif
  6269. #ifdef CONFIG_NET_POLL_CONTROLLER
  6270. dev->poll_controller = s2io_netpoll;
  6271. #endif
  6272. dev->features |= NETIF_F_SG | NETIF_F_IP_CSUM;
  6273. if (sp->high_dma_flag == TRUE)
  6274. dev->features |= NETIF_F_HIGHDMA;
  6275. #ifdef NETIF_F_TSO
  6276. dev->features |= NETIF_F_TSO;
  6277. #endif
  6278. #ifdef NETIF_F_TSO6
  6279. dev->features |= NETIF_F_TSO6;
  6280. #endif
  6281. if (sp->device_type & XFRAME_II_DEVICE) {
  6282. dev->features |= NETIF_F_UFO;
  6283. dev->features |= NETIF_F_HW_CSUM;
  6284. }
  6285. dev->tx_timeout = &s2io_tx_watchdog;
  6286. dev->watchdog_timeo = WATCH_DOG_TIMEOUT;
  6287. INIT_WORK(&sp->rst_timer_task,
  6288. (void (*)(void *)) s2io_restart_nic, dev);
  6289. INIT_WORK(&sp->set_link_task,
  6290. (void (*)(void *)) s2io_set_link, sp);
  6291. pci_save_state(sp->pdev);
  6292. /* Setting swapper control on the NIC, for proper reset operation */
  6293. if (s2io_set_swapper(sp)) {
  6294. DBG_PRINT(ERR_DBG, "%s:swapper settings are wrong\n",
  6295. dev->name);
  6296. ret = -EAGAIN;
  6297. goto set_swap_failed;
  6298. }
  6299. /* Verify if the Herc works on the slot its placed into */
  6300. if (sp->device_type & XFRAME_II_DEVICE) {
  6301. mode = s2io_verify_pci_mode(sp);
  6302. if (mode < 0) {
  6303. DBG_PRINT(ERR_DBG, "%s: ", __FUNCTION__);
  6304. DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
  6305. ret = -EBADSLT;
  6306. goto set_swap_failed;
  6307. }
  6308. }
  6309. /* Not needed for Herc */
  6310. if (sp->device_type & XFRAME_I_DEVICE) {
  6311. /*
  6312. * Fix for all "FFs" MAC address problems observed on
  6313. * Alpha platforms
  6314. */
  6315. fix_mac_address(sp);
  6316. s2io_reset(sp);
  6317. }
  6318. /*
  6319. * MAC address initialization.
  6320. * For now only one mac address will be read and used.
  6321. */
  6322. bar0 = sp->bar0;
  6323. val64 = RMAC_ADDR_CMD_MEM_RD | RMAC_ADDR_CMD_MEM_STROBE_NEW_CMD |
  6324. RMAC_ADDR_CMD_MEM_OFFSET(0 + MAC_MAC_ADDR_START_OFFSET);
  6325. writeq(val64, &bar0->rmac_addr_cmd_mem);
  6326. wait_for_cmd_complete(&bar0->rmac_addr_cmd_mem,
  6327. RMAC_ADDR_CMD_MEM_STROBE_CMD_EXECUTING);
  6328. tmp64 = readq(&bar0->rmac_addr_data0_mem);
  6329. mac_down = (u32) tmp64;
  6330. mac_up = (u32) (tmp64 >> 32);
  6331. memset(sp->def_mac_addr[0].mac_addr, 0, sizeof(ETH_ALEN));
  6332. sp->def_mac_addr[0].mac_addr[3] = (u8) (mac_up);
  6333. sp->def_mac_addr[0].mac_addr[2] = (u8) (mac_up >> 8);
  6334. sp->def_mac_addr[0].mac_addr[1] = (u8) (mac_up >> 16);
  6335. sp->def_mac_addr[0].mac_addr[0] = (u8) (mac_up >> 24);
  6336. sp->def_mac_addr[0].mac_addr[5] = (u8) (mac_down >> 16);
  6337. sp->def_mac_addr[0].mac_addr[4] = (u8) (mac_down >> 24);
  6338. /* Set the factory defined MAC address initially */
  6339. dev->addr_len = ETH_ALEN;
  6340. memcpy(dev->dev_addr, sp->def_mac_addr, ETH_ALEN);
  6341. /* reset Nic and bring it to known state */
  6342. s2io_reset(sp);
  6343. /*
  6344. * Initialize the tasklet status and link state flags
  6345. * and the card state parameter
  6346. */
  6347. atomic_set(&(sp->card_state), 0);
  6348. sp->tasklet_status = 0;
  6349. sp->link_state = 0;
  6350. /* Initialize spinlocks */
  6351. spin_lock_init(&sp->tx_lock);
  6352. #ifndef CONFIG_S2IO_NAPI
  6353. spin_lock_init(&sp->put_lock);
  6354. #endif
  6355. spin_lock_init(&sp->rx_lock);
  6356. /*
  6357. * SXE-002: Configure link and activity LED to init state
  6358. * on driver load.
  6359. */
  6360. subid = sp->pdev->subsystem_device;
  6361. if ((subid & 0xFF) >= 0x07) {
  6362. val64 = readq(&bar0->gpio_control);
  6363. val64 |= 0x0000800000000000ULL;
  6364. writeq(val64, &bar0->gpio_control);
  6365. val64 = 0x0411040400000000ULL;
  6366. writeq(val64, (void __iomem *) bar0 + 0x2700);
  6367. val64 = readq(&bar0->gpio_control);
  6368. }
  6369. sp->rx_csum = 1; /* Rx chksum verify enabled by default */
  6370. if (register_netdev(dev)) {
  6371. DBG_PRINT(ERR_DBG, "Device registration failed\n");
  6372. ret = -ENODEV;
  6373. goto register_failed;
  6374. }
  6375. s2io_vpd_read(sp);
  6376. DBG_PRINT(ERR_DBG, "Copyright(c) 2002-2005 Neterion Inc.\n");
  6377. DBG_PRINT(ERR_DBG, "%s: Neterion %s (rev %d)\n",dev->name,
  6378. sp->product_name, get_xena_rev_id(sp->pdev));
  6379. DBG_PRINT(ERR_DBG, "%s: Driver version %s\n", dev->name,
  6380. s2io_driver_version);
  6381. DBG_PRINT(ERR_DBG, "%s: MAC ADDR: "
  6382. "%02x:%02x:%02x:%02x:%02x:%02x\n", dev->name,
  6383. sp->def_mac_addr[0].mac_addr[0],
  6384. sp->def_mac_addr[0].mac_addr[1],
  6385. sp->def_mac_addr[0].mac_addr[2],
  6386. sp->def_mac_addr[0].mac_addr[3],
  6387. sp->def_mac_addr[0].mac_addr[4],
  6388. sp->def_mac_addr[0].mac_addr[5]);
  6389. if (sp->device_type & XFRAME_II_DEVICE) {
  6390. mode = s2io_print_pci_mode(sp);
  6391. if (mode < 0) {
  6392. DBG_PRINT(ERR_DBG, " Unsupported PCI bus mode\n");
  6393. ret = -EBADSLT;
  6394. unregister_netdev(dev);
  6395. goto set_swap_failed;
  6396. }
  6397. }
  6398. switch(sp->rxd_mode) {
  6399. case RXD_MODE_1:
  6400. DBG_PRINT(ERR_DBG, "%s: 1-Buffer receive mode enabled\n",
  6401. dev->name);
  6402. break;
  6403. case RXD_MODE_3B:
  6404. DBG_PRINT(ERR_DBG, "%s: 2-Buffer receive mode enabled\n",
  6405. dev->name);
  6406. break;
  6407. case RXD_MODE_3A:
  6408. DBG_PRINT(ERR_DBG, "%s: 3-Buffer receive mode enabled\n",
  6409. dev->name);
  6410. break;
  6411. }
  6412. #ifdef CONFIG_S2IO_NAPI
  6413. DBG_PRINT(ERR_DBG, "%s: NAPI enabled\n", dev->name);
  6414. #endif
  6415. switch(sp->intr_type) {
  6416. case INTA:
  6417. DBG_PRINT(ERR_DBG, "%s: Interrupt type INTA\n", dev->name);
  6418. break;
  6419. case MSI:
  6420. DBG_PRINT(ERR_DBG, "%s: Interrupt type MSI\n", dev->name);
  6421. break;
  6422. case MSI_X:
  6423. DBG_PRINT(ERR_DBG, "%s: Interrupt type MSI-X\n", dev->name);
  6424. break;
  6425. }
  6426. if (sp->lro)
  6427. DBG_PRINT(ERR_DBG, "%s: Large receive offload enabled\n",
  6428. dev->name);
  6429. /* Initialize device name */
  6430. sprintf(sp->name, "%s Neterion %s", dev->name, sp->product_name);
  6431. /* Initialize bimodal Interrupts */
  6432. sp->config.bimodal = bimodal;
  6433. if (!(sp->device_type & XFRAME_II_DEVICE) && bimodal) {
  6434. sp->config.bimodal = 0;
  6435. DBG_PRINT(ERR_DBG,"%s:Bimodal intr not supported by Xframe I\n",
  6436. dev->name);
  6437. }
  6438. /*
  6439. * Make Link state as off at this point, when the Link change
  6440. * interrupt comes the state will be automatically changed to
  6441. * the right state.
  6442. */
  6443. netif_carrier_off(dev);
  6444. return 0;
  6445. register_failed:
  6446. set_swap_failed:
  6447. iounmap(sp->bar1);
  6448. bar1_remap_failed:
  6449. iounmap(sp->bar0);
  6450. bar0_remap_failed:
  6451. mem_alloc_failed:
  6452. free_shared_mem(sp);
  6453. pci_disable_device(pdev);
  6454. if (dev_intr_type != MSI_X)
  6455. pci_release_regions(pdev);
  6456. else {
  6457. release_mem_region(pci_resource_start(pdev, 0),
  6458. pci_resource_len(pdev, 0));
  6459. release_mem_region(pci_resource_start(pdev, 2),
  6460. pci_resource_len(pdev, 2));
  6461. }
  6462. pci_set_drvdata(pdev, NULL);
  6463. free_netdev(dev);
  6464. return ret;
  6465. }
  6466. /**
  6467. * s2io_rem_nic - Free the PCI device
  6468. * @pdev: structure containing the PCI related information of the device.
  6469. * Description: This function is called by the Pci subsystem to release a
  6470. * PCI device and free up all resource held up by the device. This could
  6471. * be in response to a Hot plug event or when the driver is to be removed
  6472. * from memory.
  6473. */
  6474. static void __devexit s2io_rem_nic(struct pci_dev *pdev)
  6475. {
  6476. struct net_device *dev =
  6477. (struct net_device *) pci_get_drvdata(pdev);
  6478. nic_t *sp;
  6479. if (dev == NULL) {
  6480. DBG_PRINT(ERR_DBG, "Driver Data is NULL!!\n");
  6481. return;
  6482. }
  6483. sp = dev->priv;
  6484. unregister_netdev(dev);
  6485. free_shared_mem(sp);
  6486. iounmap(sp->bar0);
  6487. iounmap(sp->bar1);
  6488. pci_disable_device(pdev);
  6489. if (sp->intr_type != MSI_X)
  6490. pci_release_regions(pdev);
  6491. else {
  6492. release_mem_region(pci_resource_start(pdev, 0),
  6493. pci_resource_len(pdev, 0));
  6494. release_mem_region(pci_resource_start(pdev, 2),
  6495. pci_resource_len(pdev, 2));
  6496. }
  6497. pci_set_drvdata(pdev, NULL);
  6498. free_netdev(dev);
  6499. }
  6500. /**
  6501. * s2io_starter - Entry point for the driver
  6502. * Description: This function is the entry point for the driver. It verifies
  6503. * the module loadable parameters and initializes PCI configuration space.
  6504. */
  6505. int __init s2io_starter(void)
  6506. {
  6507. return pci_register_driver(&s2io_driver);
  6508. }
  6509. /**
  6510. * s2io_closer - Cleanup routine for the driver
  6511. * Description: This function is the cleanup routine for the driver. It unregist * ers the driver.
  6512. */
  6513. static void s2io_closer(void)
  6514. {
  6515. pci_unregister_driver(&s2io_driver);
  6516. DBG_PRINT(INIT_DBG, "cleanup done\n");
  6517. }
  6518. module_init(s2io_starter);
  6519. module_exit(s2io_closer);
  6520. static int check_L2_lro_capable(u8 *buffer, struct iphdr **ip,
  6521. struct tcphdr **tcp, RxD_t *rxdp)
  6522. {
  6523. int ip_off;
  6524. u8 l2_type = (u8)((rxdp->Control_1 >> 37) & 0x7), ip_len;
  6525. if (!(rxdp->Control_1 & RXD_FRAME_PROTO_TCP)) {
  6526. DBG_PRINT(INIT_DBG,"%s: Non-TCP frames not supported for LRO\n",
  6527. __FUNCTION__);
  6528. return -1;
  6529. }
  6530. /* TODO:
  6531. * By default the VLAN field in the MAC is stripped by the card, if this
  6532. * feature is turned off in rx_pa_cfg register, then the ip_off field
  6533. * has to be shifted by a further 2 bytes
  6534. */
  6535. switch (l2_type) {
  6536. case 0: /* DIX type */
  6537. case 4: /* DIX type with VLAN */
  6538. ip_off = HEADER_ETHERNET_II_802_3_SIZE;
  6539. break;
  6540. /* LLC, SNAP etc are considered non-mergeable */
  6541. default:
  6542. return -1;
  6543. }
  6544. *ip = (struct iphdr *)((u8 *)buffer + ip_off);
  6545. ip_len = (u8)((*ip)->ihl);
  6546. ip_len <<= 2;
  6547. *tcp = (struct tcphdr *)((unsigned long)*ip + ip_len);
  6548. return 0;
  6549. }
  6550. static int check_for_socket_match(lro_t *lro, struct iphdr *ip,
  6551. struct tcphdr *tcp)
  6552. {
  6553. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  6554. if ((lro->iph->saddr != ip->saddr) || (lro->iph->daddr != ip->daddr) ||
  6555. (lro->tcph->source != tcp->source) || (lro->tcph->dest != tcp->dest))
  6556. return -1;
  6557. return 0;
  6558. }
  6559. static inline int get_l4_pyld_length(struct iphdr *ip, struct tcphdr *tcp)
  6560. {
  6561. return(ntohs(ip->tot_len) - (ip->ihl << 2) - (tcp->doff << 2));
  6562. }
  6563. static void initiate_new_session(lro_t *lro, u8 *l2h,
  6564. struct iphdr *ip, struct tcphdr *tcp, u32 tcp_pyld_len)
  6565. {
  6566. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  6567. lro->l2h = l2h;
  6568. lro->iph = ip;
  6569. lro->tcph = tcp;
  6570. lro->tcp_next_seq = tcp_pyld_len + ntohl(tcp->seq);
  6571. lro->tcp_ack = ntohl(tcp->ack_seq);
  6572. lro->sg_num = 1;
  6573. lro->total_len = ntohs(ip->tot_len);
  6574. lro->frags_len = 0;
  6575. /*
  6576. * check if we saw TCP timestamp. Other consistency checks have
  6577. * already been done.
  6578. */
  6579. if (tcp->doff == 8) {
  6580. u32 *ptr;
  6581. ptr = (u32 *)(tcp+1);
  6582. lro->saw_ts = 1;
  6583. lro->cur_tsval = *(ptr+1);
  6584. lro->cur_tsecr = *(ptr+2);
  6585. }
  6586. lro->in_use = 1;
  6587. }
  6588. static void update_L3L4_header(nic_t *sp, lro_t *lro)
  6589. {
  6590. struct iphdr *ip = lro->iph;
  6591. struct tcphdr *tcp = lro->tcph;
  6592. u16 nchk;
  6593. StatInfo_t *statinfo = sp->mac_control.stats_info;
  6594. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  6595. /* Update L3 header */
  6596. ip->tot_len = htons(lro->total_len);
  6597. ip->check = 0;
  6598. nchk = ip_fast_csum((u8 *)lro->iph, ip->ihl);
  6599. ip->check = nchk;
  6600. /* Update L4 header */
  6601. tcp->ack_seq = lro->tcp_ack;
  6602. tcp->window = lro->window;
  6603. /* Update tsecr field if this session has timestamps enabled */
  6604. if (lro->saw_ts) {
  6605. u32 *ptr = (u32 *)(tcp + 1);
  6606. *(ptr+2) = lro->cur_tsecr;
  6607. }
  6608. /* Update counters required for calculation of
  6609. * average no. of packets aggregated.
  6610. */
  6611. statinfo->sw_stat.sum_avg_pkts_aggregated += lro->sg_num;
  6612. statinfo->sw_stat.num_aggregations++;
  6613. }
  6614. static void aggregate_new_rx(lro_t *lro, struct iphdr *ip,
  6615. struct tcphdr *tcp, u32 l4_pyld)
  6616. {
  6617. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  6618. lro->total_len += l4_pyld;
  6619. lro->frags_len += l4_pyld;
  6620. lro->tcp_next_seq += l4_pyld;
  6621. lro->sg_num++;
  6622. /* Update ack seq no. and window ad(from this pkt) in LRO object */
  6623. lro->tcp_ack = tcp->ack_seq;
  6624. lro->window = tcp->window;
  6625. if (lro->saw_ts) {
  6626. u32 *ptr;
  6627. /* Update tsecr and tsval from this packet */
  6628. ptr = (u32 *) (tcp + 1);
  6629. lro->cur_tsval = *(ptr + 1);
  6630. lro->cur_tsecr = *(ptr + 2);
  6631. }
  6632. }
  6633. static int verify_l3_l4_lro_capable(lro_t *l_lro, struct iphdr *ip,
  6634. struct tcphdr *tcp, u32 tcp_pyld_len)
  6635. {
  6636. u8 *ptr;
  6637. DBG_PRINT(INFO_DBG,"%s: Been here...\n", __FUNCTION__);
  6638. if (!tcp_pyld_len) {
  6639. /* Runt frame or a pure ack */
  6640. return -1;
  6641. }
  6642. if (ip->ihl != 5) /* IP has options */
  6643. return -1;
  6644. /* If we see CE codepoint in IP header, packet is not mergeable */
  6645. if (INET_ECN_is_ce(ipv4_get_dsfield(ip)))
  6646. return -1;
  6647. /* If we see ECE or CWR flags in TCP header, packet is not mergeable */
  6648. if (tcp->urg || tcp->psh || tcp->rst || tcp->syn || tcp->fin ||
  6649. tcp->ece || tcp->cwr || !tcp->ack) {
  6650. /*
  6651. * Currently recognize only the ack control word and
  6652. * any other control field being set would result in
  6653. * flushing the LRO session
  6654. */
  6655. return -1;
  6656. }
  6657. /*
  6658. * Allow only one TCP timestamp option. Don't aggregate if
  6659. * any other options are detected.
  6660. */
  6661. if (tcp->doff != 5 && tcp->doff != 8)
  6662. return -1;
  6663. if (tcp->doff == 8) {
  6664. ptr = (u8 *)(tcp + 1);
  6665. while (*ptr == TCPOPT_NOP)
  6666. ptr++;
  6667. if (*ptr != TCPOPT_TIMESTAMP || *(ptr+1) != TCPOLEN_TIMESTAMP)
  6668. return -1;
  6669. /* Ensure timestamp value increases monotonically */
  6670. if (l_lro)
  6671. if (l_lro->cur_tsval > *((u32 *)(ptr+2)))
  6672. return -1;
  6673. /* timestamp echo reply should be non-zero */
  6674. if (*((u32 *)(ptr+6)) == 0)
  6675. return -1;
  6676. }
  6677. return 0;
  6678. }
  6679. static int
  6680. s2io_club_tcp_session(u8 *buffer, u8 **tcp, u32 *tcp_len, lro_t **lro,
  6681. RxD_t *rxdp, nic_t *sp)
  6682. {
  6683. struct iphdr *ip;
  6684. struct tcphdr *tcph;
  6685. int ret = 0, i;
  6686. if (!(ret = check_L2_lro_capable(buffer, &ip, (struct tcphdr **)tcp,
  6687. rxdp))) {
  6688. DBG_PRINT(INFO_DBG,"IP Saddr: %x Daddr: %x\n",
  6689. ip->saddr, ip->daddr);
  6690. } else {
  6691. return ret;
  6692. }
  6693. tcph = (struct tcphdr *)*tcp;
  6694. *tcp_len = get_l4_pyld_length(ip, tcph);
  6695. for (i=0; i<MAX_LRO_SESSIONS; i++) {
  6696. lro_t *l_lro = &sp->lro0_n[i];
  6697. if (l_lro->in_use) {
  6698. if (check_for_socket_match(l_lro, ip, tcph))
  6699. continue;
  6700. /* Sock pair matched */
  6701. *lro = l_lro;
  6702. if ((*lro)->tcp_next_seq != ntohl(tcph->seq)) {
  6703. DBG_PRINT(INFO_DBG, "%s:Out of order. expected "
  6704. "0x%x, actual 0x%x\n", __FUNCTION__,
  6705. (*lro)->tcp_next_seq,
  6706. ntohl(tcph->seq));
  6707. sp->mac_control.stats_info->
  6708. sw_stat.outof_sequence_pkts++;
  6709. ret = 2;
  6710. break;
  6711. }
  6712. if (!verify_l3_l4_lro_capable(l_lro, ip, tcph,*tcp_len))
  6713. ret = 1; /* Aggregate */
  6714. else
  6715. ret = 2; /* Flush both */
  6716. break;
  6717. }
  6718. }
  6719. if (ret == 0) {
  6720. /* Before searching for available LRO objects,
  6721. * check if the pkt is L3/L4 aggregatable. If not
  6722. * don't create new LRO session. Just send this
  6723. * packet up.
  6724. */
  6725. if (verify_l3_l4_lro_capable(NULL, ip, tcph, *tcp_len)) {
  6726. return 5;
  6727. }
  6728. for (i=0; i<MAX_LRO_SESSIONS; i++) {
  6729. lro_t *l_lro = &sp->lro0_n[i];
  6730. if (!(l_lro->in_use)) {
  6731. *lro = l_lro;
  6732. ret = 3; /* Begin anew */
  6733. break;
  6734. }
  6735. }
  6736. }
  6737. if (ret == 0) { /* sessions exceeded */
  6738. DBG_PRINT(INFO_DBG,"%s:All LRO sessions already in use\n",
  6739. __FUNCTION__);
  6740. *lro = NULL;
  6741. return ret;
  6742. }
  6743. switch (ret) {
  6744. case 3:
  6745. initiate_new_session(*lro, buffer, ip, tcph, *tcp_len);
  6746. break;
  6747. case 2:
  6748. update_L3L4_header(sp, *lro);
  6749. break;
  6750. case 1:
  6751. aggregate_new_rx(*lro, ip, tcph, *tcp_len);
  6752. if ((*lro)->sg_num == sp->lro_max_aggr_per_sess) {
  6753. update_L3L4_header(sp, *lro);
  6754. ret = 4; /* Flush the LRO */
  6755. }
  6756. break;
  6757. default:
  6758. DBG_PRINT(ERR_DBG,"%s:Dont know, can't say!!\n",
  6759. __FUNCTION__);
  6760. break;
  6761. }
  6762. return ret;
  6763. }
  6764. static void clear_lro_session(lro_t *lro)
  6765. {
  6766. static u16 lro_struct_size = sizeof(lro_t);
  6767. memset(lro, 0, lro_struct_size);
  6768. }
  6769. static void queue_rx_frame(struct sk_buff *skb)
  6770. {
  6771. struct net_device *dev = skb->dev;
  6772. skb->protocol = eth_type_trans(skb, dev);
  6773. #ifdef CONFIG_S2IO_NAPI
  6774. netif_receive_skb(skb);
  6775. #else
  6776. netif_rx(skb);
  6777. #endif
  6778. }
  6779. static void lro_append_pkt(nic_t *sp, lro_t *lro, struct sk_buff *skb,
  6780. u32 tcp_len)
  6781. {
  6782. struct sk_buff *first = lro->parent;
  6783. first->len += tcp_len;
  6784. first->data_len = lro->frags_len;
  6785. skb_pull(skb, (skb->len - tcp_len));
  6786. if (skb_shinfo(first)->frag_list)
  6787. lro->last_frag->next = skb;
  6788. else
  6789. skb_shinfo(first)->frag_list = skb;
  6790. lro->last_frag = skb;
  6791. sp->mac_control.stats_info->sw_stat.clubbed_frms_cnt++;
  6792. return;
  6793. }