r8169.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930
  1. /*
  2. =========================================================================
  3. r8169.c: A RealTek RTL-8169 Gigabit Ethernet driver for Linux kernel 2.4.x.
  4. --------------------------------------------------------------------
  5. History:
  6. Feb 4 2002 - created initially by ShuChen <shuchen@realtek.com.tw>.
  7. May 20 2002 - Add link status force-mode and TBI mode support.
  8. 2004 - Massive updates. See kernel SCM system for details.
  9. =========================================================================
  10. 1. [DEPRECATED: use ethtool instead] The media can be forced in 5 modes.
  11. Command: 'insmod r8169 media = SET_MEDIA'
  12. Ex: 'insmod r8169 media = 0x04' will force PHY to operate in 100Mpbs Half-duplex.
  13. SET_MEDIA can be:
  14. _10_Half = 0x01
  15. _10_Full = 0x02
  16. _100_Half = 0x04
  17. _100_Full = 0x08
  18. _1000_Full = 0x10
  19. 2. Support TBI mode.
  20. =========================================================================
  21. VERSION 1.1 <2002/10/4>
  22. The bit4:0 of MII register 4 is called "selector field", and have to be
  23. 00001b to indicate support of IEEE std 802.3 during NWay process of
  24. exchanging Link Code Word (FLP).
  25. VERSION 1.2 <2002/11/30>
  26. - Large style cleanup
  27. - Use ether_crc in stock kernel (linux/crc32.h)
  28. - Copy mc_filter setup code from 8139cp
  29. (includes an optimization, and avoids set_bit use)
  30. VERSION 1.6LK <2004/04/14>
  31. - Merge of Realtek's version 1.6
  32. - Conversion to DMA API
  33. - Suspend/resume
  34. - Endianness
  35. - Misc Rx/Tx bugs
  36. VERSION 2.2LK <2005/01/25>
  37. - RX csum, TX csum/SG, TSO
  38. - VLAN
  39. - baby (< 7200) Jumbo frames support
  40. - Merge of Realtek's version 2.2 (new phy)
  41. */
  42. #include <linux/module.h>
  43. #include <linux/moduleparam.h>
  44. #include <linux/pci.h>
  45. #include <linux/netdevice.h>
  46. #include <linux/etherdevice.h>
  47. #include <linux/delay.h>
  48. #include <linux/ethtool.h>
  49. #include <linux/mii.h>
  50. #include <linux/if_vlan.h>
  51. #include <linux/crc32.h>
  52. #include <linux/in.h>
  53. #include <linux/ip.h>
  54. #include <linux/tcp.h>
  55. #include <linux/init.h>
  56. #include <linux/dma-mapping.h>
  57. #include <asm/io.h>
  58. #include <asm/irq.h>
  59. #ifdef CONFIG_R8169_NAPI
  60. #define NAPI_SUFFIX "-NAPI"
  61. #else
  62. #define NAPI_SUFFIX ""
  63. #endif
  64. #define RTL8169_VERSION "2.2LK" NAPI_SUFFIX
  65. #define MODULENAME "r8169"
  66. #define PFX MODULENAME ": "
  67. #ifdef RTL8169_DEBUG
  68. #define assert(expr) \
  69. if (!(expr)) { \
  70. printk( "Assertion failed! %s,%s,%s,line=%d\n", \
  71. #expr,__FILE__,__FUNCTION__,__LINE__); \
  72. }
  73. #define dprintk(fmt, args...) do { printk(PFX fmt, ## args); } while (0)
  74. #else
  75. #define assert(expr) do {} while (0)
  76. #define dprintk(fmt, args...) do {} while (0)
  77. #endif /* RTL8169_DEBUG */
  78. #define R8169_MSG_DEFAULT \
  79. (NETIF_MSG_DRV | NETIF_MSG_PROBE | NETIF_MSG_IFUP | NETIF_MSG_IFDOWN)
  80. #define TX_BUFFS_AVAIL(tp) \
  81. (tp->dirty_tx + NUM_TX_DESC - tp->cur_tx - 1)
  82. #ifdef CONFIG_R8169_NAPI
  83. #define rtl8169_rx_skb netif_receive_skb
  84. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_receive_skb
  85. #define rtl8169_rx_quota(count, quota) min(count, quota)
  86. #else
  87. #define rtl8169_rx_skb netif_rx
  88. #define rtl8169_rx_hwaccel_skb vlan_hwaccel_rx
  89. #define rtl8169_rx_quota(count, quota) count
  90. #endif
  91. /* media options */
  92. #define MAX_UNITS 8
  93. static int media[MAX_UNITS] = { -1, -1, -1, -1, -1, -1, -1, -1 };
  94. static int num_media = 0;
  95. /* Maximum events (Rx packets, etc.) to handle at each interrupt. */
  96. static const int max_interrupt_work = 20;
  97. /* Maximum number of multicast addresses to filter (vs. Rx-all-multicast).
  98. The RTL chips use a 64 element hash table based on the Ethernet CRC. */
  99. static const int multicast_filter_limit = 32;
  100. /* MAC address length */
  101. #define MAC_ADDR_LEN 6
  102. #define RX_FIFO_THRESH 7 /* 7 means NO threshold, Rx buffer level before first PCI xfer. */
  103. #define RX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  104. #define TX_DMA_BURST 6 /* Maximum PCI burst, '6' is 1024 */
  105. #define EarlyTxThld 0x3F /* 0x3F means NO early transmit */
  106. #define RxPacketMaxSize 0x3FE8 /* 16K - 1 - ETH_HLEN - VLAN - CRC... */
  107. #define SafeMtu 0x1c20 /* ... actually life sucks beyond ~7k */
  108. #define InterFrameGap 0x03 /* 3 means InterFrameGap = the shortest one */
  109. #define R8169_REGS_SIZE 256
  110. #define R8169_NAPI_WEIGHT 64
  111. #define NUM_TX_DESC 64 /* Number of Tx descriptor registers */
  112. #define NUM_RX_DESC 256 /* Number of Rx descriptor registers */
  113. #define RX_BUF_SIZE 1536 /* Rx Buffer size */
  114. #define R8169_TX_RING_BYTES (NUM_TX_DESC * sizeof(struct TxDesc))
  115. #define R8169_RX_RING_BYTES (NUM_RX_DESC * sizeof(struct RxDesc))
  116. #define RTL8169_TX_TIMEOUT (6*HZ)
  117. #define RTL8169_PHY_TIMEOUT (10*HZ)
  118. /* write/read MMIO register */
  119. #define RTL_W8(reg, val8) writeb ((val8), ioaddr + (reg))
  120. #define RTL_W16(reg, val16) writew ((val16), ioaddr + (reg))
  121. #define RTL_W32(reg, val32) writel ((val32), ioaddr + (reg))
  122. #define RTL_R8(reg) readb (ioaddr + (reg))
  123. #define RTL_R16(reg) readw (ioaddr + (reg))
  124. #define RTL_R32(reg) ((unsigned long) readl (ioaddr + (reg)))
  125. enum mac_version {
  126. RTL_GIGA_MAC_VER_01 = 0x00,
  127. RTL_GIGA_MAC_VER_02 = 0x01,
  128. RTL_GIGA_MAC_VER_03 = 0x02,
  129. RTL_GIGA_MAC_VER_04 = 0x03,
  130. RTL_GIGA_MAC_VER_05 = 0x04,
  131. RTL_GIGA_MAC_VER_11 = 0x0b,
  132. RTL_GIGA_MAC_VER_12 = 0x0c,
  133. RTL_GIGA_MAC_VER_13 = 0x0d,
  134. RTL_GIGA_MAC_VER_14 = 0x0e,
  135. RTL_GIGA_MAC_VER_15 = 0x0f
  136. };
  137. enum phy_version {
  138. RTL_GIGA_PHY_VER_C = 0x03, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  139. RTL_GIGA_PHY_VER_D = 0x04, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  140. RTL_GIGA_PHY_VER_E = 0x05, /* PHY Reg 0x03 bit0-3 == 0x0000 */
  141. RTL_GIGA_PHY_VER_F = 0x06, /* PHY Reg 0x03 bit0-3 == 0x0001 */
  142. RTL_GIGA_PHY_VER_G = 0x07, /* PHY Reg 0x03 bit0-3 == 0x0002 */
  143. RTL_GIGA_PHY_VER_H = 0x08, /* PHY Reg 0x03 bit0-3 == 0x0003 */
  144. };
  145. #define _R(NAME,MAC,MASK) \
  146. { .name = NAME, .mac_version = MAC, .RxConfigMask = MASK }
  147. static const struct {
  148. const char *name;
  149. u8 mac_version;
  150. u32 RxConfigMask; /* Clears the bits supported by this chip */
  151. } rtl_chip_info[] = {
  152. _R("RTL8169", RTL_GIGA_MAC_VER_01, 0xff7e1880),
  153. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_02, 0xff7e1880),
  154. _R("RTL8169s/8110s", RTL_GIGA_MAC_VER_03, 0xff7e1880),
  155. _R("RTL8169sb/8110sb", RTL_GIGA_MAC_VER_04, 0xff7e1880),
  156. _R("RTL8169sc/8110sc", RTL_GIGA_MAC_VER_05, 0xff7e1880),
  157. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_11, 0xff7e1880), // PCI-E
  158. _R("RTL8168b/8111b", RTL_GIGA_MAC_VER_12, 0xff7e1880), // PCI-E
  159. _R("RTL8101e", RTL_GIGA_MAC_VER_13, 0xff7e1880), // PCI-E 8139
  160. _R("RTL8100e", RTL_GIGA_MAC_VER_14, 0xff7e1880), // PCI-E 8139
  161. _R("RTL8100e", RTL_GIGA_MAC_VER_15, 0xff7e1880) // PCI-E 8139
  162. };
  163. #undef _R
  164. enum cfg_version {
  165. RTL_CFG_0 = 0x00,
  166. RTL_CFG_1,
  167. RTL_CFG_2
  168. };
  169. static const struct {
  170. unsigned int region;
  171. unsigned int align;
  172. } rtl_cfg_info[] = {
  173. [RTL_CFG_0] = { 1, NET_IP_ALIGN },
  174. [RTL_CFG_1] = { 2, NET_IP_ALIGN },
  175. [RTL_CFG_2] = { 2, 8 }
  176. };
  177. static struct pci_device_id rtl8169_pci_tbl[] = {
  178. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8129), 0, 0, RTL_CFG_0 },
  179. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8136), 0, 0, RTL_CFG_2 },
  180. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8167), 0, 0, RTL_CFG_0 },
  181. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8168), 0, 0, RTL_CFG_2 },
  182. { PCI_DEVICE(PCI_VENDOR_ID_REALTEK, 0x8169), 0, 0, RTL_CFG_0 },
  183. { PCI_DEVICE(PCI_VENDOR_ID_DLINK, 0x4300), 0, 0, RTL_CFG_0 },
  184. { PCI_DEVICE(0x1259, 0xc107), 0, 0, RTL_CFG_0 },
  185. { PCI_DEVICE(0x16ec, 0x0116), 0, 0, RTL_CFG_0 },
  186. { PCI_VENDOR_ID_LINKSYS, 0x1032,
  187. PCI_ANY_ID, 0x0024, 0, 0, RTL_CFG_0 },
  188. {0,},
  189. };
  190. MODULE_DEVICE_TABLE(pci, rtl8169_pci_tbl);
  191. static int rx_copybreak = 200;
  192. static int use_dac;
  193. static struct {
  194. u32 msg_enable;
  195. } debug = { -1 };
  196. enum RTL8169_registers {
  197. MAC0 = 0, /* Ethernet hardware address. */
  198. MAR0 = 8, /* Multicast filter. */
  199. CounterAddrLow = 0x10,
  200. CounterAddrHigh = 0x14,
  201. TxDescStartAddrLow = 0x20,
  202. TxDescStartAddrHigh = 0x24,
  203. TxHDescStartAddrLow = 0x28,
  204. TxHDescStartAddrHigh = 0x2c,
  205. FLASH = 0x30,
  206. ERSR = 0x36,
  207. ChipCmd = 0x37,
  208. TxPoll = 0x38,
  209. IntrMask = 0x3C,
  210. IntrStatus = 0x3E,
  211. TxConfig = 0x40,
  212. RxConfig = 0x44,
  213. RxMissed = 0x4C,
  214. Cfg9346 = 0x50,
  215. Config0 = 0x51,
  216. Config1 = 0x52,
  217. Config2 = 0x53,
  218. Config3 = 0x54,
  219. Config4 = 0x55,
  220. Config5 = 0x56,
  221. MultiIntr = 0x5C,
  222. PHYAR = 0x60,
  223. TBICSR = 0x64,
  224. TBI_ANAR = 0x68,
  225. TBI_LPAR = 0x6A,
  226. PHYstatus = 0x6C,
  227. RxMaxSize = 0xDA,
  228. CPlusCmd = 0xE0,
  229. IntrMitigate = 0xE2,
  230. RxDescAddrLow = 0xE4,
  231. RxDescAddrHigh = 0xE8,
  232. EarlyTxThres = 0xEC,
  233. FuncEvent = 0xF0,
  234. FuncEventMask = 0xF4,
  235. FuncPresetState = 0xF8,
  236. FuncForceEvent = 0xFC,
  237. };
  238. enum RTL8169_register_content {
  239. /* InterruptStatusBits */
  240. SYSErr = 0x8000,
  241. PCSTimeout = 0x4000,
  242. SWInt = 0x0100,
  243. TxDescUnavail = 0x80,
  244. RxFIFOOver = 0x40,
  245. LinkChg = 0x20,
  246. RxOverflow = 0x10,
  247. TxErr = 0x08,
  248. TxOK = 0x04,
  249. RxErr = 0x02,
  250. RxOK = 0x01,
  251. /* RxStatusDesc */
  252. RxFOVF = (1 << 23),
  253. RxRWT = (1 << 22),
  254. RxRES = (1 << 21),
  255. RxRUNT = (1 << 20),
  256. RxCRC = (1 << 19),
  257. /* ChipCmdBits */
  258. CmdReset = 0x10,
  259. CmdRxEnb = 0x08,
  260. CmdTxEnb = 0x04,
  261. RxBufEmpty = 0x01,
  262. /* Cfg9346Bits */
  263. Cfg9346_Lock = 0x00,
  264. Cfg9346_Unlock = 0xC0,
  265. /* rx_mode_bits */
  266. AcceptErr = 0x20,
  267. AcceptRunt = 0x10,
  268. AcceptBroadcast = 0x08,
  269. AcceptMulticast = 0x04,
  270. AcceptMyPhys = 0x02,
  271. AcceptAllPhys = 0x01,
  272. /* RxConfigBits */
  273. RxCfgFIFOShift = 13,
  274. RxCfgDMAShift = 8,
  275. /* TxConfigBits */
  276. TxInterFrameGapShift = 24,
  277. TxDMAShift = 8, /* DMA burst value (0-7) is shift this many bits */
  278. /* Config1 register p.24 */
  279. PMEnable = (1 << 0), /* Power Management Enable */
  280. /* Config3 register p.25 */
  281. MagicPacket = (1 << 5), /* Wake up when receives a Magic Packet */
  282. LinkUp = (1 << 4), /* Wake up when the cable connection is re-established */
  283. /* Config5 register p.27 */
  284. BWF = (1 << 6), /* Accept Broadcast wakeup frame */
  285. MWF = (1 << 5), /* Accept Multicast wakeup frame */
  286. UWF = (1 << 4), /* Accept Unicast wakeup frame */
  287. LanWake = (1 << 1), /* LanWake enable/disable */
  288. PMEStatus = (1 << 0), /* PME status can be reset by PCI RST# */
  289. /* TBICSR p.28 */
  290. TBIReset = 0x80000000,
  291. TBILoopback = 0x40000000,
  292. TBINwEnable = 0x20000000,
  293. TBINwRestart = 0x10000000,
  294. TBILinkOk = 0x02000000,
  295. TBINwComplete = 0x01000000,
  296. /* CPlusCmd p.31 */
  297. RxVlan = (1 << 6),
  298. RxChkSum = (1 << 5),
  299. PCIDAC = (1 << 4),
  300. PCIMulRW = (1 << 3),
  301. /* rtl8169_PHYstatus */
  302. TBI_Enable = 0x80,
  303. TxFlowCtrl = 0x40,
  304. RxFlowCtrl = 0x20,
  305. _1000bpsF = 0x10,
  306. _100bps = 0x08,
  307. _10bps = 0x04,
  308. LinkStatus = 0x02,
  309. FullDup = 0x01,
  310. /* _MediaType */
  311. _10_Half = 0x01,
  312. _10_Full = 0x02,
  313. _100_Half = 0x04,
  314. _100_Full = 0x08,
  315. _1000_Full = 0x10,
  316. /* _TBICSRBit */
  317. TBILinkOK = 0x02000000,
  318. /* DumpCounterCommand */
  319. CounterDump = 0x8,
  320. };
  321. enum _DescStatusBit {
  322. DescOwn = (1 << 31), /* Descriptor is owned by NIC */
  323. RingEnd = (1 << 30), /* End of descriptor ring */
  324. FirstFrag = (1 << 29), /* First segment of a packet */
  325. LastFrag = (1 << 28), /* Final segment of a packet */
  326. /* Tx private */
  327. LargeSend = (1 << 27), /* TCP Large Send Offload (TSO) */
  328. MSSShift = 16, /* MSS value position */
  329. MSSMask = 0xfff, /* MSS value + LargeSend bit: 12 bits */
  330. IPCS = (1 << 18), /* Calculate IP checksum */
  331. UDPCS = (1 << 17), /* Calculate UDP/IP checksum */
  332. TCPCS = (1 << 16), /* Calculate TCP/IP checksum */
  333. TxVlanTag = (1 << 17), /* Add VLAN tag */
  334. /* Rx private */
  335. PID1 = (1 << 18), /* Protocol ID bit 1/2 */
  336. PID0 = (1 << 17), /* Protocol ID bit 2/2 */
  337. #define RxProtoUDP (PID1)
  338. #define RxProtoTCP (PID0)
  339. #define RxProtoIP (PID1 | PID0)
  340. #define RxProtoMask RxProtoIP
  341. IPFail = (1 << 16), /* IP checksum failed */
  342. UDPFail = (1 << 15), /* UDP/IP checksum failed */
  343. TCPFail = (1 << 14), /* TCP/IP checksum failed */
  344. RxVlanTag = (1 << 16), /* VLAN tag available */
  345. };
  346. #define RsvdMask 0x3fffc000
  347. struct TxDesc {
  348. u32 opts1;
  349. u32 opts2;
  350. u64 addr;
  351. };
  352. struct RxDesc {
  353. u32 opts1;
  354. u32 opts2;
  355. u64 addr;
  356. };
  357. struct ring_info {
  358. struct sk_buff *skb;
  359. u32 len;
  360. u8 __pad[sizeof(void *) - sizeof(u32)];
  361. };
  362. struct rtl8169_private {
  363. void __iomem *mmio_addr; /* memory map physical address */
  364. struct pci_dev *pci_dev; /* Index of PCI device */
  365. struct net_device_stats stats; /* statistics of net device */
  366. spinlock_t lock; /* spin lock flag */
  367. u32 msg_enable;
  368. int chipset;
  369. int mac_version;
  370. int phy_version;
  371. u32 cur_rx; /* Index into the Rx descriptor buffer of next Rx pkt. */
  372. u32 cur_tx; /* Index into the Tx descriptor buffer of next Rx pkt. */
  373. u32 dirty_rx;
  374. u32 dirty_tx;
  375. struct TxDesc *TxDescArray; /* 256-aligned Tx descriptor ring */
  376. struct RxDesc *RxDescArray; /* 256-aligned Rx descriptor ring */
  377. dma_addr_t TxPhyAddr;
  378. dma_addr_t RxPhyAddr;
  379. struct sk_buff *Rx_skbuff[NUM_RX_DESC]; /* Rx data buffers */
  380. struct ring_info tx_skb[NUM_TX_DESC]; /* Tx data buffers */
  381. unsigned align;
  382. unsigned rx_buf_sz;
  383. struct timer_list timer;
  384. u16 cp_cmd;
  385. u16 intr_mask;
  386. int phy_auto_nego_reg;
  387. int phy_1000_ctrl_reg;
  388. #ifdef CONFIG_R8169_VLAN
  389. struct vlan_group *vlgrp;
  390. #endif
  391. int (*set_speed)(struct net_device *, u8 autoneg, u16 speed, u8 duplex);
  392. void (*get_settings)(struct net_device *, struct ethtool_cmd *);
  393. void (*phy_reset_enable)(void __iomem *);
  394. unsigned int (*phy_reset_pending)(void __iomem *);
  395. unsigned int (*link_ok)(void __iomem *);
  396. struct work_struct task;
  397. unsigned wol_enabled : 1;
  398. };
  399. MODULE_AUTHOR("Realtek and the Linux r8169 crew <netdev@vger.kernel.org>");
  400. MODULE_DESCRIPTION("RealTek RTL-8169 Gigabit Ethernet driver");
  401. module_param_array(media, int, &num_media, 0);
  402. MODULE_PARM_DESC(media, "force phy operation. Deprecated by ethtool (8).");
  403. module_param(rx_copybreak, int, 0);
  404. MODULE_PARM_DESC(rx_copybreak, "Copy breakpoint for copy-only-tiny-frames");
  405. module_param(use_dac, int, 0);
  406. MODULE_PARM_DESC(use_dac, "Enable PCI DAC. Unsafe on 32 bit PCI slot.");
  407. module_param_named(debug, debug.msg_enable, int, 0);
  408. MODULE_PARM_DESC(debug, "Debug verbosity level (0=none, ..., 16=all)");
  409. MODULE_LICENSE("GPL");
  410. MODULE_VERSION(RTL8169_VERSION);
  411. static int rtl8169_open(struct net_device *dev);
  412. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev);
  413. static irqreturn_t rtl8169_interrupt(int irq, void *dev_instance);
  414. static int rtl8169_init_ring(struct net_device *dev);
  415. static void rtl8169_hw_start(struct net_device *dev);
  416. static int rtl8169_close(struct net_device *dev);
  417. static void rtl8169_set_rx_mode(struct net_device *dev);
  418. static void rtl8169_tx_timeout(struct net_device *dev);
  419. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev);
  420. static int rtl8169_rx_interrupt(struct net_device *, struct rtl8169_private *,
  421. void __iomem *);
  422. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu);
  423. static void rtl8169_down(struct net_device *dev);
  424. #ifdef CONFIG_R8169_NAPI
  425. static int rtl8169_poll(struct net_device *dev, int *budget);
  426. #endif
  427. static const u16 rtl8169_intr_mask =
  428. SYSErr | LinkChg | RxOverflow | RxFIFOOver | TxErr | TxOK | RxErr | RxOK;
  429. static const u16 rtl8169_napi_event =
  430. RxOK | RxOverflow | RxFIFOOver | TxOK | TxErr;
  431. static const unsigned int rtl8169_rx_config =
  432. (RX_FIFO_THRESH << RxCfgFIFOShift) | (RX_DMA_BURST << RxCfgDMAShift);
  433. static void mdio_write(void __iomem *ioaddr, int RegAddr, int value)
  434. {
  435. int i;
  436. RTL_W32(PHYAR, 0x80000000 | (RegAddr & 0xFF) << 16 | value);
  437. for (i = 20; i > 0; i--) {
  438. /* Check if the RTL8169 has completed writing to the specified MII register */
  439. if (!(RTL_R32(PHYAR) & 0x80000000))
  440. break;
  441. udelay(25);
  442. }
  443. }
  444. static int mdio_read(void __iomem *ioaddr, int RegAddr)
  445. {
  446. int i, value = -1;
  447. RTL_W32(PHYAR, 0x0 | (RegAddr & 0xFF) << 16);
  448. for (i = 20; i > 0; i--) {
  449. /* Check if the RTL8169 has completed retrieving data from the specified MII register */
  450. if (RTL_R32(PHYAR) & 0x80000000) {
  451. value = (int) (RTL_R32(PHYAR) & 0xFFFF);
  452. break;
  453. }
  454. udelay(25);
  455. }
  456. return value;
  457. }
  458. static void rtl8169_irq_mask_and_ack(void __iomem *ioaddr)
  459. {
  460. RTL_W16(IntrMask, 0x0000);
  461. RTL_W16(IntrStatus, 0xffff);
  462. }
  463. static void rtl8169_asic_down(void __iomem *ioaddr)
  464. {
  465. RTL_W8(ChipCmd, 0x00);
  466. rtl8169_irq_mask_and_ack(ioaddr);
  467. RTL_R16(CPlusCmd);
  468. }
  469. static unsigned int rtl8169_tbi_reset_pending(void __iomem *ioaddr)
  470. {
  471. return RTL_R32(TBICSR) & TBIReset;
  472. }
  473. static unsigned int rtl8169_xmii_reset_pending(void __iomem *ioaddr)
  474. {
  475. return mdio_read(ioaddr, MII_BMCR) & BMCR_RESET;
  476. }
  477. static unsigned int rtl8169_tbi_link_ok(void __iomem *ioaddr)
  478. {
  479. return RTL_R32(TBICSR) & TBILinkOk;
  480. }
  481. static unsigned int rtl8169_xmii_link_ok(void __iomem *ioaddr)
  482. {
  483. return RTL_R8(PHYstatus) & LinkStatus;
  484. }
  485. static void rtl8169_tbi_reset_enable(void __iomem *ioaddr)
  486. {
  487. RTL_W32(TBICSR, RTL_R32(TBICSR) | TBIReset);
  488. }
  489. static void rtl8169_xmii_reset_enable(void __iomem *ioaddr)
  490. {
  491. unsigned int val;
  492. val = (mdio_read(ioaddr, MII_BMCR) | BMCR_RESET) & 0xffff;
  493. mdio_write(ioaddr, MII_BMCR, val);
  494. }
  495. static void rtl8169_check_link_status(struct net_device *dev,
  496. struct rtl8169_private *tp, void __iomem *ioaddr)
  497. {
  498. unsigned long flags;
  499. spin_lock_irqsave(&tp->lock, flags);
  500. if (tp->link_ok(ioaddr)) {
  501. netif_carrier_on(dev);
  502. if (netif_msg_ifup(tp))
  503. printk(KERN_INFO PFX "%s: link up\n", dev->name);
  504. } else {
  505. if (netif_msg_ifdown(tp))
  506. printk(KERN_INFO PFX "%s: link down\n", dev->name);
  507. netif_carrier_off(dev);
  508. }
  509. spin_unlock_irqrestore(&tp->lock, flags);
  510. }
  511. static void rtl8169_link_option(int idx, u8 *autoneg, u16 *speed, u8 *duplex)
  512. {
  513. struct {
  514. u16 speed;
  515. u8 duplex;
  516. u8 autoneg;
  517. u8 media;
  518. } link_settings[] = {
  519. { SPEED_10, DUPLEX_HALF, AUTONEG_DISABLE, _10_Half },
  520. { SPEED_10, DUPLEX_FULL, AUTONEG_DISABLE, _10_Full },
  521. { SPEED_100, DUPLEX_HALF, AUTONEG_DISABLE, _100_Half },
  522. { SPEED_100, DUPLEX_FULL, AUTONEG_DISABLE, _100_Full },
  523. { SPEED_1000, DUPLEX_FULL, AUTONEG_DISABLE, _1000_Full },
  524. /* Make TBI happy */
  525. { SPEED_1000, DUPLEX_FULL, AUTONEG_ENABLE, 0xff }
  526. }, *p;
  527. unsigned char option;
  528. option = ((idx < MAX_UNITS) && (idx >= 0)) ? media[idx] : 0xff;
  529. if ((option != 0xff) && !idx && netif_msg_drv(&debug))
  530. printk(KERN_WARNING PFX "media option is deprecated.\n");
  531. for (p = link_settings; p->media != 0xff; p++) {
  532. if (p->media == option)
  533. break;
  534. }
  535. *autoneg = p->autoneg;
  536. *speed = p->speed;
  537. *duplex = p->duplex;
  538. }
  539. static void rtl8169_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  540. {
  541. struct rtl8169_private *tp = netdev_priv(dev);
  542. void __iomem *ioaddr = tp->mmio_addr;
  543. u8 options;
  544. wol->wolopts = 0;
  545. #define WAKE_ANY (WAKE_PHY | WAKE_MAGIC | WAKE_UCAST | WAKE_BCAST | WAKE_MCAST)
  546. wol->supported = WAKE_ANY;
  547. spin_lock_irq(&tp->lock);
  548. options = RTL_R8(Config1);
  549. if (!(options & PMEnable))
  550. goto out_unlock;
  551. options = RTL_R8(Config3);
  552. if (options & LinkUp)
  553. wol->wolopts |= WAKE_PHY;
  554. if (options & MagicPacket)
  555. wol->wolopts |= WAKE_MAGIC;
  556. options = RTL_R8(Config5);
  557. if (options & UWF)
  558. wol->wolopts |= WAKE_UCAST;
  559. if (options & BWF)
  560. wol->wolopts |= WAKE_BCAST;
  561. if (options & MWF)
  562. wol->wolopts |= WAKE_MCAST;
  563. out_unlock:
  564. spin_unlock_irq(&tp->lock);
  565. }
  566. static int rtl8169_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  567. {
  568. struct rtl8169_private *tp = netdev_priv(dev);
  569. void __iomem *ioaddr = tp->mmio_addr;
  570. int i;
  571. static struct {
  572. u32 opt;
  573. u16 reg;
  574. u8 mask;
  575. } cfg[] = {
  576. { WAKE_ANY, Config1, PMEnable },
  577. { WAKE_PHY, Config3, LinkUp },
  578. { WAKE_MAGIC, Config3, MagicPacket },
  579. { WAKE_UCAST, Config5, UWF },
  580. { WAKE_BCAST, Config5, BWF },
  581. { WAKE_MCAST, Config5, MWF },
  582. { WAKE_ANY, Config5, LanWake }
  583. };
  584. spin_lock_irq(&tp->lock);
  585. RTL_W8(Cfg9346, Cfg9346_Unlock);
  586. for (i = 0; i < ARRAY_SIZE(cfg); i++) {
  587. u8 options = RTL_R8(cfg[i].reg) & ~cfg[i].mask;
  588. if (wol->wolopts & cfg[i].opt)
  589. options |= cfg[i].mask;
  590. RTL_W8(cfg[i].reg, options);
  591. }
  592. RTL_W8(Cfg9346, Cfg9346_Lock);
  593. tp->wol_enabled = (wol->wolopts) ? 1 : 0;
  594. spin_unlock_irq(&tp->lock);
  595. return 0;
  596. }
  597. static void rtl8169_get_drvinfo(struct net_device *dev,
  598. struct ethtool_drvinfo *info)
  599. {
  600. struct rtl8169_private *tp = netdev_priv(dev);
  601. strcpy(info->driver, MODULENAME);
  602. strcpy(info->version, RTL8169_VERSION);
  603. strcpy(info->bus_info, pci_name(tp->pci_dev));
  604. }
  605. static int rtl8169_get_regs_len(struct net_device *dev)
  606. {
  607. return R8169_REGS_SIZE;
  608. }
  609. static int rtl8169_set_speed_tbi(struct net_device *dev,
  610. u8 autoneg, u16 speed, u8 duplex)
  611. {
  612. struct rtl8169_private *tp = netdev_priv(dev);
  613. void __iomem *ioaddr = tp->mmio_addr;
  614. int ret = 0;
  615. u32 reg;
  616. reg = RTL_R32(TBICSR);
  617. if ((autoneg == AUTONEG_DISABLE) && (speed == SPEED_1000) &&
  618. (duplex == DUPLEX_FULL)) {
  619. RTL_W32(TBICSR, reg & ~(TBINwEnable | TBINwRestart));
  620. } else if (autoneg == AUTONEG_ENABLE)
  621. RTL_W32(TBICSR, reg | TBINwEnable | TBINwRestart);
  622. else {
  623. if (netif_msg_link(tp)) {
  624. printk(KERN_WARNING "%s: "
  625. "incorrect speed setting refused in TBI mode\n",
  626. dev->name);
  627. }
  628. ret = -EOPNOTSUPP;
  629. }
  630. return ret;
  631. }
  632. static int rtl8169_set_speed_xmii(struct net_device *dev,
  633. u8 autoneg, u16 speed, u8 duplex)
  634. {
  635. struct rtl8169_private *tp = netdev_priv(dev);
  636. void __iomem *ioaddr = tp->mmio_addr;
  637. int auto_nego, giga_ctrl;
  638. auto_nego = mdio_read(ioaddr, MII_ADVERTISE);
  639. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_10FULL |
  640. ADVERTISE_100HALF | ADVERTISE_100FULL);
  641. giga_ctrl = mdio_read(ioaddr, MII_CTRL1000);
  642. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  643. if (autoneg == AUTONEG_ENABLE) {
  644. auto_nego |= (ADVERTISE_10HALF | ADVERTISE_10FULL |
  645. ADVERTISE_100HALF | ADVERTISE_100FULL);
  646. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  647. } else {
  648. if (speed == SPEED_10)
  649. auto_nego |= ADVERTISE_10HALF | ADVERTISE_10FULL;
  650. else if (speed == SPEED_100)
  651. auto_nego |= ADVERTISE_100HALF | ADVERTISE_100FULL;
  652. else if (speed == SPEED_1000)
  653. giga_ctrl |= ADVERTISE_1000FULL | ADVERTISE_1000HALF;
  654. if (duplex == DUPLEX_HALF)
  655. auto_nego &= ~(ADVERTISE_10FULL | ADVERTISE_100FULL);
  656. if (duplex == DUPLEX_FULL)
  657. auto_nego &= ~(ADVERTISE_10HALF | ADVERTISE_100HALF);
  658. /* This tweak comes straight from Realtek's driver. */
  659. if ((speed == SPEED_100) && (duplex == DUPLEX_HALF) &&
  660. (tp->mac_version == RTL_GIGA_MAC_VER_13)) {
  661. auto_nego = ADVERTISE_100HALF | ADVERTISE_CSMA;
  662. }
  663. }
  664. /* The 8100e/8101e do Fast Ethernet only. */
  665. if ((tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  666. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  667. (tp->mac_version == RTL_GIGA_MAC_VER_15)) {
  668. if ((giga_ctrl & (ADVERTISE_1000FULL | ADVERTISE_1000HALF)) &&
  669. netif_msg_link(tp)) {
  670. printk(KERN_INFO "%s: PHY does not support 1000Mbps.\n",
  671. dev->name);
  672. }
  673. giga_ctrl &= ~(ADVERTISE_1000FULL | ADVERTISE_1000HALF);
  674. }
  675. auto_nego |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  676. tp->phy_auto_nego_reg = auto_nego;
  677. tp->phy_1000_ctrl_reg = giga_ctrl;
  678. mdio_write(ioaddr, MII_ADVERTISE, auto_nego);
  679. mdio_write(ioaddr, MII_CTRL1000, giga_ctrl);
  680. mdio_write(ioaddr, MII_BMCR, BMCR_ANENABLE | BMCR_ANRESTART);
  681. return 0;
  682. }
  683. static int rtl8169_set_speed(struct net_device *dev,
  684. u8 autoneg, u16 speed, u8 duplex)
  685. {
  686. struct rtl8169_private *tp = netdev_priv(dev);
  687. int ret;
  688. ret = tp->set_speed(dev, autoneg, speed, duplex);
  689. if (netif_running(dev) && (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  690. mod_timer(&tp->timer, jiffies + RTL8169_PHY_TIMEOUT);
  691. return ret;
  692. }
  693. static int rtl8169_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  694. {
  695. struct rtl8169_private *tp = netdev_priv(dev);
  696. unsigned long flags;
  697. int ret;
  698. spin_lock_irqsave(&tp->lock, flags);
  699. ret = rtl8169_set_speed(dev, cmd->autoneg, cmd->speed, cmd->duplex);
  700. spin_unlock_irqrestore(&tp->lock, flags);
  701. return ret;
  702. }
  703. static u32 rtl8169_get_rx_csum(struct net_device *dev)
  704. {
  705. struct rtl8169_private *tp = netdev_priv(dev);
  706. return tp->cp_cmd & RxChkSum;
  707. }
  708. static int rtl8169_set_rx_csum(struct net_device *dev, u32 data)
  709. {
  710. struct rtl8169_private *tp = netdev_priv(dev);
  711. void __iomem *ioaddr = tp->mmio_addr;
  712. unsigned long flags;
  713. spin_lock_irqsave(&tp->lock, flags);
  714. if (data)
  715. tp->cp_cmd |= RxChkSum;
  716. else
  717. tp->cp_cmd &= ~RxChkSum;
  718. RTL_W16(CPlusCmd, tp->cp_cmd);
  719. RTL_R16(CPlusCmd);
  720. spin_unlock_irqrestore(&tp->lock, flags);
  721. return 0;
  722. }
  723. #ifdef CONFIG_R8169_VLAN
  724. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  725. struct sk_buff *skb)
  726. {
  727. return (tp->vlgrp && vlan_tx_tag_present(skb)) ?
  728. TxVlanTag | swab16(vlan_tx_tag_get(skb)) : 0x00;
  729. }
  730. static void rtl8169_vlan_rx_register(struct net_device *dev,
  731. struct vlan_group *grp)
  732. {
  733. struct rtl8169_private *tp = netdev_priv(dev);
  734. void __iomem *ioaddr = tp->mmio_addr;
  735. unsigned long flags;
  736. spin_lock_irqsave(&tp->lock, flags);
  737. tp->vlgrp = grp;
  738. if (tp->vlgrp)
  739. tp->cp_cmd |= RxVlan;
  740. else
  741. tp->cp_cmd &= ~RxVlan;
  742. RTL_W16(CPlusCmd, tp->cp_cmd);
  743. RTL_R16(CPlusCmd);
  744. spin_unlock_irqrestore(&tp->lock, flags);
  745. }
  746. static void rtl8169_vlan_rx_kill_vid(struct net_device *dev, unsigned short vid)
  747. {
  748. struct rtl8169_private *tp = netdev_priv(dev);
  749. unsigned long flags;
  750. spin_lock_irqsave(&tp->lock, flags);
  751. if (tp->vlgrp)
  752. tp->vlgrp->vlan_devices[vid] = NULL;
  753. spin_unlock_irqrestore(&tp->lock, flags);
  754. }
  755. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  756. struct sk_buff *skb)
  757. {
  758. u32 opts2 = le32_to_cpu(desc->opts2);
  759. int ret;
  760. if (tp->vlgrp && (opts2 & RxVlanTag)) {
  761. rtl8169_rx_hwaccel_skb(skb, tp->vlgrp,
  762. swab16(opts2 & 0xffff));
  763. ret = 0;
  764. } else
  765. ret = -1;
  766. desc->opts2 = 0;
  767. return ret;
  768. }
  769. #else /* !CONFIG_R8169_VLAN */
  770. static inline u32 rtl8169_tx_vlan_tag(struct rtl8169_private *tp,
  771. struct sk_buff *skb)
  772. {
  773. return 0;
  774. }
  775. static int rtl8169_rx_vlan_skb(struct rtl8169_private *tp, struct RxDesc *desc,
  776. struct sk_buff *skb)
  777. {
  778. return -1;
  779. }
  780. #endif
  781. static void rtl8169_gset_tbi(struct net_device *dev, struct ethtool_cmd *cmd)
  782. {
  783. struct rtl8169_private *tp = netdev_priv(dev);
  784. void __iomem *ioaddr = tp->mmio_addr;
  785. u32 status;
  786. cmd->supported =
  787. SUPPORTED_1000baseT_Full | SUPPORTED_Autoneg | SUPPORTED_FIBRE;
  788. cmd->port = PORT_FIBRE;
  789. cmd->transceiver = XCVR_INTERNAL;
  790. status = RTL_R32(TBICSR);
  791. cmd->advertising = (status & TBINwEnable) ? ADVERTISED_Autoneg : 0;
  792. cmd->autoneg = !!(status & TBINwEnable);
  793. cmd->speed = SPEED_1000;
  794. cmd->duplex = DUPLEX_FULL; /* Always set */
  795. }
  796. static void rtl8169_gset_xmii(struct net_device *dev, struct ethtool_cmd *cmd)
  797. {
  798. struct rtl8169_private *tp = netdev_priv(dev);
  799. void __iomem *ioaddr = tp->mmio_addr;
  800. u8 status;
  801. cmd->supported = SUPPORTED_10baseT_Half |
  802. SUPPORTED_10baseT_Full |
  803. SUPPORTED_100baseT_Half |
  804. SUPPORTED_100baseT_Full |
  805. SUPPORTED_1000baseT_Full |
  806. SUPPORTED_Autoneg |
  807. SUPPORTED_TP;
  808. cmd->autoneg = 1;
  809. cmd->advertising = ADVERTISED_TP | ADVERTISED_Autoneg;
  810. if (tp->phy_auto_nego_reg & ADVERTISE_10HALF)
  811. cmd->advertising |= ADVERTISED_10baseT_Half;
  812. if (tp->phy_auto_nego_reg & ADVERTISE_10FULL)
  813. cmd->advertising |= ADVERTISED_10baseT_Full;
  814. if (tp->phy_auto_nego_reg & ADVERTISE_100HALF)
  815. cmd->advertising |= ADVERTISED_100baseT_Half;
  816. if (tp->phy_auto_nego_reg & ADVERTISE_100FULL)
  817. cmd->advertising |= ADVERTISED_100baseT_Full;
  818. if (tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL)
  819. cmd->advertising |= ADVERTISED_1000baseT_Full;
  820. status = RTL_R8(PHYstatus);
  821. if (status & _1000bpsF)
  822. cmd->speed = SPEED_1000;
  823. else if (status & _100bps)
  824. cmd->speed = SPEED_100;
  825. else if (status & _10bps)
  826. cmd->speed = SPEED_10;
  827. if (status & TxFlowCtrl)
  828. cmd->advertising |= ADVERTISED_Asym_Pause;
  829. if (status & RxFlowCtrl)
  830. cmd->advertising |= ADVERTISED_Pause;
  831. cmd->duplex = ((status & _1000bpsF) || (status & FullDup)) ?
  832. DUPLEX_FULL : DUPLEX_HALF;
  833. }
  834. static int rtl8169_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  835. {
  836. struct rtl8169_private *tp = netdev_priv(dev);
  837. unsigned long flags;
  838. spin_lock_irqsave(&tp->lock, flags);
  839. tp->get_settings(dev, cmd);
  840. spin_unlock_irqrestore(&tp->lock, flags);
  841. return 0;
  842. }
  843. static void rtl8169_get_regs(struct net_device *dev, struct ethtool_regs *regs,
  844. void *p)
  845. {
  846. struct rtl8169_private *tp = netdev_priv(dev);
  847. unsigned long flags;
  848. if (regs->len > R8169_REGS_SIZE)
  849. regs->len = R8169_REGS_SIZE;
  850. spin_lock_irqsave(&tp->lock, flags);
  851. memcpy_fromio(p, tp->mmio_addr, regs->len);
  852. spin_unlock_irqrestore(&tp->lock, flags);
  853. }
  854. static u32 rtl8169_get_msglevel(struct net_device *dev)
  855. {
  856. struct rtl8169_private *tp = netdev_priv(dev);
  857. return tp->msg_enable;
  858. }
  859. static void rtl8169_set_msglevel(struct net_device *dev, u32 value)
  860. {
  861. struct rtl8169_private *tp = netdev_priv(dev);
  862. tp->msg_enable = value;
  863. }
  864. static const char rtl8169_gstrings[][ETH_GSTRING_LEN] = {
  865. "tx_packets",
  866. "rx_packets",
  867. "tx_errors",
  868. "rx_errors",
  869. "rx_missed",
  870. "align_errors",
  871. "tx_single_collisions",
  872. "tx_multi_collisions",
  873. "unicast",
  874. "broadcast",
  875. "multicast",
  876. "tx_aborted",
  877. "tx_underrun",
  878. };
  879. struct rtl8169_counters {
  880. u64 tx_packets;
  881. u64 rx_packets;
  882. u64 tx_errors;
  883. u32 rx_errors;
  884. u16 rx_missed;
  885. u16 align_errors;
  886. u32 tx_one_collision;
  887. u32 tx_multi_collision;
  888. u64 rx_unicast;
  889. u64 rx_broadcast;
  890. u32 rx_multicast;
  891. u16 tx_aborted;
  892. u16 tx_underun;
  893. };
  894. static int rtl8169_get_stats_count(struct net_device *dev)
  895. {
  896. return ARRAY_SIZE(rtl8169_gstrings);
  897. }
  898. static void rtl8169_get_ethtool_stats(struct net_device *dev,
  899. struct ethtool_stats *stats, u64 *data)
  900. {
  901. struct rtl8169_private *tp = netdev_priv(dev);
  902. void __iomem *ioaddr = tp->mmio_addr;
  903. struct rtl8169_counters *counters;
  904. dma_addr_t paddr;
  905. u32 cmd;
  906. ASSERT_RTNL();
  907. counters = pci_alloc_consistent(tp->pci_dev, sizeof(*counters), &paddr);
  908. if (!counters)
  909. return;
  910. RTL_W32(CounterAddrHigh, (u64)paddr >> 32);
  911. cmd = (u64)paddr & DMA_32BIT_MASK;
  912. RTL_W32(CounterAddrLow, cmd);
  913. RTL_W32(CounterAddrLow, cmd | CounterDump);
  914. while (RTL_R32(CounterAddrLow) & CounterDump) {
  915. if (msleep_interruptible(1))
  916. break;
  917. }
  918. RTL_W32(CounterAddrLow, 0);
  919. RTL_W32(CounterAddrHigh, 0);
  920. data[0] = le64_to_cpu(counters->tx_packets);
  921. data[1] = le64_to_cpu(counters->rx_packets);
  922. data[2] = le64_to_cpu(counters->tx_errors);
  923. data[3] = le32_to_cpu(counters->rx_errors);
  924. data[4] = le16_to_cpu(counters->rx_missed);
  925. data[5] = le16_to_cpu(counters->align_errors);
  926. data[6] = le32_to_cpu(counters->tx_one_collision);
  927. data[7] = le32_to_cpu(counters->tx_multi_collision);
  928. data[8] = le64_to_cpu(counters->rx_unicast);
  929. data[9] = le64_to_cpu(counters->rx_broadcast);
  930. data[10] = le32_to_cpu(counters->rx_multicast);
  931. data[11] = le16_to_cpu(counters->tx_aborted);
  932. data[12] = le16_to_cpu(counters->tx_underun);
  933. pci_free_consistent(tp->pci_dev, sizeof(*counters), counters, paddr);
  934. }
  935. static void rtl8169_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  936. {
  937. switch(stringset) {
  938. case ETH_SS_STATS:
  939. memcpy(data, *rtl8169_gstrings, sizeof(rtl8169_gstrings));
  940. break;
  941. }
  942. }
  943. static const struct ethtool_ops rtl8169_ethtool_ops = {
  944. .get_drvinfo = rtl8169_get_drvinfo,
  945. .get_regs_len = rtl8169_get_regs_len,
  946. .get_link = ethtool_op_get_link,
  947. .get_settings = rtl8169_get_settings,
  948. .set_settings = rtl8169_set_settings,
  949. .get_msglevel = rtl8169_get_msglevel,
  950. .set_msglevel = rtl8169_set_msglevel,
  951. .get_rx_csum = rtl8169_get_rx_csum,
  952. .set_rx_csum = rtl8169_set_rx_csum,
  953. .get_tx_csum = ethtool_op_get_tx_csum,
  954. .set_tx_csum = ethtool_op_set_tx_csum,
  955. .get_sg = ethtool_op_get_sg,
  956. .set_sg = ethtool_op_set_sg,
  957. .get_tso = ethtool_op_get_tso,
  958. .set_tso = ethtool_op_set_tso,
  959. .get_regs = rtl8169_get_regs,
  960. .get_wol = rtl8169_get_wol,
  961. .set_wol = rtl8169_set_wol,
  962. .get_strings = rtl8169_get_strings,
  963. .get_stats_count = rtl8169_get_stats_count,
  964. .get_ethtool_stats = rtl8169_get_ethtool_stats,
  965. .get_perm_addr = ethtool_op_get_perm_addr,
  966. };
  967. static void rtl8169_write_gmii_reg_bit(void __iomem *ioaddr, int reg, int bitnum,
  968. int bitval)
  969. {
  970. int val;
  971. val = mdio_read(ioaddr, reg);
  972. val = (bitval == 1) ?
  973. val | (bitval << bitnum) : val & ~(0x0001 << bitnum);
  974. mdio_write(ioaddr, reg, val & 0xffff);
  975. }
  976. static void rtl8169_get_mac_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  977. {
  978. const struct {
  979. u32 mask;
  980. int mac_version;
  981. } mac_info[] = {
  982. { 0x38800000, RTL_GIGA_MAC_VER_15 },
  983. { 0x38000000, RTL_GIGA_MAC_VER_12 },
  984. { 0x34000000, RTL_GIGA_MAC_VER_13 },
  985. { 0x30800000, RTL_GIGA_MAC_VER_14 },
  986. { 0x30000000, RTL_GIGA_MAC_VER_11 },
  987. { 0x18000000, RTL_GIGA_MAC_VER_05 },
  988. { 0x10000000, RTL_GIGA_MAC_VER_04 },
  989. { 0x04000000, RTL_GIGA_MAC_VER_03 },
  990. { 0x00800000, RTL_GIGA_MAC_VER_02 },
  991. { 0x00000000, RTL_GIGA_MAC_VER_01 } /* Catch-all */
  992. }, *p = mac_info;
  993. u32 reg;
  994. reg = RTL_R32(TxConfig) & 0x7c800000;
  995. while ((reg & p->mask) != p->mask)
  996. p++;
  997. tp->mac_version = p->mac_version;
  998. }
  999. static void rtl8169_print_mac_version(struct rtl8169_private *tp)
  1000. {
  1001. dprintk("mac_version = 0x%02x\n", tp->mac_version);
  1002. }
  1003. static void rtl8169_get_phy_version(struct rtl8169_private *tp, void __iomem *ioaddr)
  1004. {
  1005. const struct {
  1006. u16 mask;
  1007. u16 set;
  1008. int phy_version;
  1009. } phy_info[] = {
  1010. { 0x000f, 0x0002, RTL_GIGA_PHY_VER_G },
  1011. { 0x000f, 0x0001, RTL_GIGA_PHY_VER_F },
  1012. { 0x000f, 0x0000, RTL_GIGA_PHY_VER_E },
  1013. { 0x0000, 0x0000, RTL_GIGA_PHY_VER_D } /* Catch-all */
  1014. }, *p = phy_info;
  1015. u16 reg;
  1016. reg = mdio_read(ioaddr, MII_PHYSID2) & 0xffff;
  1017. while ((reg & p->mask) != p->set)
  1018. p++;
  1019. tp->phy_version = p->phy_version;
  1020. }
  1021. static void rtl8169_print_phy_version(struct rtl8169_private *tp)
  1022. {
  1023. struct {
  1024. int version;
  1025. char *msg;
  1026. u32 reg;
  1027. } phy_print[] = {
  1028. { RTL_GIGA_PHY_VER_G, "RTL_GIGA_PHY_VER_G", 0x0002 },
  1029. { RTL_GIGA_PHY_VER_F, "RTL_GIGA_PHY_VER_F", 0x0001 },
  1030. { RTL_GIGA_PHY_VER_E, "RTL_GIGA_PHY_VER_E", 0x0000 },
  1031. { RTL_GIGA_PHY_VER_D, "RTL_GIGA_PHY_VER_D", 0x0000 },
  1032. { 0, NULL, 0x0000 }
  1033. }, *p;
  1034. for (p = phy_print; p->msg; p++) {
  1035. if (tp->phy_version == p->version) {
  1036. dprintk("phy_version == %s (%04x)\n", p->msg, p->reg);
  1037. return;
  1038. }
  1039. }
  1040. dprintk("phy_version == Unknown\n");
  1041. }
  1042. static void rtl8169_hw_phy_config(struct net_device *dev)
  1043. {
  1044. struct rtl8169_private *tp = netdev_priv(dev);
  1045. void __iomem *ioaddr = tp->mmio_addr;
  1046. struct {
  1047. u16 regs[5]; /* Beware of bit-sign propagation */
  1048. } phy_magic[5] = { {
  1049. { 0x0000, //w 4 15 12 0
  1050. 0x00a1, //w 3 15 0 00a1
  1051. 0x0008, //w 2 15 0 0008
  1052. 0x1020, //w 1 15 0 1020
  1053. 0x1000 } },{ //w 0 15 0 1000
  1054. { 0x7000, //w 4 15 12 7
  1055. 0xff41, //w 3 15 0 ff41
  1056. 0xde60, //w 2 15 0 de60
  1057. 0x0140, //w 1 15 0 0140
  1058. 0x0077 } },{ //w 0 15 0 0077
  1059. { 0xa000, //w 4 15 12 a
  1060. 0xdf01, //w 3 15 0 df01
  1061. 0xdf20, //w 2 15 0 df20
  1062. 0xff95, //w 1 15 0 ff95
  1063. 0xfa00 } },{ //w 0 15 0 fa00
  1064. { 0xb000, //w 4 15 12 b
  1065. 0xff41, //w 3 15 0 ff41
  1066. 0xde20, //w 2 15 0 de20
  1067. 0x0140, //w 1 15 0 0140
  1068. 0x00bb } },{ //w 0 15 0 00bb
  1069. { 0xf000, //w 4 15 12 f
  1070. 0xdf01, //w 3 15 0 df01
  1071. 0xdf20, //w 2 15 0 df20
  1072. 0xff95, //w 1 15 0 ff95
  1073. 0xbf00 } //w 0 15 0 bf00
  1074. }
  1075. }, *p = phy_magic;
  1076. int i;
  1077. rtl8169_print_mac_version(tp);
  1078. rtl8169_print_phy_version(tp);
  1079. if (tp->mac_version <= RTL_GIGA_MAC_VER_01)
  1080. return;
  1081. if (tp->phy_version >= RTL_GIGA_PHY_VER_H)
  1082. return;
  1083. dprintk("MAC version != 0 && PHY version == 0 or 1\n");
  1084. dprintk("Do final_reg2.cfg\n");
  1085. /* Shazam ! */
  1086. if (tp->mac_version == RTL_GIGA_MAC_VER_04) {
  1087. mdio_write(ioaddr, 31, 0x0001);
  1088. mdio_write(ioaddr, 9, 0x273a);
  1089. mdio_write(ioaddr, 14, 0x7bfb);
  1090. mdio_write(ioaddr, 27, 0x841e);
  1091. mdio_write(ioaddr, 31, 0x0002);
  1092. mdio_write(ioaddr, 1, 0x90d0);
  1093. mdio_write(ioaddr, 31, 0x0000);
  1094. return;
  1095. }
  1096. /* phy config for RTL8169s mac_version C chip */
  1097. mdio_write(ioaddr, 31, 0x0001); //w 31 2 0 1
  1098. mdio_write(ioaddr, 21, 0x1000); //w 21 15 0 1000
  1099. mdio_write(ioaddr, 24, 0x65c7); //w 24 15 0 65c7
  1100. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1101. for (i = 0; i < ARRAY_SIZE(phy_magic); i++, p++) {
  1102. int val, pos = 4;
  1103. val = (mdio_read(ioaddr, pos) & 0x0fff) | (p->regs[0] & 0xffff);
  1104. mdio_write(ioaddr, pos, val);
  1105. while (--pos >= 0)
  1106. mdio_write(ioaddr, pos, p->regs[4 - pos] & 0xffff);
  1107. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 1); //w 4 11 11 1
  1108. rtl8169_write_gmii_reg_bit(ioaddr, 4, 11, 0); //w 4 11 11 0
  1109. }
  1110. mdio_write(ioaddr, 31, 0x0000); //w 31 2 0 0
  1111. }
  1112. static void rtl8169_phy_timer(unsigned long __opaque)
  1113. {
  1114. struct net_device *dev = (struct net_device *)__opaque;
  1115. struct rtl8169_private *tp = netdev_priv(dev);
  1116. struct timer_list *timer = &tp->timer;
  1117. void __iomem *ioaddr = tp->mmio_addr;
  1118. unsigned long timeout = RTL8169_PHY_TIMEOUT;
  1119. assert(tp->mac_version > RTL_GIGA_MAC_VER_01);
  1120. assert(tp->phy_version < RTL_GIGA_PHY_VER_H);
  1121. if (!(tp->phy_1000_ctrl_reg & ADVERTISE_1000FULL))
  1122. return;
  1123. spin_lock_irq(&tp->lock);
  1124. if (tp->phy_reset_pending(ioaddr)) {
  1125. /*
  1126. * A busy loop could burn quite a few cycles on nowadays CPU.
  1127. * Let's delay the execution of the timer for a few ticks.
  1128. */
  1129. timeout = HZ/10;
  1130. goto out_mod_timer;
  1131. }
  1132. if (tp->link_ok(ioaddr))
  1133. goto out_unlock;
  1134. if (netif_msg_link(tp))
  1135. printk(KERN_WARNING "%s: PHY reset until link up\n", dev->name);
  1136. tp->phy_reset_enable(ioaddr);
  1137. out_mod_timer:
  1138. mod_timer(timer, jiffies + timeout);
  1139. out_unlock:
  1140. spin_unlock_irq(&tp->lock);
  1141. }
  1142. static inline void rtl8169_delete_timer(struct net_device *dev)
  1143. {
  1144. struct rtl8169_private *tp = netdev_priv(dev);
  1145. struct timer_list *timer = &tp->timer;
  1146. if ((tp->mac_version <= RTL_GIGA_MAC_VER_01) ||
  1147. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  1148. return;
  1149. del_timer_sync(timer);
  1150. }
  1151. static inline void rtl8169_request_timer(struct net_device *dev)
  1152. {
  1153. struct rtl8169_private *tp = netdev_priv(dev);
  1154. struct timer_list *timer = &tp->timer;
  1155. if ((tp->mac_version <= RTL_GIGA_MAC_VER_01) ||
  1156. (tp->phy_version >= RTL_GIGA_PHY_VER_H))
  1157. return;
  1158. init_timer(timer);
  1159. timer->expires = jiffies + RTL8169_PHY_TIMEOUT;
  1160. timer->data = (unsigned long)(dev);
  1161. timer->function = rtl8169_phy_timer;
  1162. add_timer(timer);
  1163. }
  1164. #ifdef CONFIG_NET_POLL_CONTROLLER
  1165. /*
  1166. * Polling 'interrupt' - used by things like netconsole to send skbs
  1167. * without having to re-enable interrupts. It's not called while
  1168. * the interrupt routine is executing.
  1169. */
  1170. static void rtl8169_netpoll(struct net_device *dev)
  1171. {
  1172. struct rtl8169_private *tp = netdev_priv(dev);
  1173. struct pci_dev *pdev = tp->pci_dev;
  1174. disable_irq(pdev->irq);
  1175. rtl8169_interrupt(pdev->irq, dev);
  1176. enable_irq(pdev->irq);
  1177. }
  1178. #endif
  1179. static void __rtl8169_set_mac_addr(struct net_device *dev, void __iomem *ioaddr)
  1180. {
  1181. unsigned int i, j;
  1182. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1183. for (i = 0; i < 2; i++) {
  1184. __le32 l = 0;
  1185. for (j = 0; j < 4; j++) {
  1186. l <<= 8;
  1187. l |= dev->dev_addr[4*i + j];
  1188. }
  1189. RTL_W32(MAC0 + 4*i, cpu_to_be32(l));
  1190. }
  1191. RTL_W8(Cfg9346, Cfg9346_Lock);
  1192. }
  1193. static int rtl8169_set_mac_addr(struct net_device *dev, void *p)
  1194. {
  1195. struct rtl8169_private *tp = netdev_priv(dev);
  1196. struct sockaddr *addr = p;
  1197. if (!is_valid_ether_addr(addr->sa_data))
  1198. return -EINVAL;
  1199. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1200. if (netif_running(dev)) {
  1201. spin_lock_irq(&tp->lock);
  1202. __rtl8169_set_mac_addr(dev, tp->mmio_addr);
  1203. spin_unlock_irq(&tp->lock);
  1204. }
  1205. return 0;
  1206. }
  1207. static void rtl8169_release_board(struct pci_dev *pdev, struct net_device *dev,
  1208. void __iomem *ioaddr)
  1209. {
  1210. iounmap(ioaddr);
  1211. pci_release_regions(pdev);
  1212. pci_disable_device(pdev);
  1213. free_netdev(dev);
  1214. }
  1215. static void rtl8169_init_phy(struct net_device *dev, struct rtl8169_private *tp)
  1216. {
  1217. void __iomem *ioaddr = tp->mmio_addr;
  1218. static int board_idx = -1;
  1219. u8 autoneg, duplex;
  1220. u16 speed;
  1221. board_idx++;
  1222. rtl8169_hw_phy_config(dev);
  1223. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1224. RTL_W8(0x82, 0x01);
  1225. if (tp->mac_version < RTL_GIGA_MAC_VER_03) {
  1226. dprintk("Set PCI Latency=0x40\n");
  1227. pci_write_config_byte(tp->pci_dev, PCI_LATENCY_TIMER, 0x40);
  1228. }
  1229. if (tp->mac_version == RTL_GIGA_MAC_VER_02) {
  1230. dprintk("Set MAC Reg C+CR Offset 0x82h = 0x01h\n");
  1231. RTL_W8(0x82, 0x01);
  1232. dprintk("Set PHY Reg 0x0bh = 0x00h\n");
  1233. mdio_write(ioaddr, 0x0b, 0x0000); //w 0x0b 15 0 0
  1234. }
  1235. rtl8169_link_option(board_idx, &autoneg, &speed, &duplex);
  1236. rtl8169_set_speed(dev, autoneg, speed, duplex);
  1237. if ((RTL_R8(PHYstatus) & TBI_Enable) && netif_msg_link(tp))
  1238. printk(KERN_INFO PFX "%s: TBI auto-negotiating\n", dev->name);
  1239. }
  1240. static int rtl8169_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1241. {
  1242. struct rtl8169_private *tp = netdev_priv(dev);
  1243. struct mii_ioctl_data *data = if_mii(ifr);
  1244. if (!netif_running(dev))
  1245. return -ENODEV;
  1246. switch (cmd) {
  1247. case SIOCGMIIPHY:
  1248. data->phy_id = 32; /* Internal PHY */
  1249. return 0;
  1250. case SIOCGMIIREG:
  1251. data->val_out = mdio_read(tp->mmio_addr, data->reg_num & 0x1f);
  1252. return 0;
  1253. case SIOCSMIIREG:
  1254. if (!capable(CAP_NET_ADMIN))
  1255. return -EPERM;
  1256. mdio_write(tp->mmio_addr, data->reg_num & 0x1f, data->val_in);
  1257. return 0;
  1258. }
  1259. return -EOPNOTSUPP;
  1260. }
  1261. static int __devinit
  1262. rtl8169_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
  1263. {
  1264. const unsigned int region = rtl_cfg_info[ent->driver_data].region;
  1265. struct rtl8169_private *tp;
  1266. struct net_device *dev;
  1267. void __iomem *ioaddr;
  1268. unsigned int i, pm_cap;
  1269. int rc;
  1270. if (netif_msg_drv(&debug)) {
  1271. printk(KERN_INFO "%s Gigabit Ethernet driver %s loaded\n",
  1272. MODULENAME, RTL8169_VERSION);
  1273. }
  1274. dev = alloc_etherdev(sizeof (*tp));
  1275. if (!dev) {
  1276. if (netif_msg_drv(&debug))
  1277. dev_err(&pdev->dev, "unable to alloc new ethernet\n");
  1278. rc = -ENOMEM;
  1279. goto out;
  1280. }
  1281. SET_MODULE_OWNER(dev);
  1282. SET_NETDEV_DEV(dev, &pdev->dev);
  1283. tp = netdev_priv(dev);
  1284. tp->msg_enable = netif_msg_init(debug.msg_enable, R8169_MSG_DEFAULT);
  1285. /* enable device (incl. PCI PM wakeup and hotplug setup) */
  1286. rc = pci_enable_device(pdev);
  1287. if (rc < 0) {
  1288. if (netif_msg_probe(tp))
  1289. dev_err(&pdev->dev, "enable failure\n");
  1290. goto err_out_free_dev_1;
  1291. }
  1292. rc = pci_set_mwi(pdev);
  1293. if (rc < 0)
  1294. goto err_out_disable_2;
  1295. /* save power state before pci_enable_device overwrites it */
  1296. pm_cap = pci_find_capability(pdev, PCI_CAP_ID_PM);
  1297. if (pm_cap) {
  1298. u16 pwr_command, acpi_idle_state;
  1299. pci_read_config_word(pdev, pm_cap + PCI_PM_CTRL, &pwr_command);
  1300. acpi_idle_state = pwr_command & PCI_PM_CTRL_STATE_MASK;
  1301. } else {
  1302. if (netif_msg_probe(tp)) {
  1303. dev_err(&pdev->dev,
  1304. "PowerManagement capability not found.\n");
  1305. }
  1306. }
  1307. /* make sure PCI base addr 1 is MMIO */
  1308. if (!(pci_resource_flags(pdev, region) & IORESOURCE_MEM)) {
  1309. if (netif_msg_probe(tp)) {
  1310. dev_err(&pdev->dev,
  1311. "region #%d not an MMIO resource, aborting\n",
  1312. region);
  1313. }
  1314. rc = -ENODEV;
  1315. goto err_out_mwi_3;
  1316. }
  1317. /* check for weird/broken PCI region reporting */
  1318. if (pci_resource_len(pdev, region) < R8169_REGS_SIZE) {
  1319. if (netif_msg_probe(tp)) {
  1320. dev_err(&pdev->dev,
  1321. "Invalid PCI region size(s), aborting\n");
  1322. }
  1323. rc = -ENODEV;
  1324. goto err_out_mwi_3;
  1325. }
  1326. rc = pci_request_regions(pdev, MODULENAME);
  1327. if (rc < 0) {
  1328. if (netif_msg_probe(tp))
  1329. dev_err(&pdev->dev, "could not request regions.\n");
  1330. goto err_out_mwi_3;
  1331. }
  1332. tp->cp_cmd = PCIMulRW | RxChkSum;
  1333. if ((sizeof(dma_addr_t) > 4) &&
  1334. !pci_set_dma_mask(pdev, DMA_64BIT_MASK) && use_dac) {
  1335. tp->cp_cmd |= PCIDAC;
  1336. dev->features |= NETIF_F_HIGHDMA;
  1337. } else {
  1338. rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1339. if (rc < 0) {
  1340. if (netif_msg_probe(tp)) {
  1341. dev_err(&pdev->dev,
  1342. "DMA configuration failed.\n");
  1343. }
  1344. goto err_out_free_res_4;
  1345. }
  1346. }
  1347. pci_set_master(pdev);
  1348. /* ioremap MMIO region */
  1349. ioaddr = ioremap(pci_resource_start(pdev, region), R8169_REGS_SIZE);
  1350. if (!ioaddr) {
  1351. if (netif_msg_probe(tp))
  1352. dev_err(&pdev->dev, "cannot remap MMIO, aborting\n");
  1353. rc = -EIO;
  1354. goto err_out_free_res_4;
  1355. }
  1356. /* Unneeded ? Don't mess with Mrs. Murphy. */
  1357. rtl8169_irq_mask_and_ack(ioaddr);
  1358. /* Soft reset the chip. */
  1359. RTL_W8(ChipCmd, CmdReset);
  1360. /* Check that the chip has finished the reset. */
  1361. for (i = 100; i > 0; i--) {
  1362. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1363. break;
  1364. msleep_interruptible(1);
  1365. }
  1366. /* Identify chip attached to board */
  1367. rtl8169_get_mac_version(tp, ioaddr);
  1368. rtl8169_get_phy_version(tp, ioaddr);
  1369. rtl8169_print_mac_version(tp);
  1370. rtl8169_print_phy_version(tp);
  1371. for (i = ARRAY_SIZE(rtl_chip_info) - 1; i >= 0; i--) {
  1372. if (tp->mac_version == rtl_chip_info[i].mac_version)
  1373. break;
  1374. }
  1375. if (i < 0) {
  1376. /* Unknown chip: assume array element #0, original RTL-8169 */
  1377. if (netif_msg_probe(tp)) {
  1378. dev_printk(KERN_DEBUG, &pdev->dev,
  1379. "unknown chip version, assuming %s\n",
  1380. rtl_chip_info[0].name);
  1381. }
  1382. i++;
  1383. }
  1384. tp->chipset = i;
  1385. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1386. RTL_W8(Config1, RTL_R8(Config1) | PMEnable);
  1387. RTL_W8(Config5, RTL_R8(Config5) & PMEStatus);
  1388. RTL_W8(Cfg9346, Cfg9346_Lock);
  1389. if (RTL_R8(PHYstatus) & TBI_Enable) {
  1390. tp->set_speed = rtl8169_set_speed_tbi;
  1391. tp->get_settings = rtl8169_gset_tbi;
  1392. tp->phy_reset_enable = rtl8169_tbi_reset_enable;
  1393. tp->phy_reset_pending = rtl8169_tbi_reset_pending;
  1394. tp->link_ok = rtl8169_tbi_link_ok;
  1395. tp->phy_1000_ctrl_reg = ADVERTISE_1000FULL; /* Implied by TBI */
  1396. } else {
  1397. tp->set_speed = rtl8169_set_speed_xmii;
  1398. tp->get_settings = rtl8169_gset_xmii;
  1399. tp->phy_reset_enable = rtl8169_xmii_reset_enable;
  1400. tp->phy_reset_pending = rtl8169_xmii_reset_pending;
  1401. tp->link_ok = rtl8169_xmii_link_ok;
  1402. dev->do_ioctl = rtl8169_ioctl;
  1403. }
  1404. /* Get MAC address. FIXME: read EEPROM */
  1405. for (i = 0; i < MAC_ADDR_LEN; i++)
  1406. dev->dev_addr[i] = RTL_R8(MAC0 + i);
  1407. memcpy(dev->perm_addr, dev->dev_addr, dev->addr_len);
  1408. dev->open = rtl8169_open;
  1409. dev->hard_start_xmit = rtl8169_start_xmit;
  1410. dev->get_stats = rtl8169_get_stats;
  1411. SET_ETHTOOL_OPS(dev, &rtl8169_ethtool_ops);
  1412. dev->stop = rtl8169_close;
  1413. dev->tx_timeout = rtl8169_tx_timeout;
  1414. dev->set_multicast_list = rtl8169_set_rx_mode;
  1415. dev->set_mac_address = rtl8169_set_mac_addr;
  1416. dev->watchdog_timeo = RTL8169_TX_TIMEOUT;
  1417. dev->irq = pdev->irq;
  1418. dev->base_addr = (unsigned long) ioaddr;
  1419. dev->change_mtu = rtl8169_change_mtu;
  1420. #ifdef CONFIG_R8169_NAPI
  1421. dev->poll = rtl8169_poll;
  1422. dev->weight = R8169_NAPI_WEIGHT;
  1423. #endif
  1424. #ifdef CONFIG_R8169_VLAN
  1425. dev->features |= NETIF_F_HW_VLAN_TX | NETIF_F_HW_VLAN_RX;
  1426. dev->vlan_rx_register = rtl8169_vlan_rx_register;
  1427. dev->vlan_rx_kill_vid = rtl8169_vlan_rx_kill_vid;
  1428. #endif
  1429. #ifdef CONFIG_NET_POLL_CONTROLLER
  1430. dev->poll_controller = rtl8169_netpoll;
  1431. #endif
  1432. tp->intr_mask = 0xffff;
  1433. tp->pci_dev = pdev;
  1434. tp->mmio_addr = ioaddr;
  1435. tp->align = rtl_cfg_info[ent->driver_data].align;
  1436. spin_lock_init(&tp->lock);
  1437. rc = register_netdev(dev);
  1438. if (rc < 0)
  1439. goto err_out_unmap_5;
  1440. pci_set_drvdata(pdev, dev);
  1441. if (netif_msg_probe(tp)) {
  1442. printk(KERN_INFO "%s: %s at 0x%lx, "
  1443. "%2.2x:%2.2x:%2.2x:%2.2x:%2.2x:%2.2x, "
  1444. "IRQ %d\n",
  1445. dev->name,
  1446. rtl_chip_info[tp->chipset].name,
  1447. dev->base_addr,
  1448. dev->dev_addr[0], dev->dev_addr[1],
  1449. dev->dev_addr[2], dev->dev_addr[3],
  1450. dev->dev_addr[4], dev->dev_addr[5], dev->irq);
  1451. }
  1452. rtl8169_init_phy(dev, tp);
  1453. out:
  1454. return rc;
  1455. err_out_unmap_5:
  1456. iounmap(ioaddr);
  1457. err_out_free_res_4:
  1458. pci_release_regions(pdev);
  1459. err_out_mwi_3:
  1460. pci_clear_mwi(pdev);
  1461. err_out_disable_2:
  1462. pci_disable_device(pdev);
  1463. err_out_free_dev_1:
  1464. free_netdev(dev);
  1465. goto out;
  1466. }
  1467. static void __devexit
  1468. rtl8169_remove_one(struct pci_dev *pdev)
  1469. {
  1470. struct net_device *dev = pci_get_drvdata(pdev);
  1471. struct rtl8169_private *tp = netdev_priv(dev);
  1472. assert(dev != NULL);
  1473. assert(tp != NULL);
  1474. unregister_netdev(dev);
  1475. rtl8169_release_board(pdev, dev, tp->mmio_addr);
  1476. pci_set_drvdata(pdev, NULL);
  1477. }
  1478. static void rtl8169_set_rxbufsize(struct rtl8169_private *tp,
  1479. struct net_device *dev)
  1480. {
  1481. unsigned int mtu = dev->mtu;
  1482. tp->rx_buf_sz = (mtu > RX_BUF_SIZE) ? mtu + ETH_HLEN + 8 : RX_BUF_SIZE;
  1483. }
  1484. static int rtl8169_open(struct net_device *dev)
  1485. {
  1486. struct rtl8169_private *tp = netdev_priv(dev);
  1487. struct pci_dev *pdev = tp->pci_dev;
  1488. int retval;
  1489. rtl8169_set_rxbufsize(tp, dev);
  1490. retval =
  1491. request_irq(dev->irq, rtl8169_interrupt, IRQF_SHARED, dev->name, dev);
  1492. if (retval < 0)
  1493. goto out;
  1494. retval = -ENOMEM;
  1495. /*
  1496. * Rx and Tx desscriptors needs 256 bytes alignment.
  1497. * pci_alloc_consistent provides more.
  1498. */
  1499. tp->TxDescArray = pci_alloc_consistent(pdev, R8169_TX_RING_BYTES,
  1500. &tp->TxPhyAddr);
  1501. if (!tp->TxDescArray)
  1502. goto err_free_irq;
  1503. tp->RxDescArray = pci_alloc_consistent(pdev, R8169_RX_RING_BYTES,
  1504. &tp->RxPhyAddr);
  1505. if (!tp->RxDescArray)
  1506. goto err_free_tx;
  1507. retval = rtl8169_init_ring(dev);
  1508. if (retval < 0)
  1509. goto err_free_rx;
  1510. INIT_WORK(&tp->task, NULL, dev);
  1511. rtl8169_hw_start(dev);
  1512. rtl8169_request_timer(dev);
  1513. rtl8169_check_link_status(dev, tp, tp->mmio_addr);
  1514. out:
  1515. return retval;
  1516. err_free_rx:
  1517. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  1518. tp->RxPhyAddr);
  1519. err_free_tx:
  1520. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  1521. tp->TxPhyAddr);
  1522. err_free_irq:
  1523. free_irq(dev->irq, dev);
  1524. goto out;
  1525. }
  1526. static void rtl8169_hw_reset(void __iomem *ioaddr)
  1527. {
  1528. /* Disable interrupts */
  1529. rtl8169_irq_mask_and_ack(ioaddr);
  1530. /* Reset the chipset */
  1531. RTL_W8(ChipCmd, CmdReset);
  1532. /* PCI commit */
  1533. RTL_R8(ChipCmd);
  1534. }
  1535. static void
  1536. rtl8169_hw_start(struct net_device *dev)
  1537. {
  1538. struct rtl8169_private *tp = netdev_priv(dev);
  1539. void __iomem *ioaddr = tp->mmio_addr;
  1540. struct pci_dev *pdev = tp->pci_dev;
  1541. u32 i;
  1542. /* Soft reset the chip. */
  1543. RTL_W8(ChipCmd, CmdReset);
  1544. /* Check that the chip has finished the reset. */
  1545. for (i = 100; i > 0; i--) {
  1546. if ((RTL_R8(ChipCmd) & CmdReset) == 0)
  1547. break;
  1548. msleep_interruptible(1);
  1549. }
  1550. if (tp->mac_version == RTL_GIGA_MAC_VER_13) {
  1551. pci_write_config_word(pdev, 0x68, 0x00);
  1552. pci_write_config_word(pdev, 0x69, 0x08);
  1553. }
  1554. /* Undocumented stuff. */
  1555. if (tp->mac_version == RTL_GIGA_MAC_VER_05) {
  1556. u16 cmd;
  1557. /* Realtek's r1000_n.c driver uses '&& 0x01' here. Well... */
  1558. if ((RTL_R8(Config2) & 0x07) & 0x01)
  1559. RTL_W32(0x7c, 0x0007ffff);
  1560. RTL_W32(0x7c, 0x0007ff00);
  1561. pci_read_config_word(pdev, PCI_COMMAND, &cmd);
  1562. cmd = cmd & 0xef;
  1563. pci_write_config_word(pdev, PCI_COMMAND, cmd);
  1564. }
  1565. RTL_W8(Cfg9346, Cfg9346_Unlock);
  1566. RTL_W8(EarlyTxThres, EarlyTxThld);
  1567. /* Low hurts. Let's disable the filtering. */
  1568. RTL_W16(RxMaxSize, 16383);
  1569. /* Set Rx Config register */
  1570. i = rtl8169_rx_config |
  1571. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  1572. RTL_W32(RxConfig, i);
  1573. /* Set DMA burst size and Interframe Gap Time */
  1574. RTL_W32(TxConfig, (TX_DMA_BURST << TxDMAShift) |
  1575. (InterFrameGap << TxInterFrameGapShift));
  1576. tp->cp_cmd |= RTL_R16(CPlusCmd) | PCIMulRW;
  1577. if ((tp->mac_version == RTL_GIGA_MAC_VER_02) ||
  1578. (tp->mac_version == RTL_GIGA_MAC_VER_03)) {
  1579. dprintk(KERN_INFO PFX "Set MAC Reg C+CR Offset 0xE0. "
  1580. "Bit-3 and bit-14 MUST be 1\n");
  1581. tp->cp_cmd |= (1 << 14);
  1582. }
  1583. RTL_W16(CPlusCmd, tp->cp_cmd);
  1584. /*
  1585. * Undocumented corner. Supposedly:
  1586. * (TxTimer << 12) | (TxPackets << 8) | (RxTimer << 4) | RxPackets
  1587. */
  1588. RTL_W16(IntrMitigate, 0x0000);
  1589. /*
  1590. * Magic spell: some iop3xx ARM board needs the TxDescAddrHigh
  1591. * register to be written before TxDescAddrLow to work.
  1592. * Switching from MMIO to I/O access fixes the issue as well.
  1593. */
  1594. RTL_W32(TxDescStartAddrHigh, ((u64) tp->TxPhyAddr >> 32));
  1595. RTL_W32(TxDescStartAddrLow, ((u64) tp->TxPhyAddr & DMA_32BIT_MASK));
  1596. RTL_W32(RxDescAddrHigh, ((u64) tp->RxPhyAddr >> 32));
  1597. RTL_W32(RxDescAddrLow, ((u64) tp->RxPhyAddr & DMA_32BIT_MASK));
  1598. RTL_W8(ChipCmd, CmdTxEnb | CmdRxEnb);
  1599. RTL_W8(Cfg9346, Cfg9346_Lock);
  1600. /* Initially a 10 us delay. Turned it into a PCI commit. - FR */
  1601. RTL_R8(IntrMask);
  1602. RTL_W32(RxMissed, 0);
  1603. rtl8169_set_rx_mode(dev);
  1604. /* no early-rx interrupts */
  1605. RTL_W16(MultiIntr, RTL_R16(MultiIntr) & 0xF000);
  1606. /* Enable all known interrupts by setting the interrupt mask. */
  1607. RTL_W16(IntrMask, rtl8169_intr_mask);
  1608. __rtl8169_set_mac_addr(dev, ioaddr);
  1609. netif_start_queue(dev);
  1610. }
  1611. static int rtl8169_change_mtu(struct net_device *dev, int new_mtu)
  1612. {
  1613. struct rtl8169_private *tp = netdev_priv(dev);
  1614. int ret = 0;
  1615. if (new_mtu < ETH_ZLEN || new_mtu > SafeMtu)
  1616. return -EINVAL;
  1617. dev->mtu = new_mtu;
  1618. if (!netif_running(dev))
  1619. goto out;
  1620. rtl8169_down(dev);
  1621. rtl8169_set_rxbufsize(tp, dev);
  1622. ret = rtl8169_init_ring(dev);
  1623. if (ret < 0)
  1624. goto out;
  1625. netif_poll_enable(dev);
  1626. rtl8169_hw_start(dev);
  1627. rtl8169_request_timer(dev);
  1628. out:
  1629. return ret;
  1630. }
  1631. static inline void rtl8169_make_unusable_by_asic(struct RxDesc *desc)
  1632. {
  1633. desc->addr = 0x0badbadbadbadbadull;
  1634. desc->opts1 &= ~cpu_to_le32(DescOwn | RsvdMask);
  1635. }
  1636. static void rtl8169_free_rx_skb(struct rtl8169_private *tp,
  1637. struct sk_buff **sk_buff, struct RxDesc *desc)
  1638. {
  1639. struct pci_dev *pdev = tp->pci_dev;
  1640. pci_unmap_single(pdev, le64_to_cpu(desc->addr), tp->rx_buf_sz,
  1641. PCI_DMA_FROMDEVICE);
  1642. dev_kfree_skb(*sk_buff);
  1643. *sk_buff = NULL;
  1644. rtl8169_make_unusable_by_asic(desc);
  1645. }
  1646. static inline void rtl8169_mark_to_asic(struct RxDesc *desc, u32 rx_buf_sz)
  1647. {
  1648. u32 eor = le32_to_cpu(desc->opts1) & RingEnd;
  1649. desc->opts1 = cpu_to_le32(DescOwn | eor | rx_buf_sz);
  1650. }
  1651. static inline void rtl8169_map_to_asic(struct RxDesc *desc, dma_addr_t mapping,
  1652. u32 rx_buf_sz)
  1653. {
  1654. desc->addr = cpu_to_le64(mapping);
  1655. wmb();
  1656. rtl8169_mark_to_asic(desc, rx_buf_sz);
  1657. }
  1658. static int rtl8169_alloc_rx_skb(struct pci_dev *pdev, struct sk_buff **sk_buff,
  1659. struct RxDesc *desc, int rx_buf_sz,
  1660. unsigned int align)
  1661. {
  1662. struct sk_buff *skb;
  1663. dma_addr_t mapping;
  1664. int ret = 0;
  1665. skb = dev_alloc_skb(rx_buf_sz + align);
  1666. if (!skb)
  1667. goto err_out;
  1668. skb_reserve(skb, align);
  1669. *sk_buff = skb;
  1670. mapping = pci_map_single(pdev, skb->data, rx_buf_sz,
  1671. PCI_DMA_FROMDEVICE);
  1672. rtl8169_map_to_asic(desc, mapping, rx_buf_sz);
  1673. out:
  1674. return ret;
  1675. err_out:
  1676. ret = -ENOMEM;
  1677. rtl8169_make_unusable_by_asic(desc);
  1678. goto out;
  1679. }
  1680. static void rtl8169_rx_clear(struct rtl8169_private *tp)
  1681. {
  1682. int i;
  1683. for (i = 0; i < NUM_RX_DESC; i++) {
  1684. if (tp->Rx_skbuff[i]) {
  1685. rtl8169_free_rx_skb(tp, tp->Rx_skbuff + i,
  1686. tp->RxDescArray + i);
  1687. }
  1688. }
  1689. }
  1690. static u32 rtl8169_rx_fill(struct rtl8169_private *tp, struct net_device *dev,
  1691. u32 start, u32 end)
  1692. {
  1693. u32 cur;
  1694. for (cur = start; end - cur > 0; cur++) {
  1695. int ret, i = cur % NUM_RX_DESC;
  1696. if (tp->Rx_skbuff[i])
  1697. continue;
  1698. ret = rtl8169_alloc_rx_skb(tp->pci_dev, tp->Rx_skbuff + i,
  1699. tp->RxDescArray + i, tp->rx_buf_sz, tp->align);
  1700. if (ret < 0)
  1701. break;
  1702. }
  1703. return cur - start;
  1704. }
  1705. static inline void rtl8169_mark_as_last_descriptor(struct RxDesc *desc)
  1706. {
  1707. desc->opts1 |= cpu_to_le32(RingEnd);
  1708. }
  1709. static void rtl8169_init_ring_indexes(struct rtl8169_private *tp)
  1710. {
  1711. tp->dirty_tx = tp->dirty_rx = tp->cur_tx = tp->cur_rx = 0;
  1712. }
  1713. static int rtl8169_init_ring(struct net_device *dev)
  1714. {
  1715. struct rtl8169_private *tp = netdev_priv(dev);
  1716. rtl8169_init_ring_indexes(tp);
  1717. memset(tp->tx_skb, 0x0, NUM_TX_DESC * sizeof(struct ring_info));
  1718. memset(tp->Rx_skbuff, 0x0, NUM_RX_DESC * sizeof(struct sk_buff *));
  1719. if (rtl8169_rx_fill(tp, dev, 0, NUM_RX_DESC) != NUM_RX_DESC)
  1720. goto err_out;
  1721. rtl8169_mark_as_last_descriptor(tp->RxDescArray + NUM_RX_DESC - 1);
  1722. return 0;
  1723. err_out:
  1724. rtl8169_rx_clear(tp);
  1725. return -ENOMEM;
  1726. }
  1727. static void rtl8169_unmap_tx_skb(struct pci_dev *pdev, struct ring_info *tx_skb,
  1728. struct TxDesc *desc)
  1729. {
  1730. unsigned int len = tx_skb->len;
  1731. pci_unmap_single(pdev, le64_to_cpu(desc->addr), len, PCI_DMA_TODEVICE);
  1732. desc->opts1 = 0x00;
  1733. desc->opts2 = 0x00;
  1734. desc->addr = 0x00;
  1735. tx_skb->len = 0;
  1736. }
  1737. static void rtl8169_tx_clear(struct rtl8169_private *tp)
  1738. {
  1739. unsigned int i;
  1740. for (i = tp->dirty_tx; i < tp->dirty_tx + NUM_TX_DESC; i++) {
  1741. unsigned int entry = i % NUM_TX_DESC;
  1742. struct ring_info *tx_skb = tp->tx_skb + entry;
  1743. unsigned int len = tx_skb->len;
  1744. if (len) {
  1745. struct sk_buff *skb = tx_skb->skb;
  1746. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb,
  1747. tp->TxDescArray + entry);
  1748. if (skb) {
  1749. dev_kfree_skb(skb);
  1750. tx_skb->skb = NULL;
  1751. }
  1752. tp->stats.tx_dropped++;
  1753. }
  1754. }
  1755. tp->cur_tx = tp->dirty_tx = 0;
  1756. }
  1757. static void rtl8169_schedule_work(struct net_device *dev, void (*task)(void *))
  1758. {
  1759. struct rtl8169_private *tp = netdev_priv(dev);
  1760. PREPARE_WORK(&tp->task, task, dev);
  1761. schedule_delayed_work(&tp->task, 4);
  1762. }
  1763. static void rtl8169_wait_for_quiescence(struct net_device *dev)
  1764. {
  1765. struct rtl8169_private *tp = netdev_priv(dev);
  1766. void __iomem *ioaddr = tp->mmio_addr;
  1767. synchronize_irq(dev->irq);
  1768. /* Wait for any pending NAPI task to complete */
  1769. netif_poll_disable(dev);
  1770. rtl8169_irq_mask_and_ack(ioaddr);
  1771. netif_poll_enable(dev);
  1772. }
  1773. static void rtl8169_reinit_task(void *_data)
  1774. {
  1775. struct net_device *dev = _data;
  1776. int ret;
  1777. if (netif_running(dev)) {
  1778. rtl8169_wait_for_quiescence(dev);
  1779. rtl8169_close(dev);
  1780. }
  1781. ret = rtl8169_open(dev);
  1782. if (unlikely(ret < 0)) {
  1783. if (net_ratelimit()) {
  1784. struct rtl8169_private *tp = netdev_priv(dev);
  1785. if (netif_msg_drv(tp)) {
  1786. printk(PFX KERN_ERR
  1787. "%s: reinit failure (status = %d)."
  1788. " Rescheduling.\n", dev->name, ret);
  1789. }
  1790. }
  1791. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1792. }
  1793. }
  1794. static void rtl8169_reset_task(void *_data)
  1795. {
  1796. struct net_device *dev = _data;
  1797. struct rtl8169_private *tp = netdev_priv(dev);
  1798. if (!netif_running(dev))
  1799. return;
  1800. rtl8169_wait_for_quiescence(dev);
  1801. rtl8169_rx_interrupt(dev, tp, tp->mmio_addr);
  1802. rtl8169_tx_clear(tp);
  1803. if (tp->dirty_rx == tp->cur_rx) {
  1804. rtl8169_init_ring_indexes(tp);
  1805. rtl8169_hw_start(dev);
  1806. netif_wake_queue(dev);
  1807. } else {
  1808. if (net_ratelimit()) {
  1809. struct rtl8169_private *tp = netdev_priv(dev);
  1810. if (netif_msg_intr(tp)) {
  1811. printk(PFX KERN_EMERG
  1812. "%s: Rx buffers shortage\n", dev->name);
  1813. }
  1814. }
  1815. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1816. }
  1817. }
  1818. static void rtl8169_tx_timeout(struct net_device *dev)
  1819. {
  1820. struct rtl8169_private *tp = netdev_priv(dev);
  1821. rtl8169_hw_reset(tp->mmio_addr);
  1822. /* Let's wait a bit while any (async) irq lands on */
  1823. rtl8169_schedule_work(dev, rtl8169_reset_task);
  1824. }
  1825. static int rtl8169_xmit_frags(struct rtl8169_private *tp, struct sk_buff *skb,
  1826. u32 opts1)
  1827. {
  1828. struct skb_shared_info *info = skb_shinfo(skb);
  1829. unsigned int cur_frag, entry;
  1830. struct TxDesc *txd;
  1831. entry = tp->cur_tx;
  1832. for (cur_frag = 0; cur_frag < info->nr_frags; cur_frag++) {
  1833. skb_frag_t *frag = info->frags + cur_frag;
  1834. dma_addr_t mapping;
  1835. u32 status, len;
  1836. void *addr;
  1837. entry = (entry + 1) % NUM_TX_DESC;
  1838. txd = tp->TxDescArray + entry;
  1839. len = frag->size;
  1840. addr = ((void *) page_address(frag->page)) + frag->page_offset;
  1841. mapping = pci_map_single(tp->pci_dev, addr, len, PCI_DMA_TODEVICE);
  1842. /* anti gcc 2.95.3 bugware (sic) */
  1843. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1844. txd->opts1 = cpu_to_le32(status);
  1845. txd->addr = cpu_to_le64(mapping);
  1846. tp->tx_skb[entry].len = len;
  1847. }
  1848. if (cur_frag) {
  1849. tp->tx_skb[entry].skb = skb;
  1850. txd->opts1 |= cpu_to_le32(LastFrag);
  1851. }
  1852. return cur_frag;
  1853. }
  1854. static inline u32 rtl8169_tso_csum(struct sk_buff *skb, struct net_device *dev)
  1855. {
  1856. if (dev->features & NETIF_F_TSO) {
  1857. u32 mss = skb_shinfo(skb)->gso_size;
  1858. if (mss)
  1859. return LargeSend | ((mss & MSSMask) << MSSShift);
  1860. }
  1861. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1862. const struct iphdr *ip = skb->nh.iph;
  1863. if (ip->protocol == IPPROTO_TCP)
  1864. return IPCS | TCPCS;
  1865. else if (ip->protocol == IPPROTO_UDP)
  1866. return IPCS | UDPCS;
  1867. WARN_ON(1); /* we need a WARN() */
  1868. }
  1869. return 0;
  1870. }
  1871. static int rtl8169_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1872. {
  1873. struct rtl8169_private *tp = netdev_priv(dev);
  1874. unsigned int frags, entry = tp->cur_tx % NUM_TX_DESC;
  1875. struct TxDesc *txd = tp->TxDescArray + entry;
  1876. void __iomem *ioaddr = tp->mmio_addr;
  1877. dma_addr_t mapping;
  1878. u32 status, len;
  1879. u32 opts1;
  1880. int ret = NETDEV_TX_OK;
  1881. if (unlikely(TX_BUFFS_AVAIL(tp) < skb_shinfo(skb)->nr_frags)) {
  1882. if (netif_msg_drv(tp)) {
  1883. printk(KERN_ERR
  1884. "%s: BUG! Tx Ring full when queue awake!\n",
  1885. dev->name);
  1886. }
  1887. goto err_stop;
  1888. }
  1889. if (unlikely(le32_to_cpu(txd->opts1) & DescOwn))
  1890. goto err_stop;
  1891. opts1 = DescOwn | rtl8169_tso_csum(skb, dev);
  1892. frags = rtl8169_xmit_frags(tp, skb, opts1);
  1893. if (frags) {
  1894. len = skb_headlen(skb);
  1895. opts1 |= FirstFrag;
  1896. } else {
  1897. len = skb->len;
  1898. if (unlikely(len < ETH_ZLEN)) {
  1899. if (skb_padto(skb, ETH_ZLEN))
  1900. goto err_update_stats;
  1901. len = ETH_ZLEN;
  1902. }
  1903. opts1 |= FirstFrag | LastFrag;
  1904. tp->tx_skb[entry].skb = skb;
  1905. }
  1906. mapping = pci_map_single(tp->pci_dev, skb->data, len, PCI_DMA_TODEVICE);
  1907. tp->tx_skb[entry].len = len;
  1908. txd->addr = cpu_to_le64(mapping);
  1909. txd->opts2 = cpu_to_le32(rtl8169_tx_vlan_tag(tp, skb));
  1910. wmb();
  1911. /* anti gcc 2.95.3 bugware (sic) */
  1912. status = opts1 | len | (RingEnd * !((entry + 1) % NUM_TX_DESC));
  1913. txd->opts1 = cpu_to_le32(status);
  1914. dev->trans_start = jiffies;
  1915. tp->cur_tx += frags + 1;
  1916. smp_wmb();
  1917. RTL_W8(TxPoll, 0x40); /* set polling bit */
  1918. if (TX_BUFFS_AVAIL(tp) < MAX_SKB_FRAGS) {
  1919. netif_stop_queue(dev);
  1920. smp_rmb();
  1921. if (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)
  1922. netif_wake_queue(dev);
  1923. }
  1924. out:
  1925. return ret;
  1926. err_stop:
  1927. netif_stop_queue(dev);
  1928. ret = NETDEV_TX_BUSY;
  1929. err_update_stats:
  1930. tp->stats.tx_dropped++;
  1931. goto out;
  1932. }
  1933. static void rtl8169_pcierr_interrupt(struct net_device *dev)
  1934. {
  1935. struct rtl8169_private *tp = netdev_priv(dev);
  1936. struct pci_dev *pdev = tp->pci_dev;
  1937. void __iomem *ioaddr = tp->mmio_addr;
  1938. u16 pci_status, pci_cmd;
  1939. pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
  1940. pci_read_config_word(pdev, PCI_STATUS, &pci_status);
  1941. if (netif_msg_intr(tp)) {
  1942. printk(KERN_ERR
  1943. "%s: PCI error (cmd = 0x%04x, status = 0x%04x).\n",
  1944. dev->name, pci_cmd, pci_status);
  1945. }
  1946. /*
  1947. * The recovery sequence below admits a very elaborated explanation:
  1948. * - it seems to work;
  1949. * - I did not see what else could be done.
  1950. *
  1951. * Feel free to adjust to your needs.
  1952. */
  1953. pci_write_config_word(pdev, PCI_COMMAND,
  1954. pci_cmd | PCI_COMMAND_SERR | PCI_COMMAND_PARITY);
  1955. pci_write_config_word(pdev, PCI_STATUS,
  1956. pci_status & (PCI_STATUS_DETECTED_PARITY |
  1957. PCI_STATUS_SIG_SYSTEM_ERROR | PCI_STATUS_REC_MASTER_ABORT |
  1958. PCI_STATUS_REC_TARGET_ABORT | PCI_STATUS_SIG_TARGET_ABORT));
  1959. /* The infamous DAC f*ckup only happens at boot time */
  1960. if ((tp->cp_cmd & PCIDAC) && !tp->dirty_rx && !tp->cur_rx) {
  1961. if (netif_msg_intr(tp))
  1962. printk(KERN_INFO "%s: disabling PCI DAC.\n", dev->name);
  1963. tp->cp_cmd &= ~PCIDAC;
  1964. RTL_W16(CPlusCmd, tp->cp_cmd);
  1965. dev->features &= ~NETIF_F_HIGHDMA;
  1966. rtl8169_schedule_work(dev, rtl8169_reinit_task);
  1967. }
  1968. rtl8169_hw_reset(ioaddr);
  1969. }
  1970. static void
  1971. rtl8169_tx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  1972. void __iomem *ioaddr)
  1973. {
  1974. unsigned int dirty_tx, tx_left;
  1975. assert(dev != NULL);
  1976. assert(tp != NULL);
  1977. assert(ioaddr != NULL);
  1978. dirty_tx = tp->dirty_tx;
  1979. smp_rmb();
  1980. tx_left = tp->cur_tx - dirty_tx;
  1981. while (tx_left > 0) {
  1982. unsigned int entry = dirty_tx % NUM_TX_DESC;
  1983. struct ring_info *tx_skb = tp->tx_skb + entry;
  1984. u32 len = tx_skb->len;
  1985. u32 status;
  1986. rmb();
  1987. status = le32_to_cpu(tp->TxDescArray[entry].opts1);
  1988. if (status & DescOwn)
  1989. break;
  1990. tp->stats.tx_bytes += len;
  1991. tp->stats.tx_packets++;
  1992. rtl8169_unmap_tx_skb(tp->pci_dev, tx_skb, tp->TxDescArray + entry);
  1993. if (status & LastFrag) {
  1994. dev_kfree_skb_irq(tx_skb->skb);
  1995. tx_skb->skb = NULL;
  1996. }
  1997. dirty_tx++;
  1998. tx_left--;
  1999. }
  2000. if (tp->dirty_tx != dirty_tx) {
  2001. tp->dirty_tx = dirty_tx;
  2002. smp_wmb();
  2003. if (netif_queue_stopped(dev) &&
  2004. (TX_BUFFS_AVAIL(tp) >= MAX_SKB_FRAGS)) {
  2005. netif_wake_queue(dev);
  2006. }
  2007. }
  2008. }
  2009. static inline int rtl8169_fragmented_frame(u32 status)
  2010. {
  2011. return (status & (FirstFrag | LastFrag)) != (FirstFrag | LastFrag);
  2012. }
  2013. static inline void rtl8169_rx_csum(struct sk_buff *skb, struct RxDesc *desc)
  2014. {
  2015. u32 opts1 = le32_to_cpu(desc->opts1);
  2016. u32 status = opts1 & RxProtoMask;
  2017. if (((status == RxProtoTCP) && !(opts1 & TCPFail)) ||
  2018. ((status == RxProtoUDP) && !(opts1 & UDPFail)) ||
  2019. ((status == RxProtoIP) && !(opts1 & IPFail)))
  2020. skb->ip_summed = CHECKSUM_UNNECESSARY;
  2021. else
  2022. skb->ip_summed = CHECKSUM_NONE;
  2023. }
  2024. static inline int rtl8169_try_rx_copy(struct sk_buff **sk_buff, int pkt_size,
  2025. struct RxDesc *desc, int rx_buf_sz,
  2026. unsigned int align)
  2027. {
  2028. int ret = -1;
  2029. if (pkt_size < rx_copybreak) {
  2030. struct sk_buff *skb;
  2031. skb = dev_alloc_skb(pkt_size + align);
  2032. if (skb) {
  2033. skb_reserve(skb, align);
  2034. eth_copy_and_sum(skb, sk_buff[0]->data, pkt_size, 0);
  2035. *sk_buff = skb;
  2036. rtl8169_mark_to_asic(desc, rx_buf_sz);
  2037. ret = 0;
  2038. }
  2039. }
  2040. return ret;
  2041. }
  2042. static int
  2043. rtl8169_rx_interrupt(struct net_device *dev, struct rtl8169_private *tp,
  2044. void __iomem *ioaddr)
  2045. {
  2046. unsigned int cur_rx, rx_left;
  2047. unsigned int delta, count;
  2048. assert(dev != NULL);
  2049. assert(tp != NULL);
  2050. assert(ioaddr != NULL);
  2051. cur_rx = tp->cur_rx;
  2052. rx_left = NUM_RX_DESC + tp->dirty_rx - cur_rx;
  2053. rx_left = rtl8169_rx_quota(rx_left, (u32) dev->quota);
  2054. for (; rx_left > 0; rx_left--, cur_rx++) {
  2055. unsigned int entry = cur_rx % NUM_RX_DESC;
  2056. struct RxDesc *desc = tp->RxDescArray + entry;
  2057. u32 status;
  2058. rmb();
  2059. status = le32_to_cpu(desc->opts1);
  2060. if (status & DescOwn)
  2061. break;
  2062. if (unlikely(status & RxRES)) {
  2063. if (netif_msg_rx_err(tp)) {
  2064. printk(KERN_INFO
  2065. "%s: Rx ERROR. status = %08x\n",
  2066. dev->name, status);
  2067. }
  2068. tp->stats.rx_errors++;
  2069. if (status & (RxRWT | RxRUNT))
  2070. tp->stats.rx_length_errors++;
  2071. if (status & RxCRC)
  2072. tp->stats.rx_crc_errors++;
  2073. if (status & RxFOVF) {
  2074. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2075. tp->stats.rx_fifo_errors++;
  2076. }
  2077. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2078. } else {
  2079. struct sk_buff *skb = tp->Rx_skbuff[entry];
  2080. int pkt_size = (status & 0x00001FFF) - 4;
  2081. void (*pci_action)(struct pci_dev *, dma_addr_t,
  2082. size_t, int) = pci_dma_sync_single_for_device;
  2083. /*
  2084. * The driver does not support incoming fragmented
  2085. * frames. They are seen as a symptom of over-mtu
  2086. * sized frames.
  2087. */
  2088. if (unlikely(rtl8169_fragmented_frame(status))) {
  2089. tp->stats.rx_dropped++;
  2090. tp->stats.rx_length_errors++;
  2091. rtl8169_mark_to_asic(desc, tp->rx_buf_sz);
  2092. continue;
  2093. }
  2094. rtl8169_rx_csum(skb, desc);
  2095. pci_dma_sync_single_for_cpu(tp->pci_dev,
  2096. le64_to_cpu(desc->addr), tp->rx_buf_sz,
  2097. PCI_DMA_FROMDEVICE);
  2098. if (rtl8169_try_rx_copy(&skb, pkt_size, desc,
  2099. tp->rx_buf_sz, tp->align)) {
  2100. pci_action = pci_unmap_single;
  2101. tp->Rx_skbuff[entry] = NULL;
  2102. }
  2103. pci_action(tp->pci_dev, le64_to_cpu(desc->addr),
  2104. tp->rx_buf_sz, PCI_DMA_FROMDEVICE);
  2105. skb->dev = dev;
  2106. skb_put(skb, pkt_size);
  2107. skb->protocol = eth_type_trans(skb, dev);
  2108. if (rtl8169_rx_vlan_skb(tp, desc, skb) < 0)
  2109. rtl8169_rx_skb(skb);
  2110. dev->last_rx = jiffies;
  2111. tp->stats.rx_bytes += pkt_size;
  2112. tp->stats.rx_packets++;
  2113. }
  2114. }
  2115. count = cur_rx - tp->cur_rx;
  2116. tp->cur_rx = cur_rx;
  2117. delta = rtl8169_rx_fill(tp, dev, tp->dirty_rx, tp->cur_rx);
  2118. if (!delta && count && netif_msg_intr(tp))
  2119. printk(KERN_INFO "%s: no Rx buffer allocated\n", dev->name);
  2120. tp->dirty_rx += delta;
  2121. /*
  2122. * FIXME: until there is periodic timer to try and refill the ring,
  2123. * a temporary shortage may definitely kill the Rx process.
  2124. * - disable the asic to try and avoid an overflow and kick it again
  2125. * after refill ?
  2126. * - how do others driver handle this condition (Uh oh...).
  2127. */
  2128. if ((tp->dirty_rx + NUM_RX_DESC == tp->cur_rx) && netif_msg_intr(tp))
  2129. printk(KERN_EMERG "%s: Rx buffers exhausted\n", dev->name);
  2130. return count;
  2131. }
  2132. /* The interrupt handler does all of the Rx thread work and cleans up after the Tx thread. */
  2133. static irqreturn_t
  2134. rtl8169_interrupt(int irq, void *dev_instance)
  2135. {
  2136. struct net_device *dev = (struct net_device *) dev_instance;
  2137. struct rtl8169_private *tp = netdev_priv(dev);
  2138. int boguscnt = max_interrupt_work;
  2139. void __iomem *ioaddr = tp->mmio_addr;
  2140. int status;
  2141. int handled = 0;
  2142. do {
  2143. status = RTL_R16(IntrStatus);
  2144. /* hotplug/major error/no more work/shared irq */
  2145. if ((status == 0xFFFF) || !status)
  2146. break;
  2147. handled = 1;
  2148. if (unlikely(!netif_running(dev))) {
  2149. rtl8169_asic_down(ioaddr);
  2150. goto out;
  2151. }
  2152. status &= tp->intr_mask;
  2153. RTL_W16(IntrStatus,
  2154. (status & RxFIFOOver) ? (status | RxOverflow) : status);
  2155. if (!(status & rtl8169_intr_mask))
  2156. break;
  2157. if (unlikely(status & SYSErr)) {
  2158. rtl8169_pcierr_interrupt(dev);
  2159. break;
  2160. }
  2161. if (status & LinkChg)
  2162. rtl8169_check_link_status(dev, tp, ioaddr);
  2163. #ifdef CONFIG_R8169_NAPI
  2164. RTL_W16(IntrMask, rtl8169_intr_mask & ~rtl8169_napi_event);
  2165. tp->intr_mask = ~rtl8169_napi_event;
  2166. if (likely(netif_rx_schedule_prep(dev)))
  2167. __netif_rx_schedule(dev);
  2168. else if (netif_msg_intr(tp)) {
  2169. printk(KERN_INFO "%s: interrupt %04x taken in poll\n",
  2170. dev->name, status);
  2171. }
  2172. break;
  2173. #else
  2174. /* Rx interrupt */
  2175. if (status & (RxOK | RxOverflow | RxFIFOOver)) {
  2176. rtl8169_rx_interrupt(dev, tp, ioaddr);
  2177. }
  2178. /* Tx interrupt */
  2179. if (status & (TxOK | TxErr))
  2180. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2181. #endif
  2182. boguscnt--;
  2183. } while (boguscnt > 0);
  2184. if (boguscnt <= 0) {
  2185. if (netif_msg_intr(tp) && net_ratelimit() ) {
  2186. printk(KERN_WARNING
  2187. "%s: Too much work at interrupt!\n", dev->name);
  2188. }
  2189. /* Clear all interrupt sources. */
  2190. RTL_W16(IntrStatus, 0xffff);
  2191. }
  2192. out:
  2193. return IRQ_RETVAL(handled);
  2194. }
  2195. #ifdef CONFIG_R8169_NAPI
  2196. static int rtl8169_poll(struct net_device *dev, int *budget)
  2197. {
  2198. unsigned int work_done, work_to_do = min(*budget, dev->quota);
  2199. struct rtl8169_private *tp = netdev_priv(dev);
  2200. void __iomem *ioaddr = tp->mmio_addr;
  2201. work_done = rtl8169_rx_interrupt(dev, tp, ioaddr);
  2202. rtl8169_tx_interrupt(dev, tp, ioaddr);
  2203. *budget -= work_done;
  2204. dev->quota -= work_done;
  2205. if (work_done < work_to_do) {
  2206. netif_rx_complete(dev);
  2207. tp->intr_mask = 0xffff;
  2208. /*
  2209. * 20040426: the barrier is not strictly required but the
  2210. * behavior of the irq handler could be less predictable
  2211. * without it. Btw, the lack of flush for the posted pci
  2212. * write is safe - FR
  2213. */
  2214. smp_wmb();
  2215. RTL_W16(IntrMask, rtl8169_intr_mask);
  2216. }
  2217. return (work_done >= work_to_do);
  2218. }
  2219. #endif
  2220. static void rtl8169_down(struct net_device *dev)
  2221. {
  2222. struct rtl8169_private *tp = netdev_priv(dev);
  2223. void __iomem *ioaddr = tp->mmio_addr;
  2224. unsigned int poll_locked = 0;
  2225. unsigned int intrmask;
  2226. rtl8169_delete_timer(dev);
  2227. netif_stop_queue(dev);
  2228. flush_scheduled_work();
  2229. core_down:
  2230. spin_lock_irq(&tp->lock);
  2231. rtl8169_asic_down(ioaddr);
  2232. /* Update the error counts. */
  2233. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2234. RTL_W32(RxMissed, 0);
  2235. spin_unlock_irq(&tp->lock);
  2236. synchronize_irq(dev->irq);
  2237. if (!poll_locked) {
  2238. netif_poll_disable(dev);
  2239. poll_locked++;
  2240. }
  2241. /* Give a racing hard_start_xmit a few cycles to complete. */
  2242. synchronize_sched(); /* FIXME: should this be synchronize_irq()? */
  2243. /*
  2244. * And now for the 50k$ question: are IRQ disabled or not ?
  2245. *
  2246. * Two paths lead here:
  2247. * 1) dev->close
  2248. * -> netif_running() is available to sync the current code and the
  2249. * IRQ handler. See rtl8169_interrupt for details.
  2250. * 2) dev->change_mtu
  2251. * -> rtl8169_poll can not be issued again and re-enable the
  2252. * interruptions. Let's simply issue the IRQ down sequence again.
  2253. *
  2254. * No loop if hotpluged or major error (0xffff).
  2255. */
  2256. intrmask = RTL_R16(IntrMask);
  2257. if (intrmask && (intrmask != 0xffff))
  2258. goto core_down;
  2259. rtl8169_tx_clear(tp);
  2260. rtl8169_rx_clear(tp);
  2261. }
  2262. static int rtl8169_close(struct net_device *dev)
  2263. {
  2264. struct rtl8169_private *tp = netdev_priv(dev);
  2265. struct pci_dev *pdev = tp->pci_dev;
  2266. rtl8169_down(dev);
  2267. free_irq(dev->irq, dev);
  2268. netif_poll_enable(dev);
  2269. pci_free_consistent(pdev, R8169_RX_RING_BYTES, tp->RxDescArray,
  2270. tp->RxPhyAddr);
  2271. pci_free_consistent(pdev, R8169_TX_RING_BYTES, tp->TxDescArray,
  2272. tp->TxPhyAddr);
  2273. tp->TxDescArray = NULL;
  2274. tp->RxDescArray = NULL;
  2275. return 0;
  2276. }
  2277. static void
  2278. rtl8169_set_rx_mode(struct net_device *dev)
  2279. {
  2280. struct rtl8169_private *tp = netdev_priv(dev);
  2281. void __iomem *ioaddr = tp->mmio_addr;
  2282. unsigned long flags;
  2283. u32 mc_filter[2]; /* Multicast hash filter */
  2284. int i, rx_mode;
  2285. u32 tmp = 0;
  2286. if (dev->flags & IFF_PROMISC) {
  2287. /* Unconditionally log net taps. */
  2288. if (netif_msg_link(tp)) {
  2289. printk(KERN_NOTICE "%s: Promiscuous mode enabled.\n",
  2290. dev->name);
  2291. }
  2292. rx_mode =
  2293. AcceptBroadcast | AcceptMulticast | AcceptMyPhys |
  2294. AcceptAllPhys;
  2295. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2296. } else if ((dev->mc_count > multicast_filter_limit)
  2297. || (dev->flags & IFF_ALLMULTI)) {
  2298. /* Too many to filter perfectly -- accept all multicasts. */
  2299. rx_mode = AcceptBroadcast | AcceptMulticast | AcceptMyPhys;
  2300. mc_filter[1] = mc_filter[0] = 0xffffffff;
  2301. } else {
  2302. struct dev_mc_list *mclist;
  2303. rx_mode = AcceptBroadcast | AcceptMyPhys;
  2304. mc_filter[1] = mc_filter[0] = 0;
  2305. for (i = 0, mclist = dev->mc_list; mclist && i < dev->mc_count;
  2306. i++, mclist = mclist->next) {
  2307. int bit_nr = ether_crc(ETH_ALEN, mclist->dmi_addr) >> 26;
  2308. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  2309. rx_mode |= AcceptMulticast;
  2310. }
  2311. }
  2312. spin_lock_irqsave(&tp->lock, flags);
  2313. tmp = rtl8169_rx_config | rx_mode |
  2314. (RTL_R32(RxConfig) & rtl_chip_info[tp->chipset].RxConfigMask);
  2315. if ((tp->mac_version == RTL_GIGA_MAC_VER_11) ||
  2316. (tp->mac_version == RTL_GIGA_MAC_VER_12) ||
  2317. (tp->mac_version == RTL_GIGA_MAC_VER_13) ||
  2318. (tp->mac_version == RTL_GIGA_MAC_VER_14) ||
  2319. (tp->mac_version == RTL_GIGA_MAC_VER_15)) {
  2320. mc_filter[0] = 0xffffffff;
  2321. mc_filter[1] = 0xffffffff;
  2322. }
  2323. RTL_W32(RxConfig, tmp);
  2324. RTL_W32(MAR0 + 0, mc_filter[0]);
  2325. RTL_W32(MAR0 + 4, mc_filter[1]);
  2326. spin_unlock_irqrestore(&tp->lock, flags);
  2327. }
  2328. /**
  2329. * rtl8169_get_stats - Get rtl8169 read/write statistics
  2330. * @dev: The Ethernet Device to get statistics for
  2331. *
  2332. * Get TX/RX statistics for rtl8169
  2333. */
  2334. static struct net_device_stats *rtl8169_get_stats(struct net_device *dev)
  2335. {
  2336. struct rtl8169_private *tp = netdev_priv(dev);
  2337. void __iomem *ioaddr = tp->mmio_addr;
  2338. unsigned long flags;
  2339. if (netif_running(dev)) {
  2340. spin_lock_irqsave(&tp->lock, flags);
  2341. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2342. RTL_W32(RxMissed, 0);
  2343. spin_unlock_irqrestore(&tp->lock, flags);
  2344. }
  2345. return &tp->stats;
  2346. }
  2347. #ifdef CONFIG_PM
  2348. static int rtl8169_suspend(struct pci_dev *pdev, pm_message_t state)
  2349. {
  2350. struct net_device *dev = pci_get_drvdata(pdev);
  2351. struct rtl8169_private *tp = netdev_priv(dev);
  2352. void __iomem *ioaddr = tp->mmio_addr;
  2353. if (!netif_running(dev))
  2354. goto out;
  2355. netif_device_detach(dev);
  2356. netif_stop_queue(dev);
  2357. spin_lock_irq(&tp->lock);
  2358. rtl8169_asic_down(ioaddr);
  2359. tp->stats.rx_missed_errors += RTL_R32(RxMissed);
  2360. RTL_W32(RxMissed, 0);
  2361. spin_unlock_irq(&tp->lock);
  2362. pci_save_state(pdev);
  2363. pci_enable_wake(pdev, pci_choose_state(pdev, state), tp->wol_enabled);
  2364. pci_set_power_state(pdev, pci_choose_state(pdev, state));
  2365. out:
  2366. return 0;
  2367. }
  2368. static int rtl8169_resume(struct pci_dev *pdev)
  2369. {
  2370. struct net_device *dev = pci_get_drvdata(pdev);
  2371. if (!netif_running(dev))
  2372. goto out;
  2373. netif_device_attach(dev);
  2374. pci_set_power_state(pdev, PCI_D0);
  2375. pci_restore_state(pdev);
  2376. pci_enable_wake(pdev, PCI_D0, 0);
  2377. rtl8169_schedule_work(dev, rtl8169_reset_task);
  2378. out:
  2379. return 0;
  2380. }
  2381. #endif /* CONFIG_PM */
  2382. static struct pci_driver rtl8169_pci_driver = {
  2383. .name = MODULENAME,
  2384. .id_table = rtl8169_pci_tbl,
  2385. .probe = rtl8169_init_one,
  2386. .remove = __devexit_p(rtl8169_remove_one),
  2387. #ifdef CONFIG_PM
  2388. .suspend = rtl8169_suspend,
  2389. .resume = rtl8169_resume,
  2390. #endif
  2391. };
  2392. static int __init
  2393. rtl8169_init_module(void)
  2394. {
  2395. return pci_register_driver(&rtl8169_pci_driver);
  2396. }
  2397. static void __exit
  2398. rtl8169_cleanup_module(void)
  2399. {
  2400. pci_unregister_driver(&rtl8169_pci_driver);
  2401. }
  2402. module_init(rtl8169_init_module);
  2403. module_exit(rtl8169_cleanup_module);