ioc3-eth.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653
  1. /*
  2. * This file is subject to the terms and conditions of the GNU General Public
  3. * License. See the file "COPYING" in the main directory of this archive
  4. * for more details.
  5. *
  6. * Driver for SGI's IOC3 based Ethernet cards as found in the PCI card.
  7. *
  8. * Copyright (C) 1999, 2000, 2001, 2003 Ralf Baechle
  9. * Copyright (C) 1995, 1999, 2000, 2001 by Silicon Graphics, Inc.
  10. *
  11. * References:
  12. * o IOC3 ASIC specification 4.51, 1996-04-18
  13. * o IEEE 802.3 specification, 2000 edition
  14. * o DP38840A Specification, National Semiconductor, March 1997
  15. *
  16. * To do:
  17. *
  18. * o Handle allocation failures in ioc3_alloc_skb() more gracefully.
  19. * o Handle allocation failures in ioc3_init_rings().
  20. * o Use prefetching for large packets. What is a good lower limit for
  21. * prefetching?
  22. * o We're probably allocating a bit too much memory.
  23. * o Use hardware checksums.
  24. * o Convert to using a IOC3 meta driver.
  25. * o Which PHYs might possibly be attached to the IOC3 in real live,
  26. * which workarounds are required for them? Do we ever have Lucent's?
  27. * o For the 2.5 branch kill the mii-tool ioctls.
  28. */
  29. #define IOC3_NAME "ioc3-eth"
  30. #define IOC3_VERSION "2.6.3-4"
  31. #include <linux/init.h>
  32. #include <linux/delay.h>
  33. #include <linux/kernel.h>
  34. #include <linux/mm.h>
  35. #include <linux/errno.h>
  36. #include <linux/module.h>
  37. #include <linux/pci.h>
  38. #include <linux/crc32.h>
  39. #include <linux/mii.h>
  40. #include <linux/in.h>
  41. #include <linux/ip.h>
  42. #include <linux/tcp.h>
  43. #include <linux/udp.h>
  44. #include <linux/dma-mapping.h>
  45. #ifdef CONFIG_SERIAL_8250
  46. #include <linux/serial_core.h>
  47. #include <linux/serial_8250.h>
  48. #endif
  49. #include <linux/netdevice.h>
  50. #include <linux/etherdevice.h>
  51. #include <linux/ethtool.h>
  52. #include <linux/skbuff.h>
  53. #include <net/ip.h>
  54. #include <asm/byteorder.h>
  55. #include <asm/checksum.h>
  56. #include <asm/io.h>
  57. #include <asm/pgtable.h>
  58. #include <asm/uaccess.h>
  59. #include <asm/sn/types.h>
  60. #include <asm/sn/sn0/addrs.h>
  61. #include <asm/sn/sn0/hubni.h>
  62. #include <asm/sn/sn0/hubio.h>
  63. #include <asm/sn/klconfig.h>
  64. #include <asm/sn/ioc3.h>
  65. #include <asm/sn/sn0/ip27.h>
  66. #include <asm/pci/bridge.h>
  67. /*
  68. * 64 RX buffers. This is tunable in the range of 16 <= x < 512. The
  69. * value must be a power of two.
  70. */
  71. #define RX_BUFFS 64
  72. #define ETCSR_FD ((17<<ETCSR_IPGR2_SHIFT) | (11<<ETCSR_IPGR1_SHIFT) | 21)
  73. #define ETCSR_HD ((21<<ETCSR_IPGR2_SHIFT) | (21<<ETCSR_IPGR1_SHIFT) | 21)
  74. /* Private per NIC data of the driver. */
  75. struct ioc3_private {
  76. struct ioc3 *regs;
  77. unsigned long *rxr; /* pointer to receiver ring */
  78. struct ioc3_etxd *txr;
  79. struct sk_buff *rx_skbs[512];
  80. struct sk_buff *tx_skbs[128];
  81. struct net_device_stats stats;
  82. int rx_ci; /* RX consumer index */
  83. int rx_pi; /* RX producer index */
  84. int tx_ci; /* TX consumer index */
  85. int tx_pi; /* TX producer index */
  86. int txqlen;
  87. u32 emcr, ehar_h, ehar_l;
  88. spinlock_t ioc3_lock;
  89. struct mii_if_info mii;
  90. struct pci_dev *pdev;
  91. /* Members used by autonegotiation */
  92. struct timer_list ioc3_timer;
  93. };
  94. static inline struct net_device *priv_netdev(struct ioc3_private *dev)
  95. {
  96. return (void *)dev - ((sizeof(struct net_device) + 31) & ~31);
  97. }
  98. static int ioc3_ioctl(struct net_device *dev, struct ifreq *rq, int cmd);
  99. static void ioc3_set_multicast_list(struct net_device *dev);
  100. static int ioc3_start_xmit(struct sk_buff *skb, struct net_device *dev);
  101. static void ioc3_timeout(struct net_device *dev);
  102. static inline unsigned int ioc3_hash(const unsigned char *addr);
  103. static inline void ioc3_stop(struct ioc3_private *ip);
  104. static void ioc3_init(struct net_device *dev);
  105. static const char ioc3_str[] = "IOC3 Ethernet";
  106. static const struct ethtool_ops ioc3_ethtool_ops;
  107. /* We use this to acquire receive skb's that we can DMA directly into. */
  108. #define IOC3_CACHELINE 128UL
  109. static inline unsigned long aligned_rx_skb_addr(unsigned long addr)
  110. {
  111. return (~addr + 1) & (IOC3_CACHELINE - 1UL);
  112. }
  113. static inline struct sk_buff * ioc3_alloc_skb(unsigned long length,
  114. unsigned int gfp_mask)
  115. {
  116. struct sk_buff *skb;
  117. skb = alloc_skb(length + IOC3_CACHELINE - 1, gfp_mask);
  118. if (likely(skb)) {
  119. int offset = aligned_rx_skb_addr((unsigned long) skb->data);
  120. if (offset)
  121. skb_reserve(skb, offset);
  122. }
  123. return skb;
  124. }
  125. static inline unsigned long ioc3_map(void *ptr, unsigned long vdev)
  126. {
  127. #ifdef CONFIG_SGI_IP27
  128. vdev <<= 57; /* Shift to PCI64_ATTR_VIRTUAL */
  129. return vdev | (0xaUL << PCI64_ATTR_TARG_SHFT) | PCI64_ATTR_PREF |
  130. ((unsigned long)ptr & TO_PHYS_MASK);
  131. #else
  132. return virt_to_bus(ptr);
  133. #endif
  134. }
  135. /* BEWARE: The IOC3 documentation documents the size of rx buffers as
  136. 1644 while it's actually 1664. This one was nasty to track down ... */
  137. #define RX_OFFSET 10
  138. #define RX_BUF_ALLOC_SIZE (1664 + RX_OFFSET + IOC3_CACHELINE)
  139. /* DMA barrier to separate cached and uncached accesses. */
  140. #define BARRIER() \
  141. __asm__("sync" ::: "memory")
  142. #define IOC3_SIZE 0x100000
  143. /*
  144. * IOC3 is a big endian device
  145. *
  146. * Unorthodox but makes the users of these macros more readable - the pointer
  147. * to the IOC3's memory mapped registers is expected as struct ioc3 * ioc3
  148. * in the environment.
  149. */
  150. #define ioc3_r_mcr() be32_to_cpu(ioc3->mcr)
  151. #define ioc3_w_mcr(v) do { ioc3->mcr = cpu_to_be32(v); } while (0)
  152. #define ioc3_w_gpcr_s(v) do { ioc3->gpcr_s = cpu_to_be32(v); } while (0)
  153. #define ioc3_r_emcr() be32_to_cpu(ioc3->emcr)
  154. #define ioc3_w_emcr(v) do { ioc3->emcr = cpu_to_be32(v); } while (0)
  155. #define ioc3_r_eisr() be32_to_cpu(ioc3->eisr)
  156. #define ioc3_w_eisr(v) do { ioc3->eisr = cpu_to_be32(v); } while (0)
  157. #define ioc3_r_eier() be32_to_cpu(ioc3->eier)
  158. #define ioc3_w_eier(v) do { ioc3->eier = cpu_to_be32(v); } while (0)
  159. #define ioc3_r_ercsr() be32_to_cpu(ioc3->ercsr)
  160. #define ioc3_w_ercsr(v) do { ioc3->ercsr = cpu_to_be32(v); } while (0)
  161. #define ioc3_r_erbr_h() be32_to_cpu(ioc3->erbr_h)
  162. #define ioc3_w_erbr_h(v) do { ioc3->erbr_h = cpu_to_be32(v); } while (0)
  163. #define ioc3_r_erbr_l() be32_to_cpu(ioc3->erbr_l)
  164. #define ioc3_w_erbr_l(v) do { ioc3->erbr_l = cpu_to_be32(v); } while (0)
  165. #define ioc3_r_erbar() be32_to_cpu(ioc3->erbar)
  166. #define ioc3_w_erbar(v) do { ioc3->erbar = cpu_to_be32(v); } while (0)
  167. #define ioc3_r_ercir() be32_to_cpu(ioc3->ercir)
  168. #define ioc3_w_ercir(v) do { ioc3->ercir = cpu_to_be32(v); } while (0)
  169. #define ioc3_r_erpir() be32_to_cpu(ioc3->erpir)
  170. #define ioc3_w_erpir(v) do { ioc3->erpir = cpu_to_be32(v); } while (0)
  171. #define ioc3_r_ertr() be32_to_cpu(ioc3->ertr)
  172. #define ioc3_w_ertr(v) do { ioc3->ertr = cpu_to_be32(v); } while (0)
  173. #define ioc3_r_etcsr() be32_to_cpu(ioc3->etcsr)
  174. #define ioc3_w_etcsr(v) do { ioc3->etcsr = cpu_to_be32(v); } while (0)
  175. #define ioc3_r_ersr() be32_to_cpu(ioc3->ersr)
  176. #define ioc3_w_ersr(v) do { ioc3->ersr = cpu_to_be32(v); } while (0)
  177. #define ioc3_r_etcdc() be32_to_cpu(ioc3->etcdc)
  178. #define ioc3_w_etcdc(v) do { ioc3->etcdc = cpu_to_be32(v); } while (0)
  179. #define ioc3_r_ebir() be32_to_cpu(ioc3->ebir)
  180. #define ioc3_w_ebir(v) do { ioc3->ebir = cpu_to_be32(v); } while (0)
  181. #define ioc3_r_etbr_h() be32_to_cpu(ioc3->etbr_h)
  182. #define ioc3_w_etbr_h(v) do { ioc3->etbr_h = cpu_to_be32(v); } while (0)
  183. #define ioc3_r_etbr_l() be32_to_cpu(ioc3->etbr_l)
  184. #define ioc3_w_etbr_l(v) do { ioc3->etbr_l = cpu_to_be32(v); } while (0)
  185. #define ioc3_r_etcir() be32_to_cpu(ioc3->etcir)
  186. #define ioc3_w_etcir(v) do { ioc3->etcir = cpu_to_be32(v); } while (0)
  187. #define ioc3_r_etpir() be32_to_cpu(ioc3->etpir)
  188. #define ioc3_w_etpir(v) do { ioc3->etpir = cpu_to_be32(v); } while (0)
  189. #define ioc3_r_emar_h() be32_to_cpu(ioc3->emar_h)
  190. #define ioc3_w_emar_h(v) do { ioc3->emar_h = cpu_to_be32(v); } while (0)
  191. #define ioc3_r_emar_l() be32_to_cpu(ioc3->emar_l)
  192. #define ioc3_w_emar_l(v) do { ioc3->emar_l = cpu_to_be32(v); } while (0)
  193. #define ioc3_r_ehar_h() be32_to_cpu(ioc3->ehar_h)
  194. #define ioc3_w_ehar_h(v) do { ioc3->ehar_h = cpu_to_be32(v); } while (0)
  195. #define ioc3_r_ehar_l() be32_to_cpu(ioc3->ehar_l)
  196. #define ioc3_w_ehar_l(v) do { ioc3->ehar_l = cpu_to_be32(v); } while (0)
  197. #define ioc3_r_micr() be32_to_cpu(ioc3->micr)
  198. #define ioc3_w_micr(v) do { ioc3->micr = cpu_to_be32(v); } while (0)
  199. #define ioc3_r_midr_r() be32_to_cpu(ioc3->midr_r)
  200. #define ioc3_w_midr_r(v) do { ioc3->midr_r = cpu_to_be32(v); } while (0)
  201. #define ioc3_r_midr_w() be32_to_cpu(ioc3->midr_w)
  202. #define ioc3_w_midr_w(v) do { ioc3->midr_w = cpu_to_be32(v); } while (0)
  203. static inline u32 mcr_pack(u32 pulse, u32 sample)
  204. {
  205. return (pulse << 10) | (sample << 2);
  206. }
  207. static int nic_wait(struct ioc3 *ioc3)
  208. {
  209. u32 mcr;
  210. do {
  211. mcr = ioc3_r_mcr();
  212. } while (!(mcr & 2));
  213. return mcr & 1;
  214. }
  215. static int nic_reset(struct ioc3 *ioc3)
  216. {
  217. int presence;
  218. ioc3_w_mcr(mcr_pack(500, 65));
  219. presence = nic_wait(ioc3);
  220. ioc3_w_mcr(mcr_pack(0, 500));
  221. nic_wait(ioc3);
  222. return presence;
  223. }
  224. static inline int nic_read_bit(struct ioc3 *ioc3)
  225. {
  226. int result;
  227. ioc3_w_mcr(mcr_pack(6, 13));
  228. result = nic_wait(ioc3);
  229. ioc3_w_mcr(mcr_pack(0, 100));
  230. nic_wait(ioc3);
  231. return result;
  232. }
  233. static inline void nic_write_bit(struct ioc3 *ioc3, int bit)
  234. {
  235. if (bit)
  236. ioc3_w_mcr(mcr_pack(6, 110));
  237. else
  238. ioc3_w_mcr(mcr_pack(80, 30));
  239. nic_wait(ioc3);
  240. }
  241. /*
  242. * Read a byte from an iButton device
  243. */
  244. static u32 nic_read_byte(struct ioc3 *ioc3)
  245. {
  246. u32 result = 0;
  247. int i;
  248. for (i = 0; i < 8; i++)
  249. result = (result >> 1) | (nic_read_bit(ioc3) << 7);
  250. return result;
  251. }
  252. /*
  253. * Write a byte to an iButton device
  254. */
  255. static void nic_write_byte(struct ioc3 *ioc3, int byte)
  256. {
  257. int i, bit;
  258. for (i = 8; i; i--) {
  259. bit = byte & 1;
  260. byte >>= 1;
  261. nic_write_bit(ioc3, bit);
  262. }
  263. }
  264. static u64 nic_find(struct ioc3 *ioc3, int *last)
  265. {
  266. int a, b, index, disc;
  267. u64 address = 0;
  268. nic_reset(ioc3);
  269. /* Search ROM. */
  270. nic_write_byte(ioc3, 0xf0);
  271. /* Algorithm from ``Book of iButton Standards''. */
  272. for (index = 0, disc = 0; index < 64; index++) {
  273. a = nic_read_bit(ioc3);
  274. b = nic_read_bit(ioc3);
  275. if (a && b) {
  276. printk("NIC search failed (not fatal).\n");
  277. *last = 0;
  278. return 0;
  279. }
  280. if (!a && !b) {
  281. if (index == *last) {
  282. address |= 1UL << index;
  283. } else if (index > *last) {
  284. address &= ~(1UL << index);
  285. disc = index;
  286. } else if ((address & (1UL << index)) == 0)
  287. disc = index;
  288. nic_write_bit(ioc3, address & (1UL << index));
  289. continue;
  290. } else {
  291. if (a)
  292. address |= 1UL << index;
  293. else
  294. address &= ~(1UL << index);
  295. nic_write_bit(ioc3, a);
  296. continue;
  297. }
  298. }
  299. *last = disc;
  300. return address;
  301. }
  302. static int nic_init(struct ioc3 *ioc3)
  303. {
  304. const char *type;
  305. u8 crc;
  306. u8 serial[6];
  307. int save = 0, i;
  308. type = "unknown";
  309. while (1) {
  310. u64 reg;
  311. reg = nic_find(ioc3, &save);
  312. switch (reg & 0xff) {
  313. case 0x91:
  314. type = "DS1981U";
  315. break;
  316. default:
  317. if (save == 0) {
  318. /* Let the caller try again. */
  319. return -1;
  320. }
  321. continue;
  322. }
  323. nic_reset(ioc3);
  324. /* Match ROM. */
  325. nic_write_byte(ioc3, 0x55);
  326. for (i = 0; i < 8; i++)
  327. nic_write_byte(ioc3, (reg >> (i << 3)) & 0xff);
  328. reg >>= 8; /* Shift out type. */
  329. for (i = 0; i < 6; i++) {
  330. serial[i] = reg & 0xff;
  331. reg >>= 8;
  332. }
  333. crc = reg & 0xff;
  334. break;
  335. }
  336. printk("Found %s NIC", type);
  337. if (type != "unknown") {
  338. printk (" registration number %02x:%02x:%02x:%02x:%02x:%02x,"
  339. " CRC %02x", serial[0], serial[1], serial[2],
  340. serial[3], serial[4], serial[5], crc);
  341. }
  342. printk(".\n");
  343. return 0;
  344. }
  345. /*
  346. * Read the NIC (Number-In-a-Can) device used to store the MAC address on
  347. * SN0 / SN00 nodeboards and PCI cards.
  348. */
  349. static void ioc3_get_eaddr_nic(struct ioc3_private *ip)
  350. {
  351. struct ioc3 *ioc3 = ip->regs;
  352. u8 nic[14];
  353. int tries = 2; /* There may be some problem with the battery? */
  354. int i;
  355. ioc3_w_gpcr_s(1 << 21);
  356. while (tries--) {
  357. if (!nic_init(ioc3))
  358. break;
  359. udelay(500);
  360. }
  361. if (tries < 0) {
  362. printk("Failed to read MAC address\n");
  363. return;
  364. }
  365. /* Read Memory. */
  366. nic_write_byte(ioc3, 0xf0);
  367. nic_write_byte(ioc3, 0x00);
  368. nic_write_byte(ioc3, 0x00);
  369. for (i = 13; i >= 0; i--)
  370. nic[i] = nic_read_byte(ioc3);
  371. for (i = 2; i < 8; i++)
  372. priv_netdev(ip)->dev_addr[i - 2] = nic[i];
  373. }
  374. /*
  375. * Ok, this is hosed by design. It's necessary to know what machine the
  376. * NIC is in in order to know how to read the NIC address. We also have
  377. * to know if it's a PCI card or a NIC in on the node board ...
  378. */
  379. static void ioc3_get_eaddr(struct ioc3_private *ip)
  380. {
  381. int i;
  382. ioc3_get_eaddr_nic(ip);
  383. printk("Ethernet address is ");
  384. for (i = 0; i < 6; i++) {
  385. printk("%02x", priv_netdev(ip)->dev_addr[i]);
  386. if (i < 5)
  387. printk(":");
  388. }
  389. printk(".\n");
  390. }
  391. static void __ioc3_set_mac_address(struct net_device *dev)
  392. {
  393. struct ioc3_private *ip = netdev_priv(dev);
  394. struct ioc3 *ioc3 = ip->regs;
  395. ioc3_w_emar_h((dev->dev_addr[5] << 8) | dev->dev_addr[4]);
  396. ioc3_w_emar_l((dev->dev_addr[3] << 24) | (dev->dev_addr[2] << 16) |
  397. (dev->dev_addr[1] << 8) | dev->dev_addr[0]);
  398. }
  399. static int ioc3_set_mac_address(struct net_device *dev, void *addr)
  400. {
  401. struct ioc3_private *ip = netdev_priv(dev);
  402. struct sockaddr *sa = addr;
  403. memcpy(dev->dev_addr, sa->sa_data, dev->addr_len);
  404. spin_lock_irq(&ip->ioc3_lock);
  405. __ioc3_set_mac_address(dev);
  406. spin_unlock_irq(&ip->ioc3_lock);
  407. return 0;
  408. }
  409. /*
  410. * Caller must hold the ioc3_lock ever for MII readers. This is also
  411. * used to protect the transmitter side but it's low contention.
  412. */
  413. static int ioc3_mdio_read(struct net_device *dev, int phy, int reg)
  414. {
  415. struct ioc3_private *ip = netdev_priv(dev);
  416. struct ioc3 *ioc3 = ip->regs;
  417. while (ioc3_r_micr() & MICR_BUSY);
  418. ioc3_w_micr((phy << MICR_PHYADDR_SHIFT) | reg | MICR_READTRIG);
  419. while (ioc3_r_micr() & MICR_BUSY);
  420. return ioc3_r_midr_r() & MIDR_DATA_MASK;
  421. }
  422. static void ioc3_mdio_write(struct net_device *dev, int phy, int reg, int data)
  423. {
  424. struct ioc3_private *ip = netdev_priv(dev);
  425. struct ioc3 *ioc3 = ip->regs;
  426. while (ioc3_r_micr() & MICR_BUSY);
  427. ioc3_w_midr_w(data);
  428. ioc3_w_micr((phy << MICR_PHYADDR_SHIFT) | reg);
  429. while (ioc3_r_micr() & MICR_BUSY);
  430. }
  431. static int ioc3_mii_init(struct ioc3_private *ip);
  432. static struct net_device_stats *ioc3_get_stats(struct net_device *dev)
  433. {
  434. struct ioc3_private *ip = netdev_priv(dev);
  435. struct ioc3 *ioc3 = ip->regs;
  436. ip->stats.collisions += (ioc3_r_etcdc() & ETCDC_COLLCNT_MASK);
  437. return &ip->stats;
  438. }
  439. #ifdef CONFIG_SGI_IOC3_ETH_HW_RX_CSUM
  440. static void ioc3_tcpudp_checksum(struct sk_buff *skb, uint32_t hwsum, int len)
  441. {
  442. struct ethhdr *eh = eth_hdr(skb);
  443. uint32_t csum, ehsum;
  444. unsigned int proto;
  445. struct iphdr *ih;
  446. uint16_t *ew;
  447. unsigned char *cp;
  448. /*
  449. * Did hardware handle the checksum at all? The cases we can handle
  450. * are:
  451. *
  452. * - TCP and UDP checksums of IPv4 only.
  453. * - IPv6 would be doable but we keep that for later ...
  454. * - Only unfragmented packets. Did somebody already tell you
  455. * fragmentation is evil?
  456. * - don't care about packet size. Worst case when processing a
  457. * malformed packet we'll try to access the packet at ip header +
  458. * 64 bytes which is still inside the skb. Even in the unlikely
  459. * case where the checksum is right the higher layers will still
  460. * drop the packet as appropriate.
  461. */
  462. if (eh->h_proto != ntohs(ETH_P_IP))
  463. return;
  464. ih = (struct iphdr *) ((char *)eh + ETH_HLEN);
  465. if (ih->frag_off & htons(IP_MF | IP_OFFSET))
  466. return;
  467. proto = ih->protocol;
  468. if (proto != IPPROTO_TCP && proto != IPPROTO_UDP)
  469. return;
  470. /* Same as tx - compute csum of pseudo header */
  471. csum = hwsum +
  472. (ih->tot_len - (ih->ihl << 2)) +
  473. htons((uint16_t)ih->protocol) +
  474. (ih->saddr >> 16) + (ih->saddr & 0xffff) +
  475. (ih->daddr >> 16) + (ih->daddr & 0xffff);
  476. /* Sum up ethernet dest addr, src addr and protocol */
  477. ew = (uint16_t *) eh;
  478. ehsum = ew[0] + ew[1] + ew[2] + ew[3] + ew[4] + ew[5] + ew[6];
  479. ehsum = (ehsum & 0xffff) + (ehsum >> 16);
  480. ehsum = (ehsum & 0xffff) + (ehsum >> 16);
  481. csum += 0xffff ^ ehsum;
  482. /* In the next step we also subtract the 1's complement
  483. checksum of the trailing ethernet CRC. */
  484. cp = (char *)eh + len; /* points at trailing CRC */
  485. if (len & 1) {
  486. csum += 0xffff ^ (uint16_t) ((cp[1] << 8) | cp[0]);
  487. csum += 0xffff ^ (uint16_t) ((cp[3] << 8) | cp[2]);
  488. } else {
  489. csum += 0xffff ^ (uint16_t) ((cp[0] << 8) | cp[1]);
  490. csum += 0xffff ^ (uint16_t) ((cp[2] << 8) | cp[3]);
  491. }
  492. csum = (csum & 0xffff) + (csum >> 16);
  493. csum = (csum & 0xffff) + (csum >> 16);
  494. if (csum == 0xffff)
  495. skb->ip_summed = CHECKSUM_UNNECESSARY;
  496. }
  497. #endif /* CONFIG_SGI_IOC3_ETH_HW_RX_CSUM */
  498. static inline void ioc3_rx(struct ioc3_private *ip)
  499. {
  500. struct sk_buff *skb, *new_skb;
  501. struct ioc3 *ioc3 = ip->regs;
  502. int rx_entry, n_entry, len;
  503. struct ioc3_erxbuf *rxb;
  504. unsigned long *rxr;
  505. u32 w0, err;
  506. rxr = (unsigned long *) ip->rxr; /* Ring base */
  507. rx_entry = ip->rx_ci; /* RX consume index */
  508. n_entry = ip->rx_pi;
  509. skb = ip->rx_skbs[rx_entry];
  510. rxb = (struct ioc3_erxbuf *) (skb->data - RX_OFFSET);
  511. w0 = be32_to_cpu(rxb->w0);
  512. while (w0 & ERXBUF_V) {
  513. err = be32_to_cpu(rxb->err); /* It's valid ... */
  514. if (err & ERXBUF_GOODPKT) {
  515. len = ((w0 >> ERXBUF_BYTECNT_SHIFT) & 0x7ff) - 4;
  516. skb_trim(skb, len);
  517. skb->protocol = eth_type_trans(skb, priv_netdev(ip));
  518. new_skb = ioc3_alloc_skb(RX_BUF_ALLOC_SIZE, GFP_ATOMIC);
  519. if (!new_skb) {
  520. /* Ouch, drop packet and just recycle packet
  521. to keep the ring filled. */
  522. ip->stats.rx_dropped++;
  523. new_skb = skb;
  524. goto next;
  525. }
  526. #ifdef CONFIG_SGI_IOC3_ETH_HW_RX_CSUM
  527. ioc3_tcpudp_checksum(skb, w0 & ERXBUF_IPCKSUM_MASK,len);
  528. #endif
  529. netif_rx(skb);
  530. ip->rx_skbs[rx_entry] = NULL; /* Poison */
  531. new_skb->dev = priv_netdev(ip);
  532. /* Because we reserve afterwards. */
  533. skb_put(new_skb, (1664 + RX_OFFSET));
  534. rxb = (struct ioc3_erxbuf *) new_skb->data;
  535. skb_reserve(new_skb, RX_OFFSET);
  536. priv_netdev(ip)->last_rx = jiffies;
  537. ip->stats.rx_packets++; /* Statistics */
  538. ip->stats.rx_bytes += len;
  539. } else {
  540. /* The frame is invalid and the skb never
  541. reached the network layer so we can just
  542. recycle it. */
  543. new_skb = skb;
  544. ip->stats.rx_errors++;
  545. }
  546. if (err & ERXBUF_CRCERR) /* Statistics */
  547. ip->stats.rx_crc_errors++;
  548. if (err & ERXBUF_FRAMERR)
  549. ip->stats.rx_frame_errors++;
  550. next:
  551. ip->rx_skbs[n_entry] = new_skb;
  552. rxr[n_entry] = cpu_to_be64(ioc3_map(rxb, 1));
  553. rxb->w0 = 0; /* Clear valid flag */
  554. n_entry = (n_entry + 1) & 511; /* Update erpir */
  555. /* Now go on to the next ring entry. */
  556. rx_entry = (rx_entry + 1) & 511;
  557. skb = ip->rx_skbs[rx_entry];
  558. rxb = (struct ioc3_erxbuf *) (skb->data - RX_OFFSET);
  559. w0 = be32_to_cpu(rxb->w0);
  560. }
  561. ioc3_w_erpir((n_entry << 3) | ERPIR_ARM);
  562. ip->rx_pi = n_entry;
  563. ip->rx_ci = rx_entry;
  564. }
  565. static inline void ioc3_tx(struct ioc3_private *ip)
  566. {
  567. unsigned long packets, bytes;
  568. struct ioc3 *ioc3 = ip->regs;
  569. int tx_entry, o_entry;
  570. struct sk_buff *skb;
  571. u32 etcir;
  572. spin_lock(&ip->ioc3_lock);
  573. etcir = ioc3_r_etcir();
  574. tx_entry = (etcir >> 7) & 127;
  575. o_entry = ip->tx_ci;
  576. packets = 0;
  577. bytes = 0;
  578. while (o_entry != tx_entry) {
  579. packets++;
  580. skb = ip->tx_skbs[o_entry];
  581. bytes += skb->len;
  582. dev_kfree_skb_irq(skb);
  583. ip->tx_skbs[o_entry] = NULL;
  584. o_entry = (o_entry + 1) & 127; /* Next */
  585. etcir = ioc3_r_etcir(); /* More pkts sent? */
  586. tx_entry = (etcir >> 7) & 127;
  587. }
  588. ip->stats.tx_packets += packets;
  589. ip->stats.tx_bytes += bytes;
  590. ip->txqlen -= packets;
  591. if (ip->txqlen < 128)
  592. netif_wake_queue(priv_netdev(ip));
  593. ip->tx_ci = o_entry;
  594. spin_unlock(&ip->ioc3_lock);
  595. }
  596. /*
  597. * Deal with fatal IOC3 errors. This condition might be caused by a hard or
  598. * software problems, so we should try to recover
  599. * more gracefully if this ever happens. In theory we might be flooded
  600. * with such error interrupts if something really goes wrong, so we might
  601. * also consider to take the interface down.
  602. */
  603. static void ioc3_error(struct ioc3_private *ip, u32 eisr)
  604. {
  605. struct net_device *dev = priv_netdev(ip);
  606. unsigned char *iface = dev->name;
  607. spin_lock(&ip->ioc3_lock);
  608. if (eisr & EISR_RXOFLO)
  609. printk(KERN_ERR "%s: RX overflow.\n", iface);
  610. if (eisr & EISR_RXBUFOFLO)
  611. printk(KERN_ERR "%s: RX buffer overflow.\n", iface);
  612. if (eisr & EISR_RXMEMERR)
  613. printk(KERN_ERR "%s: RX PCI error.\n", iface);
  614. if (eisr & EISR_RXPARERR)
  615. printk(KERN_ERR "%s: RX SSRAM parity error.\n", iface);
  616. if (eisr & EISR_TXBUFUFLO)
  617. printk(KERN_ERR "%s: TX buffer underflow.\n", iface);
  618. if (eisr & EISR_TXMEMERR)
  619. printk(KERN_ERR "%s: TX PCI error.\n", iface);
  620. ioc3_stop(ip);
  621. ioc3_init(dev);
  622. ioc3_mii_init(ip);
  623. netif_wake_queue(dev);
  624. spin_unlock(&ip->ioc3_lock);
  625. }
  626. /* The interrupt handler does all of the Rx thread work and cleans up
  627. after the Tx thread. */
  628. static irqreturn_t ioc3_interrupt(int irq, void *_dev)
  629. {
  630. struct net_device *dev = (struct net_device *)_dev;
  631. struct ioc3_private *ip = netdev_priv(dev);
  632. struct ioc3 *ioc3 = ip->regs;
  633. const u32 enabled = EISR_RXTIMERINT | EISR_RXOFLO | EISR_RXBUFOFLO |
  634. EISR_RXMEMERR | EISR_RXPARERR | EISR_TXBUFUFLO |
  635. EISR_TXEXPLICIT | EISR_TXMEMERR;
  636. u32 eisr;
  637. eisr = ioc3_r_eisr() & enabled;
  638. ioc3_w_eisr(eisr);
  639. (void) ioc3_r_eisr(); /* Flush */
  640. if (eisr & (EISR_RXOFLO | EISR_RXBUFOFLO | EISR_RXMEMERR |
  641. EISR_RXPARERR | EISR_TXBUFUFLO | EISR_TXMEMERR))
  642. ioc3_error(ip, eisr);
  643. if (eisr & EISR_RXTIMERINT)
  644. ioc3_rx(ip);
  645. if (eisr & EISR_TXEXPLICIT)
  646. ioc3_tx(ip);
  647. return IRQ_HANDLED;
  648. }
  649. static inline void ioc3_setup_duplex(struct ioc3_private *ip)
  650. {
  651. struct ioc3 *ioc3 = ip->regs;
  652. if (ip->mii.full_duplex) {
  653. ioc3_w_etcsr(ETCSR_FD);
  654. ip->emcr |= EMCR_DUPLEX;
  655. } else {
  656. ioc3_w_etcsr(ETCSR_HD);
  657. ip->emcr &= ~EMCR_DUPLEX;
  658. }
  659. ioc3_w_emcr(ip->emcr);
  660. }
  661. static void ioc3_timer(unsigned long data)
  662. {
  663. struct ioc3_private *ip = (struct ioc3_private *) data;
  664. /* Print the link status if it has changed */
  665. mii_check_media(&ip->mii, 1, 0);
  666. ioc3_setup_duplex(ip);
  667. ip->ioc3_timer.expires = jiffies + ((12 * HZ)/10); /* 1.2s */
  668. add_timer(&ip->ioc3_timer);
  669. }
  670. /*
  671. * Try to find a PHY. There is no apparent relation between the MII addresses
  672. * in the SGI documentation and what we find in reality, so we simply probe
  673. * for the PHY. It seems IOC3 PHYs usually live on address 31. One of my
  674. * onboard IOC3s has the special oddity that probing doesn't seem to find it
  675. * yet the interface seems to work fine, so if probing fails we for now will
  676. * simply default to PHY 31 instead of bailing out.
  677. */
  678. static int ioc3_mii_init(struct ioc3_private *ip)
  679. {
  680. struct net_device *dev = priv_netdev(ip);
  681. int i, found = 0, res = 0;
  682. int ioc3_phy_workaround = 1;
  683. u16 word;
  684. for (i = 0; i < 32; i++) {
  685. word = ioc3_mdio_read(dev, i, MII_PHYSID1);
  686. if (word != 0xffff && word != 0x0000) {
  687. found = 1;
  688. break; /* Found a PHY */
  689. }
  690. }
  691. if (!found) {
  692. if (ioc3_phy_workaround)
  693. i = 31;
  694. else {
  695. ip->mii.phy_id = -1;
  696. res = -ENODEV;
  697. goto out;
  698. }
  699. }
  700. ip->mii.phy_id = i;
  701. ip->ioc3_timer.expires = jiffies + (12 * HZ)/10; /* 1.2 sec. */
  702. ip->ioc3_timer.data = (unsigned long) ip;
  703. ip->ioc3_timer.function = &ioc3_timer;
  704. add_timer(&ip->ioc3_timer);
  705. out:
  706. return res;
  707. }
  708. static inline void ioc3_clean_rx_ring(struct ioc3_private *ip)
  709. {
  710. struct sk_buff *skb;
  711. int i;
  712. for (i = ip->rx_ci; i & 15; i++) {
  713. ip->rx_skbs[ip->rx_pi] = ip->rx_skbs[ip->rx_ci];
  714. ip->rxr[ip->rx_pi++] = ip->rxr[ip->rx_ci++];
  715. }
  716. ip->rx_pi &= 511;
  717. ip->rx_ci &= 511;
  718. for (i = ip->rx_ci; i != ip->rx_pi; i = (i+1) & 511) {
  719. struct ioc3_erxbuf *rxb;
  720. skb = ip->rx_skbs[i];
  721. rxb = (struct ioc3_erxbuf *) (skb->data - RX_OFFSET);
  722. rxb->w0 = 0;
  723. }
  724. }
  725. static inline void ioc3_clean_tx_ring(struct ioc3_private *ip)
  726. {
  727. struct sk_buff *skb;
  728. int i;
  729. for (i=0; i < 128; i++) {
  730. skb = ip->tx_skbs[i];
  731. if (skb) {
  732. ip->tx_skbs[i] = NULL;
  733. dev_kfree_skb_any(skb);
  734. }
  735. ip->txr[i].cmd = 0;
  736. }
  737. ip->tx_pi = 0;
  738. ip->tx_ci = 0;
  739. }
  740. static void ioc3_free_rings(struct ioc3_private *ip)
  741. {
  742. struct sk_buff *skb;
  743. int rx_entry, n_entry;
  744. if (ip->txr) {
  745. ioc3_clean_tx_ring(ip);
  746. free_pages((unsigned long)ip->txr, 2);
  747. ip->txr = NULL;
  748. }
  749. if (ip->rxr) {
  750. n_entry = ip->rx_ci;
  751. rx_entry = ip->rx_pi;
  752. while (n_entry != rx_entry) {
  753. skb = ip->rx_skbs[n_entry];
  754. if (skb)
  755. dev_kfree_skb_any(skb);
  756. n_entry = (n_entry + 1) & 511;
  757. }
  758. free_page((unsigned long)ip->rxr);
  759. ip->rxr = NULL;
  760. }
  761. }
  762. static void ioc3_alloc_rings(struct net_device *dev)
  763. {
  764. struct ioc3_private *ip = netdev_priv(dev);
  765. struct ioc3_erxbuf *rxb;
  766. unsigned long *rxr;
  767. int i;
  768. if (ip->rxr == NULL) {
  769. /* Allocate and initialize rx ring. 4kb = 512 entries */
  770. ip->rxr = (unsigned long *) get_zeroed_page(GFP_ATOMIC);
  771. rxr = (unsigned long *) ip->rxr;
  772. if (!rxr)
  773. printk("ioc3_alloc_rings(): get_zeroed_page() failed!\n");
  774. /* Now the rx buffers. The RX ring may be larger but
  775. we only allocate 16 buffers for now. Need to tune
  776. this for performance and memory later. */
  777. for (i = 0; i < RX_BUFFS; i++) {
  778. struct sk_buff *skb;
  779. skb = ioc3_alloc_skb(RX_BUF_ALLOC_SIZE, GFP_ATOMIC);
  780. if (!skb) {
  781. show_free_areas();
  782. continue;
  783. }
  784. ip->rx_skbs[i] = skb;
  785. skb->dev = dev;
  786. /* Because we reserve afterwards. */
  787. skb_put(skb, (1664 + RX_OFFSET));
  788. rxb = (struct ioc3_erxbuf *) skb->data;
  789. rxr[i] = cpu_to_be64(ioc3_map(rxb, 1));
  790. skb_reserve(skb, RX_OFFSET);
  791. }
  792. ip->rx_ci = 0;
  793. ip->rx_pi = RX_BUFFS;
  794. }
  795. if (ip->txr == NULL) {
  796. /* Allocate and initialize tx rings. 16kb = 128 bufs. */
  797. ip->txr = (struct ioc3_etxd *)__get_free_pages(GFP_KERNEL, 2);
  798. if (!ip->txr)
  799. printk("ioc3_alloc_rings(): __get_free_pages() failed!\n");
  800. ip->tx_pi = 0;
  801. ip->tx_ci = 0;
  802. }
  803. }
  804. static void ioc3_init_rings(struct net_device *dev)
  805. {
  806. struct ioc3_private *ip = netdev_priv(dev);
  807. struct ioc3 *ioc3 = ip->regs;
  808. unsigned long ring;
  809. ioc3_free_rings(ip);
  810. ioc3_alloc_rings(dev);
  811. ioc3_clean_rx_ring(ip);
  812. ioc3_clean_tx_ring(ip);
  813. /* Now the rx ring base, consume & produce registers. */
  814. ring = ioc3_map(ip->rxr, 0);
  815. ioc3_w_erbr_h(ring >> 32);
  816. ioc3_w_erbr_l(ring & 0xffffffff);
  817. ioc3_w_ercir(ip->rx_ci << 3);
  818. ioc3_w_erpir((ip->rx_pi << 3) | ERPIR_ARM);
  819. ring = ioc3_map(ip->txr, 0);
  820. ip->txqlen = 0; /* nothing queued */
  821. /* Now the tx ring base, consume & produce registers. */
  822. ioc3_w_etbr_h(ring >> 32);
  823. ioc3_w_etbr_l(ring & 0xffffffff);
  824. ioc3_w_etpir(ip->tx_pi << 7);
  825. ioc3_w_etcir(ip->tx_ci << 7);
  826. (void) ioc3_r_etcir(); /* Flush */
  827. }
  828. static inline void ioc3_ssram_disc(struct ioc3_private *ip)
  829. {
  830. struct ioc3 *ioc3 = ip->regs;
  831. volatile u32 *ssram0 = &ioc3->ssram[0x0000];
  832. volatile u32 *ssram1 = &ioc3->ssram[0x4000];
  833. unsigned int pattern = 0x5555;
  834. /* Assume the larger size SSRAM and enable parity checking */
  835. ioc3_w_emcr(ioc3_r_emcr() | (EMCR_BUFSIZ | EMCR_RAMPAR));
  836. *ssram0 = pattern;
  837. *ssram1 = ~pattern & IOC3_SSRAM_DM;
  838. if ((*ssram0 & IOC3_SSRAM_DM) != pattern ||
  839. (*ssram1 & IOC3_SSRAM_DM) != (~pattern & IOC3_SSRAM_DM)) {
  840. /* set ssram size to 64 KB */
  841. ip->emcr = EMCR_RAMPAR;
  842. ioc3_w_emcr(ioc3_r_emcr() & ~EMCR_BUFSIZ);
  843. } else
  844. ip->emcr = EMCR_BUFSIZ | EMCR_RAMPAR;
  845. }
  846. static void ioc3_init(struct net_device *dev)
  847. {
  848. struct ioc3_private *ip = netdev_priv(dev);
  849. struct ioc3 *ioc3 = ip->regs;
  850. del_timer_sync(&ip->ioc3_timer); /* Kill if running */
  851. ioc3_w_emcr(EMCR_RST); /* Reset */
  852. (void) ioc3_r_emcr(); /* Flush WB */
  853. udelay(4); /* Give it time ... */
  854. ioc3_w_emcr(0);
  855. (void) ioc3_r_emcr();
  856. /* Misc registers */
  857. #ifdef CONFIG_SGI_IP27
  858. ioc3_w_erbar(PCI64_ATTR_BAR >> 32); /* Barrier on last store */
  859. #else
  860. ioc3_w_erbar(0); /* Let PCI API get it right */
  861. #endif
  862. (void) ioc3_r_etcdc(); /* Clear on read */
  863. ioc3_w_ercsr(15); /* RX low watermark */
  864. ioc3_w_ertr(0); /* Interrupt immediately */
  865. __ioc3_set_mac_address(dev);
  866. ioc3_w_ehar_h(ip->ehar_h);
  867. ioc3_w_ehar_l(ip->ehar_l);
  868. ioc3_w_ersr(42); /* XXX should be random */
  869. ioc3_init_rings(dev);
  870. ip->emcr |= ((RX_OFFSET / 2) << EMCR_RXOFF_SHIFT) | EMCR_TXDMAEN |
  871. EMCR_TXEN | EMCR_RXDMAEN | EMCR_RXEN | EMCR_PADEN;
  872. ioc3_w_emcr(ip->emcr);
  873. ioc3_w_eier(EISR_RXTIMERINT | EISR_RXOFLO | EISR_RXBUFOFLO |
  874. EISR_RXMEMERR | EISR_RXPARERR | EISR_TXBUFUFLO |
  875. EISR_TXEXPLICIT | EISR_TXMEMERR);
  876. (void) ioc3_r_eier();
  877. }
  878. static inline void ioc3_stop(struct ioc3_private *ip)
  879. {
  880. struct ioc3 *ioc3 = ip->regs;
  881. ioc3_w_emcr(0); /* Shutup */
  882. ioc3_w_eier(0); /* Disable interrupts */
  883. (void) ioc3_r_eier(); /* Flush */
  884. }
  885. static int ioc3_open(struct net_device *dev)
  886. {
  887. struct ioc3_private *ip = netdev_priv(dev);
  888. if (request_irq(dev->irq, ioc3_interrupt, IRQF_SHARED, ioc3_str, dev)) {
  889. printk(KERN_ERR "%s: Can't get irq %d\n", dev->name, dev->irq);
  890. return -EAGAIN;
  891. }
  892. ip->ehar_h = 0;
  893. ip->ehar_l = 0;
  894. ioc3_init(dev);
  895. netif_start_queue(dev);
  896. return 0;
  897. }
  898. static int ioc3_close(struct net_device *dev)
  899. {
  900. struct ioc3_private *ip = netdev_priv(dev);
  901. del_timer_sync(&ip->ioc3_timer);
  902. netif_stop_queue(dev);
  903. ioc3_stop(ip);
  904. free_irq(dev->irq, dev);
  905. ioc3_free_rings(ip);
  906. return 0;
  907. }
  908. /*
  909. * MENET cards have four IOC3 chips, which are attached to two sets of
  910. * PCI slot resources each: the primary connections are on slots
  911. * 0..3 and the secondaries are on 4..7
  912. *
  913. * All four ethernets are brought out to connectors; six serial ports
  914. * (a pair from each of the first three IOC3s) are brought out to
  915. * MiniDINs; all other subdevices are left swinging in the wind, leave
  916. * them disabled.
  917. */
  918. static inline int ioc3_is_menet(struct pci_dev *pdev)
  919. {
  920. struct pci_dev *dev;
  921. return pdev->bus->parent == NULL
  922. && (dev = pci_find_slot(pdev->bus->number, PCI_DEVFN(0, 0)))
  923. && dev->vendor == PCI_VENDOR_ID_SGI
  924. && dev->device == PCI_DEVICE_ID_SGI_IOC3
  925. && (dev = pci_find_slot(pdev->bus->number, PCI_DEVFN(1, 0)))
  926. && dev->vendor == PCI_VENDOR_ID_SGI
  927. && dev->device == PCI_DEVICE_ID_SGI_IOC3
  928. && (dev = pci_find_slot(pdev->bus->number, PCI_DEVFN(2, 0)))
  929. && dev->vendor == PCI_VENDOR_ID_SGI
  930. && dev->device == PCI_DEVICE_ID_SGI_IOC3;
  931. }
  932. #ifdef CONFIG_SERIAL_8250
  933. /*
  934. * Note about serial ports and consoles:
  935. * For console output, everyone uses the IOC3 UARTA (offset 0x178)
  936. * connected to the master node (look in ip27_setup_console() and
  937. * ip27prom_console_write()).
  938. *
  939. * For serial (/dev/ttyS0 etc), we can not have hardcoded serial port
  940. * addresses on a partitioned machine. Since we currently use the ioc3
  941. * serial ports, we use dynamic serial port discovery that the serial.c
  942. * driver uses for pci/pnp ports (there is an entry for the SGI ioc3
  943. * boards in pci_boards[]). Unfortunately, UARTA's pio address is greater
  944. * than UARTB's, although UARTA on o200s has traditionally been known as
  945. * port 0. So, we just use one serial port from each ioc3 (since the
  946. * serial driver adds addresses to get to higher ports).
  947. *
  948. * The first one to do a register_console becomes the preferred console
  949. * (if there is no kernel command line console= directive). /dev/console
  950. * (ie 5, 1) is then "aliased" into the device number returned by the
  951. * "device" routine referred to in this console structure
  952. * (ip27prom_console_dev).
  953. *
  954. * Also look in ip27-pci.c:pci_fixup_ioc3() for some comments on working
  955. * around ioc3 oddities in this respect.
  956. *
  957. * The IOC3 serials use a 22MHz clock rate with an additional divider by 3.
  958. */
  959. static void __devinit ioc3_serial_probe(struct pci_dev *pdev, struct ioc3 *ioc3)
  960. {
  961. struct uart_port port;
  962. /*
  963. * We need to recognice and treat the fourth MENET serial as it
  964. * does not have an SuperIO chip attached to it, therefore attempting
  965. * to access it will result in bus errors. We call something an
  966. * MENET if PCI slot 0, 1, 2 and 3 of a master PCI bus all have an IOC3
  967. * in it. This is paranoid but we want to avoid blowing up on a
  968. * showhorn PCI box that happens to have 4 IOC3 cards in it so it's
  969. * not paranoid enough ...
  970. */
  971. if (ioc3_is_menet(pdev) && PCI_SLOT(pdev->devfn) == 3)
  972. return;
  973. /*
  974. * Register to interrupt zero because we share the interrupt with
  975. * the serial driver which we don't properly support yet.
  976. *
  977. * Can't use UPF_IOREMAP as the whole of IOC3 resources have already
  978. * been registered.
  979. */
  980. memset(&port, 0, sizeof(port));
  981. port.irq = 0;
  982. port.flags = UPF_SKIP_TEST | UPF_BOOT_AUTOCONF;
  983. port.iotype = UPIO_MEM;
  984. port.regshift = 0;
  985. port.uartclk = 22000000 / 3;
  986. port.membase = (unsigned char *) &ioc3->sregs.uarta;
  987. serial8250_register_port(&port);
  988. port.membase = (unsigned char *) &ioc3->sregs.uartb;
  989. serial8250_register_port(&port);
  990. }
  991. #endif
  992. static int ioc3_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  993. {
  994. unsigned int sw_physid1, sw_physid2;
  995. struct net_device *dev = NULL;
  996. struct ioc3_private *ip;
  997. struct ioc3 *ioc3;
  998. unsigned long ioc3_base, ioc3_size;
  999. u32 vendor, model, rev;
  1000. int err, pci_using_dac;
  1001. /* Configure DMA attributes. */
  1002. err = pci_set_dma_mask(pdev, DMA_64BIT_MASK);
  1003. if (!err) {
  1004. pci_using_dac = 1;
  1005. err = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
  1006. if (err < 0) {
  1007. printk(KERN_ERR "%s: Unable to obtain 64 bit DMA "
  1008. "for consistent allocations\n", pci_name(pdev));
  1009. goto out;
  1010. }
  1011. } else {
  1012. err = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
  1013. if (err) {
  1014. printk(KERN_ERR "%s: No usable DMA configuration, "
  1015. "aborting.\n", pci_name(pdev));
  1016. goto out;
  1017. }
  1018. pci_using_dac = 0;
  1019. }
  1020. if (pci_enable_device(pdev))
  1021. return -ENODEV;
  1022. dev = alloc_etherdev(sizeof(struct ioc3_private));
  1023. if (!dev) {
  1024. err = -ENOMEM;
  1025. goto out_disable;
  1026. }
  1027. if (pci_using_dac)
  1028. dev->features |= NETIF_F_HIGHDMA;
  1029. err = pci_request_regions(pdev, "ioc3");
  1030. if (err)
  1031. goto out_free;
  1032. SET_MODULE_OWNER(dev);
  1033. SET_NETDEV_DEV(dev, &pdev->dev);
  1034. ip = netdev_priv(dev);
  1035. dev->irq = pdev->irq;
  1036. ioc3_base = pci_resource_start(pdev, 0);
  1037. ioc3_size = pci_resource_len(pdev, 0);
  1038. ioc3 = (struct ioc3 *) ioremap(ioc3_base, ioc3_size);
  1039. if (!ioc3) {
  1040. printk(KERN_CRIT "ioc3eth(%s): ioremap failed, goodbye.\n",
  1041. pci_name(pdev));
  1042. err = -ENOMEM;
  1043. goto out_res;
  1044. }
  1045. ip->regs = ioc3;
  1046. #ifdef CONFIG_SERIAL_8250
  1047. ioc3_serial_probe(pdev, ioc3);
  1048. #endif
  1049. spin_lock_init(&ip->ioc3_lock);
  1050. init_timer(&ip->ioc3_timer);
  1051. ioc3_stop(ip);
  1052. ioc3_init(dev);
  1053. ip->pdev = pdev;
  1054. ip->mii.phy_id_mask = 0x1f;
  1055. ip->mii.reg_num_mask = 0x1f;
  1056. ip->mii.dev = dev;
  1057. ip->mii.mdio_read = ioc3_mdio_read;
  1058. ip->mii.mdio_write = ioc3_mdio_write;
  1059. ioc3_mii_init(ip);
  1060. if (ip->mii.phy_id == -1) {
  1061. printk(KERN_CRIT "ioc3-eth(%s): Didn't find a PHY, goodbye.\n",
  1062. pci_name(pdev));
  1063. err = -ENODEV;
  1064. goto out_stop;
  1065. }
  1066. ioc3_ssram_disc(ip);
  1067. ioc3_get_eaddr(ip);
  1068. /* The IOC3-specific entries in the device structure. */
  1069. dev->open = ioc3_open;
  1070. dev->hard_start_xmit = ioc3_start_xmit;
  1071. dev->tx_timeout = ioc3_timeout;
  1072. dev->watchdog_timeo = 5 * HZ;
  1073. dev->stop = ioc3_close;
  1074. dev->get_stats = ioc3_get_stats;
  1075. dev->do_ioctl = ioc3_ioctl;
  1076. dev->set_multicast_list = ioc3_set_multicast_list;
  1077. dev->set_mac_address = ioc3_set_mac_address;
  1078. dev->ethtool_ops = &ioc3_ethtool_ops;
  1079. #ifdef CONFIG_SGI_IOC3_ETH_HW_TX_CSUM
  1080. dev->features = NETIF_F_IP_CSUM;
  1081. #endif
  1082. sw_physid1 = ioc3_mdio_read(dev, ip->mii.phy_id, MII_PHYSID1);
  1083. sw_physid2 = ioc3_mdio_read(dev, ip->mii.phy_id, MII_PHYSID2);
  1084. err = register_netdev(dev);
  1085. if (err)
  1086. goto out_stop;
  1087. mii_check_media(&ip->mii, 1, 1);
  1088. ioc3_setup_duplex(ip);
  1089. vendor = (sw_physid1 << 12) | (sw_physid2 >> 4);
  1090. model = (sw_physid2 >> 4) & 0x3f;
  1091. rev = sw_physid2 & 0xf;
  1092. printk(KERN_INFO "%s: Using PHY %d, vendor 0x%x, model %d, "
  1093. "rev %d.\n", dev->name, ip->mii.phy_id, vendor, model, rev);
  1094. printk(KERN_INFO "%s: IOC3 SSRAM has %d kbyte.\n", dev->name,
  1095. ip->emcr & EMCR_BUFSIZ ? 128 : 64);
  1096. return 0;
  1097. out_stop:
  1098. ioc3_stop(ip);
  1099. ioc3_free_rings(ip);
  1100. out_res:
  1101. pci_release_regions(pdev);
  1102. out_free:
  1103. free_netdev(dev);
  1104. out_disable:
  1105. /*
  1106. * We should call pci_disable_device(pdev); here if the IOC3 wasn't
  1107. * such a weird device ...
  1108. */
  1109. out:
  1110. return err;
  1111. }
  1112. static void __devexit ioc3_remove_one (struct pci_dev *pdev)
  1113. {
  1114. struct net_device *dev = pci_get_drvdata(pdev);
  1115. struct ioc3_private *ip = netdev_priv(dev);
  1116. struct ioc3 *ioc3 = ip->regs;
  1117. unregister_netdev(dev);
  1118. iounmap(ioc3);
  1119. pci_release_regions(pdev);
  1120. free_netdev(dev);
  1121. /*
  1122. * We should call pci_disable_device(pdev); here if the IOC3 wasn't
  1123. * such a weird device ...
  1124. */
  1125. }
  1126. static struct pci_device_id ioc3_pci_tbl[] = {
  1127. { PCI_VENDOR_ID_SGI, PCI_DEVICE_ID_SGI_IOC3, PCI_ANY_ID, PCI_ANY_ID },
  1128. { 0 }
  1129. };
  1130. MODULE_DEVICE_TABLE(pci, ioc3_pci_tbl);
  1131. static struct pci_driver ioc3_driver = {
  1132. .name = "ioc3-eth",
  1133. .id_table = ioc3_pci_tbl,
  1134. .probe = ioc3_probe,
  1135. .remove = __devexit_p(ioc3_remove_one),
  1136. };
  1137. static int __init ioc3_init_module(void)
  1138. {
  1139. return pci_register_driver(&ioc3_driver);
  1140. }
  1141. static void __exit ioc3_cleanup_module(void)
  1142. {
  1143. pci_unregister_driver(&ioc3_driver);
  1144. }
  1145. static int ioc3_start_xmit(struct sk_buff *skb, struct net_device *dev)
  1146. {
  1147. unsigned long data;
  1148. struct ioc3_private *ip = netdev_priv(dev);
  1149. struct ioc3 *ioc3 = ip->regs;
  1150. unsigned int len;
  1151. struct ioc3_etxd *desc;
  1152. uint32_t w0 = 0;
  1153. int produce;
  1154. #ifdef CONFIG_SGI_IOC3_ETH_HW_TX_CSUM
  1155. /*
  1156. * IOC3 has a fairly simple minded checksumming hardware which simply
  1157. * adds up the 1's complement checksum for the entire packet and
  1158. * inserts it at an offset which can be specified in the descriptor
  1159. * into the transmit packet. This means we have to compensate for the
  1160. * MAC header which should not be summed and the TCP/UDP pseudo headers
  1161. * manually.
  1162. */
  1163. if (skb->ip_summed == CHECKSUM_PARTIAL) {
  1164. int proto = ntohs(skb->nh.iph->protocol);
  1165. unsigned int csoff;
  1166. struct iphdr *ih = skb->nh.iph;
  1167. uint32_t csum, ehsum;
  1168. uint16_t *eh;
  1169. /* The MAC header. skb->mac seem the logic approach
  1170. to find the MAC header - except it's a NULL pointer ... */
  1171. eh = (uint16_t *) skb->data;
  1172. /* Sum up dest addr, src addr and protocol */
  1173. ehsum = eh[0] + eh[1] + eh[2] + eh[3] + eh[4] + eh[5] + eh[6];
  1174. /* Fold ehsum. can't use csum_fold which negates also ... */
  1175. ehsum = (ehsum & 0xffff) + (ehsum >> 16);
  1176. ehsum = (ehsum & 0xffff) + (ehsum >> 16);
  1177. /* Skip IP header; it's sum is always zero and was
  1178. already filled in by ip_output.c */
  1179. csum = csum_tcpudp_nofold(ih->saddr, ih->daddr,
  1180. ih->tot_len - (ih->ihl << 2),
  1181. proto, 0xffff ^ ehsum);
  1182. csum = (csum & 0xffff) + (csum >> 16); /* Fold again */
  1183. csum = (csum & 0xffff) + (csum >> 16);
  1184. csoff = ETH_HLEN + (ih->ihl << 2);
  1185. if (proto == IPPROTO_UDP) {
  1186. csoff += offsetof(struct udphdr, check);
  1187. skb->h.uh->check = csum;
  1188. }
  1189. if (proto == IPPROTO_TCP) {
  1190. csoff += offsetof(struct tcphdr, check);
  1191. skb->h.th->check = csum;
  1192. }
  1193. w0 = ETXD_DOCHECKSUM | (csoff << ETXD_CHKOFF_SHIFT);
  1194. }
  1195. #endif /* CONFIG_SGI_IOC3_ETH_HW_TX_CSUM */
  1196. spin_lock_irq(&ip->ioc3_lock);
  1197. data = (unsigned long) skb->data;
  1198. len = skb->len;
  1199. produce = ip->tx_pi;
  1200. desc = &ip->txr[produce];
  1201. if (len <= 104) {
  1202. /* Short packet, let's copy it directly into the ring. */
  1203. memcpy(desc->data, skb->data, skb->len);
  1204. if (len < ETH_ZLEN) {
  1205. /* Very short packet, pad with zeros at the end. */
  1206. memset(desc->data + len, 0, ETH_ZLEN - len);
  1207. len = ETH_ZLEN;
  1208. }
  1209. desc->cmd = cpu_to_be32(len | ETXD_INTWHENDONE | ETXD_D0V | w0);
  1210. desc->bufcnt = cpu_to_be32(len);
  1211. } else if ((data ^ (data + len - 1)) & 0x4000) {
  1212. unsigned long b2 = (data | 0x3fffUL) + 1UL;
  1213. unsigned long s1 = b2 - data;
  1214. unsigned long s2 = data + len - b2;
  1215. desc->cmd = cpu_to_be32(len | ETXD_INTWHENDONE |
  1216. ETXD_B1V | ETXD_B2V | w0);
  1217. desc->bufcnt = cpu_to_be32((s1 << ETXD_B1CNT_SHIFT) |
  1218. (s2 << ETXD_B2CNT_SHIFT));
  1219. desc->p1 = cpu_to_be64(ioc3_map(skb->data, 1));
  1220. desc->p2 = cpu_to_be64(ioc3_map((void *) b2, 1));
  1221. } else {
  1222. /* Normal sized packet that doesn't cross a page boundary. */
  1223. desc->cmd = cpu_to_be32(len | ETXD_INTWHENDONE | ETXD_B1V | w0);
  1224. desc->bufcnt = cpu_to_be32(len << ETXD_B1CNT_SHIFT);
  1225. desc->p1 = cpu_to_be64(ioc3_map(skb->data, 1));
  1226. }
  1227. BARRIER();
  1228. dev->trans_start = jiffies;
  1229. ip->tx_skbs[produce] = skb; /* Remember skb */
  1230. produce = (produce + 1) & 127;
  1231. ip->tx_pi = produce;
  1232. ioc3_w_etpir(produce << 7); /* Fire ... */
  1233. ip->txqlen++;
  1234. if (ip->txqlen >= 127)
  1235. netif_stop_queue(dev);
  1236. spin_unlock_irq(&ip->ioc3_lock);
  1237. return 0;
  1238. }
  1239. static void ioc3_timeout(struct net_device *dev)
  1240. {
  1241. struct ioc3_private *ip = netdev_priv(dev);
  1242. printk(KERN_ERR "%s: transmit timed out, resetting\n", dev->name);
  1243. spin_lock_irq(&ip->ioc3_lock);
  1244. ioc3_stop(ip);
  1245. ioc3_init(dev);
  1246. ioc3_mii_init(ip);
  1247. spin_unlock_irq(&ip->ioc3_lock);
  1248. netif_wake_queue(dev);
  1249. }
  1250. /*
  1251. * Given a multicast ethernet address, this routine calculates the
  1252. * address's bit index in the logical address filter mask
  1253. */
  1254. static inline unsigned int ioc3_hash(const unsigned char *addr)
  1255. {
  1256. unsigned int temp = 0;
  1257. u32 crc;
  1258. int bits;
  1259. crc = ether_crc_le(ETH_ALEN, addr);
  1260. crc &= 0x3f; /* bit reverse lowest 6 bits for hash index */
  1261. for (bits = 6; --bits >= 0; ) {
  1262. temp <<= 1;
  1263. temp |= (crc & 0x1);
  1264. crc >>= 1;
  1265. }
  1266. return temp;
  1267. }
  1268. static void ioc3_get_drvinfo (struct net_device *dev,
  1269. struct ethtool_drvinfo *info)
  1270. {
  1271. struct ioc3_private *ip = netdev_priv(dev);
  1272. strcpy (info->driver, IOC3_NAME);
  1273. strcpy (info->version, IOC3_VERSION);
  1274. strcpy (info->bus_info, pci_name(ip->pdev));
  1275. }
  1276. static int ioc3_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1277. {
  1278. struct ioc3_private *ip = netdev_priv(dev);
  1279. int rc;
  1280. spin_lock_irq(&ip->ioc3_lock);
  1281. rc = mii_ethtool_gset(&ip->mii, cmd);
  1282. spin_unlock_irq(&ip->ioc3_lock);
  1283. return rc;
  1284. }
  1285. static int ioc3_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1286. {
  1287. struct ioc3_private *ip = netdev_priv(dev);
  1288. int rc;
  1289. spin_lock_irq(&ip->ioc3_lock);
  1290. rc = mii_ethtool_sset(&ip->mii, cmd);
  1291. spin_unlock_irq(&ip->ioc3_lock);
  1292. return rc;
  1293. }
  1294. static int ioc3_nway_reset(struct net_device *dev)
  1295. {
  1296. struct ioc3_private *ip = netdev_priv(dev);
  1297. int rc;
  1298. spin_lock_irq(&ip->ioc3_lock);
  1299. rc = mii_nway_restart(&ip->mii);
  1300. spin_unlock_irq(&ip->ioc3_lock);
  1301. return rc;
  1302. }
  1303. static u32 ioc3_get_link(struct net_device *dev)
  1304. {
  1305. struct ioc3_private *ip = netdev_priv(dev);
  1306. int rc;
  1307. spin_lock_irq(&ip->ioc3_lock);
  1308. rc = mii_link_ok(&ip->mii);
  1309. spin_unlock_irq(&ip->ioc3_lock);
  1310. return rc;
  1311. }
  1312. static const struct ethtool_ops ioc3_ethtool_ops = {
  1313. .get_drvinfo = ioc3_get_drvinfo,
  1314. .get_settings = ioc3_get_settings,
  1315. .set_settings = ioc3_set_settings,
  1316. .nway_reset = ioc3_nway_reset,
  1317. .get_link = ioc3_get_link,
  1318. };
  1319. static int ioc3_ioctl(struct net_device *dev, struct ifreq *rq, int cmd)
  1320. {
  1321. struct ioc3_private *ip = netdev_priv(dev);
  1322. int rc;
  1323. spin_lock_irq(&ip->ioc3_lock);
  1324. rc = generic_mii_ioctl(&ip->mii, if_mii(rq), cmd, NULL);
  1325. spin_unlock_irq(&ip->ioc3_lock);
  1326. return rc;
  1327. }
  1328. static void ioc3_set_multicast_list(struct net_device *dev)
  1329. {
  1330. struct dev_mc_list *dmi = dev->mc_list;
  1331. struct ioc3_private *ip = netdev_priv(dev);
  1332. struct ioc3 *ioc3 = ip->regs;
  1333. u64 ehar = 0;
  1334. int i;
  1335. netif_stop_queue(dev); /* Lock out others. */
  1336. if (dev->flags & IFF_PROMISC) { /* Set promiscuous. */
  1337. ip->emcr |= EMCR_PROMISC;
  1338. ioc3_w_emcr(ip->emcr);
  1339. (void) ioc3_r_emcr();
  1340. } else {
  1341. ip->emcr &= ~EMCR_PROMISC;
  1342. ioc3_w_emcr(ip->emcr); /* Clear promiscuous. */
  1343. (void) ioc3_r_emcr();
  1344. if ((dev->flags & IFF_ALLMULTI) || (dev->mc_count > 64)) {
  1345. /* Too many for hashing to make sense or we want all
  1346. multicast packets anyway, so skip computing all the
  1347. hashes and just accept all packets. */
  1348. ip->ehar_h = 0xffffffff;
  1349. ip->ehar_l = 0xffffffff;
  1350. } else {
  1351. for (i = 0; i < dev->mc_count; i++) {
  1352. char *addr = dmi->dmi_addr;
  1353. dmi = dmi->next;
  1354. if (!(*addr & 1))
  1355. continue;
  1356. ehar |= (1UL << ioc3_hash(addr));
  1357. }
  1358. ip->ehar_h = ehar >> 32;
  1359. ip->ehar_l = ehar & 0xffffffff;
  1360. }
  1361. ioc3_w_ehar_h(ip->ehar_h);
  1362. ioc3_w_ehar_l(ip->ehar_l);
  1363. }
  1364. netif_wake_queue(dev); /* Let us get going again. */
  1365. }
  1366. MODULE_AUTHOR("Ralf Baechle <ralf@linux-mips.org>");
  1367. MODULE_DESCRIPTION("SGI IOC3 Ethernet driver");
  1368. MODULE_LICENSE("GPL");
  1369. module_init(ioc3_init_module);
  1370. module_exit(ioc3_cleanup_module);