b44.c 58 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368
  1. /* b44.c: Broadcom 4400 device driver.
  2. *
  3. * Copyright (C) 2002 David S. Miller (davem@redhat.com)
  4. * Fixed by Pekka Pietikainen (pp@ee.oulu.fi)
  5. * Copyright (C) 2006 Broadcom Corporation.
  6. *
  7. * Distribute under GPL.
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/moduleparam.h>
  12. #include <linux/types.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/ethtool.h>
  15. #include <linux/mii.h>
  16. #include <linux/if_ether.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/pci.h>
  19. #include <linux/delay.h>
  20. #include <linux/init.h>
  21. #include <linux/dma-mapping.h>
  22. #include <asm/uaccess.h>
  23. #include <asm/io.h>
  24. #include <asm/irq.h>
  25. #include "b44.h"
  26. #define DRV_MODULE_NAME "b44"
  27. #define PFX DRV_MODULE_NAME ": "
  28. #define DRV_MODULE_VERSION "1.01"
  29. #define DRV_MODULE_RELDATE "Jun 16, 2006"
  30. #define B44_DEF_MSG_ENABLE \
  31. (NETIF_MSG_DRV | \
  32. NETIF_MSG_PROBE | \
  33. NETIF_MSG_LINK | \
  34. NETIF_MSG_TIMER | \
  35. NETIF_MSG_IFDOWN | \
  36. NETIF_MSG_IFUP | \
  37. NETIF_MSG_RX_ERR | \
  38. NETIF_MSG_TX_ERR)
  39. /* length of time before we decide the hardware is borked,
  40. * and dev->tx_timeout() should be called to fix the problem
  41. */
  42. #define B44_TX_TIMEOUT (5 * HZ)
  43. /* hardware minimum and maximum for a single frame's data payload */
  44. #define B44_MIN_MTU 60
  45. #define B44_MAX_MTU 1500
  46. #define B44_RX_RING_SIZE 512
  47. #define B44_DEF_RX_RING_PENDING 200
  48. #define B44_RX_RING_BYTES (sizeof(struct dma_desc) * \
  49. B44_RX_RING_SIZE)
  50. #define B44_TX_RING_SIZE 512
  51. #define B44_DEF_TX_RING_PENDING (B44_TX_RING_SIZE - 1)
  52. #define B44_TX_RING_BYTES (sizeof(struct dma_desc) * \
  53. B44_TX_RING_SIZE)
  54. #define B44_DMA_MASK 0x3fffffff
  55. #define TX_RING_GAP(BP) \
  56. (B44_TX_RING_SIZE - (BP)->tx_pending)
  57. #define TX_BUFFS_AVAIL(BP) \
  58. (((BP)->tx_cons <= (BP)->tx_prod) ? \
  59. (BP)->tx_cons + (BP)->tx_pending - (BP)->tx_prod : \
  60. (BP)->tx_cons - (BP)->tx_prod - TX_RING_GAP(BP))
  61. #define NEXT_TX(N) (((N) + 1) & (B44_TX_RING_SIZE - 1))
  62. #define RX_PKT_BUF_SZ (1536 + bp->rx_offset + 64)
  63. #define TX_PKT_BUF_SZ (B44_MAX_MTU + ETH_HLEN + 8)
  64. /* minimum number of free TX descriptors required to wake up TX process */
  65. #define B44_TX_WAKEUP_THRESH (B44_TX_RING_SIZE / 4)
  66. /* b44 internal pattern match filter info */
  67. #define B44_PATTERN_BASE 0x400
  68. #define B44_PATTERN_SIZE 0x80
  69. #define B44_PMASK_BASE 0x600
  70. #define B44_PMASK_SIZE 0x10
  71. #define B44_MAX_PATTERNS 16
  72. #define B44_ETHIPV6UDP_HLEN 62
  73. #define B44_ETHIPV4UDP_HLEN 42
  74. static char version[] __devinitdata =
  75. DRV_MODULE_NAME ".c:v" DRV_MODULE_VERSION " (" DRV_MODULE_RELDATE ")\n";
  76. MODULE_AUTHOR("Florian Schirmer, Pekka Pietikainen, David S. Miller");
  77. MODULE_DESCRIPTION("Broadcom 4400 10/100 PCI ethernet driver");
  78. MODULE_LICENSE("GPL");
  79. MODULE_VERSION(DRV_MODULE_VERSION);
  80. static int b44_debug = -1; /* -1 == use B44_DEF_MSG_ENABLE as value */
  81. module_param(b44_debug, int, 0);
  82. MODULE_PARM_DESC(b44_debug, "B44 bitmapped debugging message enable value");
  83. static struct pci_device_id b44_pci_tbl[] = {
  84. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401,
  85. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  86. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B0,
  87. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  88. { PCI_VENDOR_ID_BROADCOM, PCI_DEVICE_ID_BCM4401B1,
  89. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0UL },
  90. { } /* terminate list with empty entry */
  91. };
  92. MODULE_DEVICE_TABLE(pci, b44_pci_tbl);
  93. static void b44_halt(struct b44 *);
  94. static void b44_init_rings(struct b44 *);
  95. static void b44_init_hw(struct b44 *, int);
  96. static int dma_desc_align_mask;
  97. static int dma_desc_sync_size;
  98. static const char b44_gstrings[][ETH_GSTRING_LEN] = {
  99. #define _B44(x...) # x,
  100. B44_STAT_REG_DECLARE
  101. #undef _B44
  102. };
  103. static inline void b44_sync_dma_desc_for_device(struct pci_dev *pdev,
  104. dma_addr_t dma_base,
  105. unsigned long offset,
  106. enum dma_data_direction dir)
  107. {
  108. dma_sync_single_range_for_device(&pdev->dev, dma_base,
  109. offset & dma_desc_align_mask,
  110. dma_desc_sync_size, dir);
  111. }
  112. static inline void b44_sync_dma_desc_for_cpu(struct pci_dev *pdev,
  113. dma_addr_t dma_base,
  114. unsigned long offset,
  115. enum dma_data_direction dir)
  116. {
  117. dma_sync_single_range_for_cpu(&pdev->dev, dma_base,
  118. offset & dma_desc_align_mask,
  119. dma_desc_sync_size, dir);
  120. }
  121. static inline unsigned long br32(const struct b44 *bp, unsigned long reg)
  122. {
  123. return readl(bp->regs + reg);
  124. }
  125. static inline void bw32(const struct b44 *bp,
  126. unsigned long reg, unsigned long val)
  127. {
  128. writel(val, bp->regs + reg);
  129. }
  130. static int b44_wait_bit(struct b44 *bp, unsigned long reg,
  131. u32 bit, unsigned long timeout, const int clear)
  132. {
  133. unsigned long i;
  134. for (i = 0; i < timeout; i++) {
  135. u32 val = br32(bp, reg);
  136. if (clear && !(val & bit))
  137. break;
  138. if (!clear && (val & bit))
  139. break;
  140. udelay(10);
  141. }
  142. if (i == timeout) {
  143. printk(KERN_ERR PFX "%s: BUG! Timeout waiting for bit %08x of register "
  144. "%lx to %s.\n",
  145. bp->dev->name,
  146. bit, reg,
  147. (clear ? "clear" : "set"));
  148. return -ENODEV;
  149. }
  150. return 0;
  151. }
  152. /* Sonics SiliconBackplane support routines. ROFL, you should see all the
  153. * buzz words used on this company's website :-)
  154. *
  155. * All of these routines must be invoked with bp->lock held and
  156. * interrupts disabled.
  157. */
  158. #define SB_PCI_DMA 0x40000000 /* Client Mode PCI memory access space (1 GB) */
  159. #define BCM4400_PCI_CORE_ADDR 0x18002000 /* Address of PCI core on BCM4400 cards */
  160. static u32 ssb_get_core_rev(struct b44 *bp)
  161. {
  162. return (br32(bp, B44_SBIDHIGH) & SBIDHIGH_RC_MASK);
  163. }
  164. static u32 ssb_pci_setup(struct b44 *bp, u32 cores)
  165. {
  166. u32 bar_orig, pci_rev, val;
  167. pci_read_config_dword(bp->pdev, SSB_BAR0_WIN, &bar_orig);
  168. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, BCM4400_PCI_CORE_ADDR);
  169. pci_rev = ssb_get_core_rev(bp);
  170. val = br32(bp, B44_SBINTVEC);
  171. val |= cores;
  172. bw32(bp, B44_SBINTVEC, val);
  173. val = br32(bp, SSB_PCI_TRANS_2);
  174. val |= SSB_PCI_PREF | SSB_PCI_BURST;
  175. bw32(bp, SSB_PCI_TRANS_2, val);
  176. pci_write_config_dword(bp->pdev, SSB_BAR0_WIN, bar_orig);
  177. return pci_rev;
  178. }
  179. static void ssb_core_disable(struct b44 *bp)
  180. {
  181. if (br32(bp, B44_SBTMSLOW) & SBTMSLOW_RESET)
  182. return;
  183. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_CLOCK));
  184. b44_wait_bit(bp, B44_SBTMSLOW, SBTMSLOW_REJECT, 100000, 0);
  185. b44_wait_bit(bp, B44_SBTMSHIGH, SBTMSHIGH_BUSY, 100000, 1);
  186. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_FGC | SBTMSLOW_CLOCK |
  187. SBTMSLOW_REJECT | SBTMSLOW_RESET));
  188. br32(bp, B44_SBTMSLOW);
  189. udelay(1);
  190. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_REJECT | SBTMSLOW_RESET));
  191. br32(bp, B44_SBTMSLOW);
  192. udelay(1);
  193. }
  194. static void ssb_core_reset(struct b44 *bp)
  195. {
  196. u32 val;
  197. ssb_core_disable(bp);
  198. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_RESET | SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  199. br32(bp, B44_SBTMSLOW);
  200. udelay(1);
  201. /* Clear SERR if set, this is a hw bug workaround. */
  202. if (br32(bp, B44_SBTMSHIGH) & SBTMSHIGH_SERR)
  203. bw32(bp, B44_SBTMSHIGH, 0);
  204. val = br32(bp, B44_SBIMSTATE);
  205. if (val & (SBIMSTATE_IBE | SBIMSTATE_TO))
  206. bw32(bp, B44_SBIMSTATE, val & ~(SBIMSTATE_IBE | SBIMSTATE_TO));
  207. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK | SBTMSLOW_FGC));
  208. br32(bp, B44_SBTMSLOW);
  209. udelay(1);
  210. bw32(bp, B44_SBTMSLOW, (SBTMSLOW_CLOCK));
  211. br32(bp, B44_SBTMSLOW);
  212. udelay(1);
  213. }
  214. static int ssb_core_unit(struct b44 *bp)
  215. {
  216. #if 0
  217. u32 val = br32(bp, B44_SBADMATCH0);
  218. u32 base;
  219. type = val & SBADMATCH0_TYPE_MASK;
  220. switch (type) {
  221. case 0:
  222. base = val & SBADMATCH0_BS0_MASK;
  223. break;
  224. case 1:
  225. base = val & SBADMATCH0_BS1_MASK;
  226. break;
  227. case 2:
  228. default:
  229. base = val & SBADMATCH0_BS2_MASK;
  230. break;
  231. };
  232. #endif
  233. return 0;
  234. }
  235. static int ssb_is_core_up(struct b44 *bp)
  236. {
  237. return ((br32(bp, B44_SBTMSLOW) & (SBTMSLOW_RESET | SBTMSLOW_REJECT | SBTMSLOW_CLOCK))
  238. == SBTMSLOW_CLOCK);
  239. }
  240. static void __b44_cam_write(struct b44 *bp, unsigned char *data, int index)
  241. {
  242. u32 val;
  243. val = ((u32) data[2]) << 24;
  244. val |= ((u32) data[3]) << 16;
  245. val |= ((u32) data[4]) << 8;
  246. val |= ((u32) data[5]) << 0;
  247. bw32(bp, B44_CAM_DATA_LO, val);
  248. val = (CAM_DATA_HI_VALID |
  249. (((u32) data[0]) << 8) |
  250. (((u32) data[1]) << 0));
  251. bw32(bp, B44_CAM_DATA_HI, val);
  252. bw32(bp, B44_CAM_CTRL, (CAM_CTRL_WRITE |
  253. (index << CAM_CTRL_INDEX_SHIFT)));
  254. b44_wait_bit(bp, B44_CAM_CTRL, CAM_CTRL_BUSY, 100, 1);
  255. }
  256. static inline void __b44_disable_ints(struct b44 *bp)
  257. {
  258. bw32(bp, B44_IMASK, 0);
  259. }
  260. static void b44_disable_ints(struct b44 *bp)
  261. {
  262. __b44_disable_ints(bp);
  263. /* Flush posted writes. */
  264. br32(bp, B44_IMASK);
  265. }
  266. static void b44_enable_ints(struct b44 *bp)
  267. {
  268. bw32(bp, B44_IMASK, bp->imask);
  269. }
  270. static int b44_readphy(struct b44 *bp, int reg, u32 *val)
  271. {
  272. int err;
  273. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  274. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  275. (MDIO_OP_READ << MDIO_DATA_OP_SHIFT) |
  276. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  277. (reg << MDIO_DATA_RA_SHIFT) |
  278. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT)));
  279. err = b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  280. *val = br32(bp, B44_MDIO_DATA) & MDIO_DATA_DATA;
  281. return err;
  282. }
  283. static int b44_writephy(struct b44 *bp, int reg, u32 val)
  284. {
  285. bw32(bp, B44_EMAC_ISTAT, EMAC_INT_MII);
  286. bw32(bp, B44_MDIO_DATA, (MDIO_DATA_SB_START |
  287. (MDIO_OP_WRITE << MDIO_DATA_OP_SHIFT) |
  288. (bp->phy_addr << MDIO_DATA_PMD_SHIFT) |
  289. (reg << MDIO_DATA_RA_SHIFT) |
  290. (MDIO_TA_VALID << MDIO_DATA_TA_SHIFT) |
  291. (val & MDIO_DATA_DATA)));
  292. return b44_wait_bit(bp, B44_EMAC_ISTAT, EMAC_INT_MII, 100, 0);
  293. }
  294. /* miilib interface */
  295. /* FIXME FIXME: phy_id is ignored, bp->phy_addr use is unconditional
  296. * due to code existing before miilib use was added to this driver.
  297. * Someone should remove this artificial driver limitation in
  298. * b44_{read,write}phy. bp->phy_addr itself is fine (and needed).
  299. */
  300. static int b44_mii_read(struct net_device *dev, int phy_id, int location)
  301. {
  302. u32 val;
  303. struct b44 *bp = netdev_priv(dev);
  304. int rc = b44_readphy(bp, location, &val);
  305. if (rc)
  306. return 0xffffffff;
  307. return val;
  308. }
  309. static void b44_mii_write(struct net_device *dev, int phy_id, int location,
  310. int val)
  311. {
  312. struct b44 *bp = netdev_priv(dev);
  313. b44_writephy(bp, location, val);
  314. }
  315. static int b44_phy_reset(struct b44 *bp)
  316. {
  317. u32 val;
  318. int err;
  319. err = b44_writephy(bp, MII_BMCR, BMCR_RESET);
  320. if (err)
  321. return err;
  322. udelay(100);
  323. err = b44_readphy(bp, MII_BMCR, &val);
  324. if (!err) {
  325. if (val & BMCR_RESET) {
  326. printk(KERN_ERR PFX "%s: PHY Reset would not complete.\n",
  327. bp->dev->name);
  328. err = -ENODEV;
  329. }
  330. }
  331. return 0;
  332. }
  333. static void __b44_set_flow_ctrl(struct b44 *bp, u32 pause_flags)
  334. {
  335. u32 val;
  336. bp->flags &= ~(B44_FLAG_TX_PAUSE | B44_FLAG_RX_PAUSE);
  337. bp->flags |= pause_flags;
  338. val = br32(bp, B44_RXCONFIG);
  339. if (pause_flags & B44_FLAG_RX_PAUSE)
  340. val |= RXCONFIG_FLOW;
  341. else
  342. val &= ~RXCONFIG_FLOW;
  343. bw32(bp, B44_RXCONFIG, val);
  344. val = br32(bp, B44_MAC_FLOW);
  345. if (pause_flags & B44_FLAG_TX_PAUSE)
  346. val |= (MAC_FLOW_PAUSE_ENAB |
  347. (0xc0 & MAC_FLOW_RX_HI_WATER));
  348. else
  349. val &= ~MAC_FLOW_PAUSE_ENAB;
  350. bw32(bp, B44_MAC_FLOW, val);
  351. }
  352. static void b44_set_flow_ctrl(struct b44 *bp, u32 local, u32 remote)
  353. {
  354. u32 pause_enab = 0;
  355. /* The driver supports only rx pause by default because
  356. the b44 mac tx pause mechanism generates excessive
  357. pause frames.
  358. Use ethtool to turn on b44 tx pause if necessary.
  359. */
  360. if ((local & ADVERTISE_PAUSE_CAP) &&
  361. (local & ADVERTISE_PAUSE_ASYM)){
  362. if ((remote & LPA_PAUSE_ASYM) &&
  363. !(remote & LPA_PAUSE_CAP))
  364. pause_enab |= B44_FLAG_RX_PAUSE;
  365. }
  366. __b44_set_flow_ctrl(bp, pause_enab);
  367. }
  368. static int b44_setup_phy(struct b44 *bp)
  369. {
  370. u32 val;
  371. int err;
  372. if ((err = b44_readphy(bp, B44_MII_ALEDCTRL, &val)) != 0)
  373. goto out;
  374. if ((err = b44_writephy(bp, B44_MII_ALEDCTRL,
  375. val & MII_ALEDCTRL_ALLMSK)) != 0)
  376. goto out;
  377. if ((err = b44_readphy(bp, B44_MII_TLEDCTRL, &val)) != 0)
  378. goto out;
  379. if ((err = b44_writephy(bp, B44_MII_TLEDCTRL,
  380. val | MII_TLEDCTRL_ENABLE)) != 0)
  381. goto out;
  382. if (!(bp->flags & B44_FLAG_FORCE_LINK)) {
  383. u32 adv = ADVERTISE_CSMA;
  384. if (bp->flags & B44_FLAG_ADV_10HALF)
  385. adv |= ADVERTISE_10HALF;
  386. if (bp->flags & B44_FLAG_ADV_10FULL)
  387. adv |= ADVERTISE_10FULL;
  388. if (bp->flags & B44_FLAG_ADV_100HALF)
  389. adv |= ADVERTISE_100HALF;
  390. if (bp->flags & B44_FLAG_ADV_100FULL)
  391. adv |= ADVERTISE_100FULL;
  392. if (bp->flags & B44_FLAG_PAUSE_AUTO)
  393. adv |= ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM;
  394. if ((err = b44_writephy(bp, MII_ADVERTISE, adv)) != 0)
  395. goto out;
  396. if ((err = b44_writephy(bp, MII_BMCR, (BMCR_ANENABLE |
  397. BMCR_ANRESTART))) != 0)
  398. goto out;
  399. } else {
  400. u32 bmcr;
  401. if ((err = b44_readphy(bp, MII_BMCR, &bmcr)) != 0)
  402. goto out;
  403. bmcr &= ~(BMCR_FULLDPLX | BMCR_ANENABLE | BMCR_SPEED100);
  404. if (bp->flags & B44_FLAG_100_BASE_T)
  405. bmcr |= BMCR_SPEED100;
  406. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  407. bmcr |= BMCR_FULLDPLX;
  408. if ((err = b44_writephy(bp, MII_BMCR, bmcr)) != 0)
  409. goto out;
  410. /* Since we will not be negotiating there is no safe way
  411. * to determine if the link partner supports flow control
  412. * or not. So just disable it completely in this case.
  413. */
  414. b44_set_flow_ctrl(bp, 0, 0);
  415. }
  416. out:
  417. return err;
  418. }
  419. static void b44_stats_update(struct b44 *bp)
  420. {
  421. unsigned long reg;
  422. u32 *val;
  423. val = &bp->hw_stats.tx_good_octets;
  424. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL) {
  425. *val++ += br32(bp, reg);
  426. }
  427. /* Pad */
  428. reg += 8*4UL;
  429. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL) {
  430. *val++ += br32(bp, reg);
  431. }
  432. }
  433. static void b44_link_report(struct b44 *bp)
  434. {
  435. if (!netif_carrier_ok(bp->dev)) {
  436. printk(KERN_INFO PFX "%s: Link is down.\n", bp->dev->name);
  437. } else {
  438. printk(KERN_INFO PFX "%s: Link is up at %d Mbps, %s duplex.\n",
  439. bp->dev->name,
  440. (bp->flags & B44_FLAG_100_BASE_T) ? 100 : 10,
  441. (bp->flags & B44_FLAG_FULL_DUPLEX) ? "full" : "half");
  442. printk(KERN_INFO PFX "%s: Flow control is %s for TX and "
  443. "%s for RX.\n",
  444. bp->dev->name,
  445. (bp->flags & B44_FLAG_TX_PAUSE) ? "on" : "off",
  446. (bp->flags & B44_FLAG_RX_PAUSE) ? "on" : "off");
  447. }
  448. }
  449. static void b44_check_phy(struct b44 *bp)
  450. {
  451. u32 bmsr, aux;
  452. if (!b44_readphy(bp, MII_BMSR, &bmsr) &&
  453. !b44_readphy(bp, B44_MII_AUXCTRL, &aux) &&
  454. (bmsr != 0xffff)) {
  455. if (aux & MII_AUXCTRL_SPEED)
  456. bp->flags |= B44_FLAG_100_BASE_T;
  457. else
  458. bp->flags &= ~B44_FLAG_100_BASE_T;
  459. if (aux & MII_AUXCTRL_DUPLEX)
  460. bp->flags |= B44_FLAG_FULL_DUPLEX;
  461. else
  462. bp->flags &= ~B44_FLAG_FULL_DUPLEX;
  463. if (!netif_carrier_ok(bp->dev) &&
  464. (bmsr & BMSR_LSTATUS)) {
  465. u32 val = br32(bp, B44_TX_CTRL);
  466. u32 local_adv, remote_adv;
  467. if (bp->flags & B44_FLAG_FULL_DUPLEX)
  468. val |= TX_CTRL_DUPLEX;
  469. else
  470. val &= ~TX_CTRL_DUPLEX;
  471. bw32(bp, B44_TX_CTRL, val);
  472. if (!(bp->flags & B44_FLAG_FORCE_LINK) &&
  473. !b44_readphy(bp, MII_ADVERTISE, &local_adv) &&
  474. !b44_readphy(bp, MII_LPA, &remote_adv))
  475. b44_set_flow_ctrl(bp, local_adv, remote_adv);
  476. /* Link now up */
  477. netif_carrier_on(bp->dev);
  478. b44_link_report(bp);
  479. } else if (netif_carrier_ok(bp->dev) && !(bmsr & BMSR_LSTATUS)) {
  480. /* Link now down */
  481. netif_carrier_off(bp->dev);
  482. b44_link_report(bp);
  483. }
  484. if (bmsr & BMSR_RFAULT)
  485. printk(KERN_WARNING PFX "%s: Remote fault detected in PHY\n",
  486. bp->dev->name);
  487. if (bmsr & BMSR_JCD)
  488. printk(KERN_WARNING PFX "%s: Jabber detected in PHY\n",
  489. bp->dev->name);
  490. }
  491. }
  492. static void b44_timer(unsigned long __opaque)
  493. {
  494. struct b44 *bp = (struct b44 *) __opaque;
  495. spin_lock_irq(&bp->lock);
  496. b44_check_phy(bp);
  497. b44_stats_update(bp);
  498. spin_unlock_irq(&bp->lock);
  499. bp->timer.expires = jiffies + HZ;
  500. add_timer(&bp->timer);
  501. }
  502. static void b44_tx(struct b44 *bp)
  503. {
  504. u32 cur, cons;
  505. cur = br32(bp, B44_DMATX_STAT) & DMATX_STAT_CDMASK;
  506. cur /= sizeof(struct dma_desc);
  507. /* XXX needs updating when NETIF_F_SG is supported */
  508. for (cons = bp->tx_cons; cons != cur; cons = NEXT_TX(cons)) {
  509. struct ring_info *rp = &bp->tx_buffers[cons];
  510. struct sk_buff *skb = rp->skb;
  511. BUG_ON(skb == NULL);
  512. pci_unmap_single(bp->pdev,
  513. pci_unmap_addr(rp, mapping),
  514. skb->len,
  515. PCI_DMA_TODEVICE);
  516. rp->skb = NULL;
  517. dev_kfree_skb_irq(skb);
  518. }
  519. bp->tx_cons = cons;
  520. if (netif_queue_stopped(bp->dev) &&
  521. TX_BUFFS_AVAIL(bp) > B44_TX_WAKEUP_THRESH)
  522. netif_wake_queue(bp->dev);
  523. bw32(bp, B44_GPTIMER, 0);
  524. }
  525. /* Works like this. This chip writes a 'struct rx_header" 30 bytes
  526. * before the DMA address you give it. So we allocate 30 more bytes
  527. * for the RX buffer, DMA map all of it, skb_reserve the 30 bytes, then
  528. * point the chip at 30 bytes past where the rx_header will go.
  529. */
  530. static int b44_alloc_rx_skb(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  531. {
  532. struct dma_desc *dp;
  533. struct ring_info *src_map, *map;
  534. struct rx_header *rh;
  535. struct sk_buff *skb;
  536. dma_addr_t mapping;
  537. int dest_idx;
  538. u32 ctrl;
  539. src_map = NULL;
  540. if (src_idx >= 0)
  541. src_map = &bp->rx_buffers[src_idx];
  542. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  543. map = &bp->rx_buffers[dest_idx];
  544. skb = dev_alloc_skb(RX_PKT_BUF_SZ);
  545. if (skb == NULL)
  546. return -ENOMEM;
  547. mapping = pci_map_single(bp->pdev, skb->data,
  548. RX_PKT_BUF_SZ,
  549. PCI_DMA_FROMDEVICE);
  550. /* Hardware bug work-around, the chip is unable to do PCI DMA
  551. to/from anything above 1GB :-( */
  552. if (dma_mapping_error(mapping) ||
  553. mapping + RX_PKT_BUF_SZ > B44_DMA_MASK) {
  554. /* Sigh... */
  555. if (!dma_mapping_error(mapping))
  556. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  557. dev_kfree_skb_any(skb);
  558. skb = __dev_alloc_skb(RX_PKT_BUF_SZ,GFP_DMA);
  559. if (skb == NULL)
  560. return -ENOMEM;
  561. mapping = pci_map_single(bp->pdev, skb->data,
  562. RX_PKT_BUF_SZ,
  563. PCI_DMA_FROMDEVICE);
  564. if (dma_mapping_error(mapping) ||
  565. mapping + RX_PKT_BUF_SZ > B44_DMA_MASK) {
  566. if (!dma_mapping_error(mapping))
  567. pci_unmap_single(bp->pdev, mapping, RX_PKT_BUF_SZ,PCI_DMA_FROMDEVICE);
  568. dev_kfree_skb_any(skb);
  569. return -ENOMEM;
  570. }
  571. }
  572. skb->dev = bp->dev;
  573. skb_reserve(skb, bp->rx_offset);
  574. rh = (struct rx_header *)
  575. (skb->data - bp->rx_offset);
  576. rh->len = 0;
  577. rh->flags = 0;
  578. map->skb = skb;
  579. pci_unmap_addr_set(map, mapping, mapping);
  580. if (src_map != NULL)
  581. src_map->skb = NULL;
  582. ctrl = (DESC_CTRL_LEN & (RX_PKT_BUF_SZ - bp->rx_offset));
  583. if (dest_idx == (B44_RX_RING_SIZE - 1))
  584. ctrl |= DESC_CTRL_EOT;
  585. dp = &bp->rx_ring[dest_idx];
  586. dp->ctrl = cpu_to_le32(ctrl);
  587. dp->addr = cpu_to_le32((u32) mapping + bp->rx_offset + bp->dma_offset);
  588. if (bp->flags & B44_FLAG_RX_RING_HACK)
  589. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  590. dest_idx * sizeof(dp),
  591. DMA_BIDIRECTIONAL);
  592. return RX_PKT_BUF_SZ;
  593. }
  594. static void b44_recycle_rx(struct b44 *bp, int src_idx, u32 dest_idx_unmasked)
  595. {
  596. struct dma_desc *src_desc, *dest_desc;
  597. struct ring_info *src_map, *dest_map;
  598. struct rx_header *rh;
  599. int dest_idx;
  600. u32 ctrl;
  601. dest_idx = dest_idx_unmasked & (B44_RX_RING_SIZE - 1);
  602. dest_desc = &bp->rx_ring[dest_idx];
  603. dest_map = &bp->rx_buffers[dest_idx];
  604. src_desc = &bp->rx_ring[src_idx];
  605. src_map = &bp->rx_buffers[src_idx];
  606. dest_map->skb = src_map->skb;
  607. rh = (struct rx_header *) src_map->skb->data;
  608. rh->len = 0;
  609. rh->flags = 0;
  610. pci_unmap_addr_set(dest_map, mapping,
  611. pci_unmap_addr(src_map, mapping));
  612. if (bp->flags & B44_FLAG_RX_RING_HACK)
  613. b44_sync_dma_desc_for_cpu(bp->pdev, bp->rx_ring_dma,
  614. src_idx * sizeof(src_desc),
  615. DMA_BIDIRECTIONAL);
  616. ctrl = src_desc->ctrl;
  617. if (dest_idx == (B44_RX_RING_SIZE - 1))
  618. ctrl |= cpu_to_le32(DESC_CTRL_EOT);
  619. else
  620. ctrl &= cpu_to_le32(~DESC_CTRL_EOT);
  621. dest_desc->ctrl = ctrl;
  622. dest_desc->addr = src_desc->addr;
  623. src_map->skb = NULL;
  624. if (bp->flags & B44_FLAG_RX_RING_HACK)
  625. b44_sync_dma_desc_for_device(bp->pdev, bp->rx_ring_dma,
  626. dest_idx * sizeof(dest_desc),
  627. DMA_BIDIRECTIONAL);
  628. pci_dma_sync_single_for_device(bp->pdev, src_desc->addr,
  629. RX_PKT_BUF_SZ,
  630. PCI_DMA_FROMDEVICE);
  631. }
  632. static int b44_rx(struct b44 *bp, int budget)
  633. {
  634. int received;
  635. u32 cons, prod;
  636. received = 0;
  637. prod = br32(bp, B44_DMARX_STAT) & DMARX_STAT_CDMASK;
  638. prod /= sizeof(struct dma_desc);
  639. cons = bp->rx_cons;
  640. while (cons != prod && budget > 0) {
  641. struct ring_info *rp = &bp->rx_buffers[cons];
  642. struct sk_buff *skb = rp->skb;
  643. dma_addr_t map = pci_unmap_addr(rp, mapping);
  644. struct rx_header *rh;
  645. u16 len;
  646. pci_dma_sync_single_for_cpu(bp->pdev, map,
  647. RX_PKT_BUF_SZ,
  648. PCI_DMA_FROMDEVICE);
  649. rh = (struct rx_header *) skb->data;
  650. len = cpu_to_le16(rh->len);
  651. if ((len > (RX_PKT_BUF_SZ - bp->rx_offset)) ||
  652. (rh->flags & cpu_to_le16(RX_FLAG_ERRORS))) {
  653. drop_it:
  654. b44_recycle_rx(bp, cons, bp->rx_prod);
  655. drop_it_no_recycle:
  656. bp->stats.rx_dropped++;
  657. goto next_pkt;
  658. }
  659. if (len == 0) {
  660. int i = 0;
  661. do {
  662. udelay(2);
  663. barrier();
  664. len = cpu_to_le16(rh->len);
  665. } while (len == 0 && i++ < 5);
  666. if (len == 0)
  667. goto drop_it;
  668. }
  669. /* Omit CRC. */
  670. len -= 4;
  671. if (len > RX_COPY_THRESHOLD) {
  672. int skb_size;
  673. skb_size = b44_alloc_rx_skb(bp, cons, bp->rx_prod);
  674. if (skb_size < 0)
  675. goto drop_it;
  676. pci_unmap_single(bp->pdev, map,
  677. skb_size, PCI_DMA_FROMDEVICE);
  678. /* Leave out rx_header */
  679. skb_put(skb, len+bp->rx_offset);
  680. skb_pull(skb,bp->rx_offset);
  681. } else {
  682. struct sk_buff *copy_skb;
  683. b44_recycle_rx(bp, cons, bp->rx_prod);
  684. copy_skb = dev_alloc_skb(len + 2);
  685. if (copy_skb == NULL)
  686. goto drop_it_no_recycle;
  687. copy_skb->dev = bp->dev;
  688. skb_reserve(copy_skb, 2);
  689. skb_put(copy_skb, len);
  690. /* DMA sync done above, copy just the actual packet */
  691. memcpy(copy_skb->data, skb->data+bp->rx_offset, len);
  692. skb = copy_skb;
  693. }
  694. skb->ip_summed = CHECKSUM_NONE;
  695. skb->protocol = eth_type_trans(skb, bp->dev);
  696. netif_receive_skb(skb);
  697. bp->dev->last_rx = jiffies;
  698. received++;
  699. budget--;
  700. next_pkt:
  701. bp->rx_prod = (bp->rx_prod + 1) &
  702. (B44_RX_RING_SIZE - 1);
  703. cons = (cons + 1) & (B44_RX_RING_SIZE - 1);
  704. }
  705. bp->rx_cons = cons;
  706. bw32(bp, B44_DMARX_PTR, cons * sizeof(struct dma_desc));
  707. return received;
  708. }
  709. static int b44_poll(struct net_device *netdev, int *budget)
  710. {
  711. struct b44 *bp = netdev_priv(netdev);
  712. int done;
  713. spin_lock_irq(&bp->lock);
  714. if (bp->istat & (ISTAT_TX | ISTAT_TO)) {
  715. /* spin_lock(&bp->tx_lock); */
  716. b44_tx(bp);
  717. /* spin_unlock(&bp->tx_lock); */
  718. }
  719. spin_unlock_irq(&bp->lock);
  720. done = 1;
  721. if (bp->istat & ISTAT_RX) {
  722. int orig_budget = *budget;
  723. int work_done;
  724. if (orig_budget > netdev->quota)
  725. orig_budget = netdev->quota;
  726. work_done = b44_rx(bp, orig_budget);
  727. *budget -= work_done;
  728. netdev->quota -= work_done;
  729. if (work_done >= orig_budget)
  730. done = 0;
  731. }
  732. if (bp->istat & ISTAT_ERRORS) {
  733. spin_lock_irq(&bp->lock);
  734. b44_halt(bp);
  735. b44_init_rings(bp);
  736. b44_init_hw(bp, 1);
  737. netif_wake_queue(bp->dev);
  738. spin_unlock_irq(&bp->lock);
  739. done = 1;
  740. }
  741. if (done) {
  742. netif_rx_complete(netdev);
  743. b44_enable_ints(bp);
  744. }
  745. return (done ? 0 : 1);
  746. }
  747. static irqreturn_t b44_interrupt(int irq, void *dev_id)
  748. {
  749. struct net_device *dev = dev_id;
  750. struct b44 *bp = netdev_priv(dev);
  751. u32 istat, imask;
  752. int handled = 0;
  753. spin_lock(&bp->lock);
  754. istat = br32(bp, B44_ISTAT);
  755. imask = br32(bp, B44_IMASK);
  756. /* ??? What the fuck is the purpose of the interrupt mask
  757. * ??? register if we have to mask it out by hand anyways?
  758. */
  759. istat &= imask;
  760. if (istat) {
  761. handled = 1;
  762. if (unlikely(!netif_running(dev))) {
  763. printk(KERN_INFO "%s: late interrupt.\n", dev->name);
  764. goto irq_ack;
  765. }
  766. if (netif_rx_schedule_prep(dev)) {
  767. /* NOTE: These writes are posted by the readback of
  768. * the ISTAT register below.
  769. */
  770. bp->istat = istat;
  771. __b44_disable_ints(bp);
  772. __netif_rx_schedule(dev);
  773. } else {
  774. printk(KERN_ERR PFX "%s: Error, poll already scheduled\n",
  775. dev->name);
  776. }
  777. irq_ack:
  778. bw32(bp, B44_ISTAT, istat);
  779. br32(bp, B44_ISTAT);
  780. }
  781. spin_unlock(&bp->lock);
  782. return IRQ_RETVAL(handled);
  783. }
  784. static void b44_tx_timeout(struct net_device *dev)
  785. {
  786. struct b44 *bp = netdev_priv(dev);
  787. printk(KERN_ERR PFX "%s: transmit timed out, resetting\n",
  788. dev->name);
  789. spin_lock_irq(&bp->lock);
  790. b44_halt(bp);
  791. b44_init_rings(bp);
  792. b44_init_hw(bp, 1);
  793. spin_unlock_irq(&bp->lock);
  794. b44_enable_ints(bp);
  795. netif_wake_queue(dev);
  796. }
  797. static int b44_start_xmit(struct sk_buff *skb, struct net_device *dev)
  798. {
  799. struct b44 *bp = netdev_priv(dev);
  800. struct sk_buff *bounce_skb;
  801. int rc = NETDEV_TX_OK;
  802. dma_addr_t mapping;
  803. u32 len, entry, ctrl;
  804. len = skb->len;
  805. spin_lock_irq(&bp->lock);
  806. /* This is a hard error, log it. */
  807. if (unlikely(TX_BUFFS_AVAIL(bp) < 1)) {
  808. netif_stop_queue(dev);
  809. printk(KERN_ERR PFX "%s: BUG! Tx Ring full when queue awake!\n",
  810. dev->name);
  811. goto err_out;
  812. }
  813. mapping = pci_map_single(bp->pdev, skb->data, len, PCI_DMA_TODEVICE);
  814. if (dma_mapping_error(mapping) || mapping + len > B44_DMA_MASK) {
  815. /* Chip can't handle DMA to/from >1GB, use bounce buffer */
  816. if (!dma_mapping_error(mapping))
  817. pci_unmap_single(bp->pdev, mapping, len, PCI_DMA_TODEVICE);
  818. bounce_skb = __dev_alloc_skb(TX_PKT_BUF_SZ,
  819. GFP_ATOMIC|GFP_DMA);
  820. if (!bounce_skb)
  821. goto err_out;
  822. mapping = pci_map_single(bp->pdev, bounce_skb->data,
  823. len, PCI_DMA_TODEVICE);
  824. if (dma_mapping_error(mapping) || mapping + len > B44_DMA_MASK) {
  825. if (!dma_mapping_error(mapping))
  826. pci_unmap_single(bp->pdev, mapping,
  827. len, PCI_DMA_TODEVICE);
  828. dev_kfree_skb_any(bounce_skb);
  829. goto err_out;
  830. }
  831. memcpy(skb_put(bounce_skb, len), skb->data, skb->len);
  832. dev_kfree_skb_any(skb);
  833. skb = bounce_skb;
  834. }
  835. entry = bp->tx_prod;
  836. bp->tx_buffers[entry].skb = skb;
  837. pci_unmap_addr_set(&bp->tx_buffers[entry], mapping, mapping);
  838. ctrl = (len & DESC_CTRL_LEN);
  839. ctrl |= DESC_CTRL_IOC | DESC_CTRL_SOF | DESC_CTRL_EOF;
  840. if (entry == (B44_TX_RING_SIZE - 1))
  841. ctrl |= DESC_CTRL_EOT;
  842. bp->tx_ring[entry].ctrl = cpu_to_le32(ctrl);
  843. bp->tx_ring[entry].addr = cpu_to_le32((u32) mapping+bp->dma_offset);
  844. if (bp->flags & B44_FLAG_TX_RING_HACK)
  845. b44_sync_dma_desc_for_device(bp->pdev, bp->tx_ring_dma,
  846. entry * sizeof(bp->tx_ring[0]),
  847. DMA_TO_DEVICE);
  848. entry = NEXT_TX(entry);
  849. bp->tx_prod = entry;
  850. wmb();
  851. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  852. if (bp->flags & B44_FLAG_BUGGY_TXPTR)
  853. bw32(bp, B44_DMATX_PTR, entry * sizeof(struct dma_desc));
  854. if (bp->flags & B44_FLAG_REORDER_BUG)
  855. br32(bp, B44_DMATX_PTR);
  856. if (TX_BUFFS_AVAIL(bp) < 1)
  857. netif_stop_queue(dev);
  858. dev->trans_start = jiffies;
  859. out_unlock:
  860. spin_unlock_irq(&bp->lock);
  861. return rc;
  862. err_out:
  863. rc = NETDEV_TX_BUSY;
  864. goto out_unlock;
  865. }
  866. static int b44_change_mtu(struct net_device *dev, int new_mtu)
  867. {
  868. struct b44 *bp = netdev_priv(dev);
  869. if (new_mtu < B44_MIN_MTU || new_mtu > B44_MAX_MTU)
  870. return -EINVAL;
  871. if (!netif_running(dev)) {
  872. /* We'll just catch it later when the
  873. * device is up'd.
  874. */
  875. dev->mtu = new_mtu;
  876. return 0;
  877. }
  878. spin_lock_irq(&bp->lock);
  879. b44_halt(bp);
  880. dev->mtu = new_mtu;
  881. b44_init_rings(bp);
  882. b44_init_hw(bp, 1);
  883. spin_unlock_irq(&bp->lock);
  884. b44_enable_ints(bp);
  885. return 0;
  886. }
  887. /* Free up pending packets in all rx/tx rings.
  888. *
  889. * The chip has been shut down and the driver detached from
  890. * the networking, so no interrupts or new tx packets will
  891. * end up in the driver. bp->lock is not held and we are not
  892. * in an interrupt context and thus may sleep.
  893. */
  894. static void b44_free_rings(struct b44 *bp)
  895. {
  896. struct ring_info *rp;
  897. int i;
  898. for (i = 0; i < B44_RX_RING_SIZE; i++) {
  899. rp = &bp->rx_buffers[i];
  900. if (rp->skb == NULL)
  901. continue;
  902. pci_unmap_single(bp->pdev,
  903. pci_unmap_addr(rp, mapping),
  904. RX_PKT_BUF_SZ,
  905. PCI_DMA_FROMDEVICE);
  906. dev_kfree_skb_any(rp->skb);
  907. rp->skb = NULL;
  908. }
  909. /* XXX needs changes once NETIF_F_SG is set... */
  910. for (i = 0; i < B44_TX_RING_SIZE; i++) {
  911. rp = &bp->tx_buffers[i];
  912. if (rp->skb == NULL)
  913. continue;
  914. pci_unmap_single(bp->pdev,
  915. pci_unmap_addr(rp, mapping),
  916. rp->skb->len,
  917. PCI_DMA_TODEVICE);
  918. dev_kfree_skb_any(rp->skb);
  919. rp->skb = NULL;
  920. }
  921. }
  922. /* Initialize tx/rx rings for packet processing.
  923. *
  924. * The chip has been shut down and the driver detached from
  925. * the networking, so no interrupts or new tx packets will
  926. * end up in the driver.
  927. */
  928. static void b44_init_rings(struct b44 *bp)
  929. {
  930. int i;
  931. b44_free_rings(bp);
  932. memset(bp->rx_ring, 0, B44_RX_RING_BYTES);
  933. memset(bp->tx_ring, 0, B44_TX_RING_BYTES);
  934. if (bp->flags & B44_FLAG_RX_RING_HACK)
  935. dma_sync_single_for_device(&bp->pdev->dev, bp->rx_ring_dma,
  936. DMA_TABLE_BYTES,
  937. PCI_DMA_BIDIRECTIONAL);
  938. if (bp->flags & B44_FLAG_TX_RING_HACK)
  939. dma_sync_single_for_device(&bp->pdev->dev, bp->tx_ring_dma,
  940. DMA_TABLE_BYTES,
  941. PCI_DMA_TODEVICE);
  942. for (i = 0; i < bp->rx_pending; i++) {
  943. if (b44_alloc_rx_skb(bp, -1, i) < 0)
  944. break;
  945. }
  946. }
  947. /*
  948. * Must not be invoked with interrupt sources disabled and
  949. * the hardware shutdown down.
  950. */
  951. static void b44_free_consistent(struct b44 *bp)
  952. {
  953. kfree(bp->rx_buffers);
  954. bp->rx_buffers = NULL;
  955. kfree(bp->tx_buffers);
  956. bp->tx_buffers = NULL;
  957. if (bp->rx_ring) {
  958. if (bp->flags & B44_FLAG_RX_RING_HACK) {
  959. dma_unmap_single(&bp->pdev->dev, bp->rx_ring_dma,
  960. DMA_TABLE_BYTES,
  961. DMA_BIDIRECTIONAL);
  962. kfree(bp->rx_ring);
  963. } else
  964. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  965. bp->rx_ring, bp->rx_ring_dma);
  966. bp->rx_ring = NULL;
  967. bp->flags &= ~B44_FLAG_RX_RING_HACK;
  968. }
  969. if (bp->tx_ring) {
  970. if (bp->flags & B44_FLAG_TX_RING_HACK) {
  971. dma_unmap_single(&bp->pdev->dev, bp->tx_ring_dma,
  972. DMA_TABLE_BYTES,
  973. DMA_TO_DEVICE);
  974. kfree(bp->tx_ring);
  975. } else
  976. pci_free_consistent(bp->pdev, DMA_TABLE_BYTES,
  977. bp->tx_ring, bp->tx_ring_dma);
  978. bp->tx_ring = NULL;
  979. bp->flags &= ~B44_FLAG_TX_RING_HACK;
  980. }
  981. }
  982. /*
  983. * Must not be invoked with interrupt sources disabled and
  984. * the hardware shutdown down. Can sleep.
  985. */
  986. static int b44_alloc_consistent(struct b44 *bp)
  987. {
  988. int size;
  989. size = B44_RX_RING_SIZE * sizeof(struct ring_info);
  990. bp->rx_buffers = kzalloc(size, GFP_KERNEL);
  991. if (!bp->rx_buffers)
  992. goto out_err;
  993. size = B44_TX_RING_SIZE * sizeof(struct ring_info);
  994. bp->tx_buffers = kzalloc(size, GFP_KERNEL);
  995. if (!bp->tx_buffers)
  996. goto out_err;
  997. size = DMA_TABLE_BYTES;
  998. bp->rx_ring = pci_alloc_consistent(bp->pdev, size, &bp->rx_ring_dma);
  999. if (!bp->rx_ring) {
  1000. /* Allocation may have failed due to pci_alloc_consistent
  1001. insisting on use of GFP_DMA, which is more restrictive
  1002. than necessary... */
  1003. struct dma_desc *rx_ring;
  1004. dma_addr_t rx_ring_dma;
  1005. rx_ring = kzalloc(size, GFP_KERNEL);
  1006. if (!rx_ring)
  1007. goto out_err;
  1008. rx_ring_dma = dma_map_single(&bp->pdev->dev, rx_ring,
  1009. DMA_TABLE_BYTES,
  1010. DMA_BIDIRECTIONAL);
  1011. if (dma_mapping_error(rx_ring_dma) ||
  1012. rx_ring_dma + size > B44_DMA_MASK) {
  1013. kfree(rx_ring);
  1014. goto out_err;
  1015. }
  1016. bp->rx_ring = rx_ring;
  1017. bp->rx_ring_dma = rx_ring_dma;
  1018. bp->flags |= B44_FLAG_RX_RING_HACK;
  1019. }
  1020. bp->tx_ring = pci_alloc_consistent(bp->pdev, size, &bp->tx_ring_dma);
  1021. if (!bp->tx_ring) {
  1022. /* Allocation may have failed due to pci_alloc_consistent
  1023. insisting on use of GFP_DMA, which is more restrictive
  1024. than necessary... */
  1025. struct dma_desc *tx_ring;
  1026. dma_addr_t tx_ring_dma;
  1027. tx_ring = kzalloc(size, GFP_KERNEL);
  1028. if (!tx_ring)
  1029. goto out_err;
  1030. tx_ring_dma = dma_map_single(&bp->pdev->dev, tx_ring,
  1031. DMA_TABLE_BYTES,
  1032. DMA_TO_DEVICE);
  1033. if (dma_mapping_error(tx_ring_dma) ||
  1034. tx_ring_dma + size > B44_DMA_MASK) {
  1035. kfree(tx_ring);
  1036. goto out_err;
  1037. }
  1038. bp->tx_ring = tx_ring;
  1039. bp->tx_ring_dma = tx_ring_dma;
  1040. bp->flags |= B44_FLAG_TX_RING_HACK;
  1041. }
  1042. return 0;
  1043. out_err:
  1044. b44_free_consistent(bp);
  1045. return -ENOMEM;
  1046. }
  1047. /* bp->lock is held. */
  1048. static void b44_clear_stats(struct b44 *bp)
  1049. {
  1050. unsigned long reg;
  1051. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1052. for (reg = B44_TX_GOOD_O; reg <= B44_TX_PAUSE; reg += 4UL)
  1053. br32(bp, reg);
  1054. for (reg = B44_RX_GOOD_O; reg <= B44_RX_NPAUSE; reg += 4UL)
  1055. br32(bp, reg);
  1056. }
  1057. /* bp->lock is held. */
  1058. static void b44_chip_reset(struct b44 *bp)
  1059. {
  1060. if (ssb_is_core_up(bp)) {
  1061. bw32(bp, B44_RCV_LAZY, 0);
  1062. bw32(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE);
  1063. b44_wait_bit(bp, B44_ENET_CTRL, ENET_CTRL_DISABLE, 100, 1);
  1064. bw32(bp, B44_DMATX_CTRL, 0);
  1065. bp->tx_prod = bp->tx_cons = 0;
  1066. if (br32(bp, B44_DMARX_STAT) & DMARX_STAT_EMASK) {
  1067. b44_wait_bit(bp, B44_DMARX_STAT, DMARX_STAT_SIDLE,
  1068. 100, 0);
  1069. }
  1070. bw32(bp, B44_DMARX_CTRL, 0);
  1071. bp->rx_prod = bp->rx_cons = 0;
  1072. } else {
  1073. ssb_pci_setup(bp, (bp->core_unit == 0 ?
  1074. SBINTVEC_ENET0 :
  1075. SBINTVEC_ENET1));
  1076. }
  1077. ssb_core_reset(bp);
  1078. b44_clear_stats(bp);
  1079. /* Make PHY accessible. */
  1080. bw32(bp, B44_MDIO_CTRL, (MDIO_CTRL_PREAMBLE |
  1081. (0x0d & MDIO_CTRL_MAXF_MASK)));
  1082. br32(bp, B44_MDIO_CTRL);
  1083. if (!(br32(bp, B44_DEVCTRL) & DEVCTRL_IPP)) {
  1084. bw32(bp, B44_ENET_CTRL, ENET_CTRL_EPSEL);
  1085. br32(bp, B44_ENET_CTRL);
  1086. bp->flags &= ~B44_FLAG_INTERNAL_PHY;
  1087. } else {
  1088. u32 val = br32(bp, B44_DEVCTRL);
  1089. if (val & DEVCTRL_EPR) {
  1090. bw32(bp, B44_DEVCTRL, (val & ~DEVCTRL_EPR));
  1091. br32(bp, B44_DEVCTRL);
  1092. udelay(100);
  1093. }
  1094. bp->flags |= B44_FLAG_INTERNAL_PHY;
  1095. }
  1096. }
  1097. /* bp->lock is held. */
  1098. static void b44_halt(struct b44 *bp)
  1099. {
  1100. b44_disable_ints(bp);
  1101. b44_chip_reset(bp);
  1102. }
  1103. /* bp->lock is held. */
  1104. static void __b44_set_mac_addr(struct b44 *bp)
  1105. {
  1106. bw32(bp, B44_CAM_CTRL, 0);
  1107. if (!(bp->dev->flags & IFF_PROMISC)) {
  1108. u32 val;
  1109. __b44_cam_write(bp, bp->dev->dev_addr, 0);
  1110. val = br32(bp, B44_CAM_CTRL);
  1111. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1112. }
  1113. }
  1114. static int b44_set_mac_addr(struct net_device *dev, void *p)
  1115. {
  1116. struct b44 *bp = netdev_priv(dev);
  1117. struct sockaddr *addr = p;
  1118. if (netif_running(dev))
  1119. return -EBUSY;
  1120. if (!is_valid_ether_addr(addr->sa_data))
  1121. return -EINVAL;
  1122. memcpy(dev->dev_addr, addr->sa_data, dev->addr_len);
  1123. spin_lock_irq(&bp->lock);
  1124. __b44_set_mac_addr(bp);
  1125. spin_unlock_irq(&bp->lock);
  1126. return 0;
  1127. }
  1128. /* Called at device open time to get the chip ready for
  1129. * packet processing. Invoked with bp->lock held.
  1130. */
  1131. static void __b44_set_rx_mode(struct net_device *);
  1132. static void b44_init_hw(struct b44 *bp, int full_reset)
  1133. {
  1134. u32 val;
  1135. b44_chip_reset(bp);
  1136. if (full_reset) {
  1137. b44_phy_reset(bp);
  1138. b44_setup_phy(bp);
  1139. }
  1140. /* Enable CRC32, set proper LED modes and power on PHY */
  1141. bw32(bp, B44_MAC_CTRL, MAC_CTRL_CRC32_ENAB | MAC_CTRL_PHY_LEDCTRL);
  1142. bw32(bp, B44_RCV_LAZY, (1 << RCV_LAZY_FC_SHIFT));
  1143. /* This sets the MAC address too. */
  1144. __b44_set_rx_mode(bp->dev);
  1145. /* MTU + eth header + possible VLAN tag + struct rx_header */
  1146. bw32(bp, B44_RXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1147. bw32(bp, B44_TXMAXLEN, bp->dev->mtu + ETH_HLEN + 8 + RX_HEADER_LEN);
  1148. bw32(bp, B44_TX_WMARK, 56); /* XXX magic */
  1149. if (full_reset) {
  1150. bw32(bp, B44_DMATX_CTRL, DMATX_CTRL_ENABLE);
  1151. bw32(bp, B44_DMATX_ADDR, bp->tx_ring_dma + bp->dma_offset);
  1152. bw32(bp, B44_DMARX_CTRL, (DMARX_CTRL_ENABLE |
  1153. (bp->rx_offset << DMARX_CTRL_ROSHIFT)));
  1154. bw32(bp, B44_DMARX_ADDR, bp->rx_ring_dma + bp->dma_offset);
  1155. bw32(bp, B44_DMARX_PTR, bp->rx_pending);
  1156. bp->rx_prod = bp->rx_pending;
  1157. bw32(bp, B44_MIB_CTRL, MIB_CTRL_CLR_ON_READ);
  1158. } else {
  1159. bw32(bp, B44_DMARX_CTRL, (DMARX_CTRL_ENABLE |
  1160. (bp->rx_offset << DMARX_CTRL_ROSHIFT)));
  1161. }
  1162. val = br32(bp, B44_ENET_CTRL);
  1163. bw32(bp, B44_ENET_CTRL, (val | ENET_CTRL_ENABLE));
  1164. }
  1165. static int b44_open(struct net_device *dev)
  1166. {
  1167. struct b44 *bp = netdev_priv(dev);
  1168. int err;
  1169. err = b44_alloc_consistent(bp);
  1170. if (err)
  1171. goto out;
  1172. b44_init_rings(bp);
  1173. b44_init_hw(bp, 1);
  1174. b44_check_phy(bp);
  1175. err = request_irq(dev->irq, b44_interrupt, IRQF_SHARED, dev->name, dev);
  1176. if (unlikely(err < 0)) {
  1177. b44_chip_reset(bp);
  1178. b44_free_rings(bp);
  1179. b44_free_consistent(bp);
  1180. goto out;
  1181. }
  1182. init_timer(&bp->timer);
  1183. bp->timer.expires = jiffies + HZ;
  1184. bp->timer.data = (unsigned long) bp;
  1185. bp->timer.function = b44_timer;
  1186. add_timer(&bp->timer);
  1187. b44_enable_ints(bp);
  1188. netif_start_queue(dev);
  1189. out:
  1190. return err;
  1191. }
  1192. #if 0
  1193. /*static*/ void b44_dump_state(struct b44 *bp)
  1194. {
  1195. u32 val32, val32_2, val32_3, val32_4, val32_5;
  1196. u16 val16;
  1197. pci_read_config_word(bp->pdev, PCI_STATUS, &val16);
  1198. printk("DEBUG: PCI status [%04x] \n", val16);
  1199. }
  1200. #endif
  1201. #ifdef CONFIG_NET_POLL_CONTROLLER
  1202. /*
  1203. * Polling receive - used by netconsole and other diagnostic tools
  1204. * to allow network i/o with interrupts disabled.
  1205. */
  1206. static void b44_poll_controller(struct net_device *dev)
  1207. {
  1208. disable_irq(dev->irq);
  1209. b44_interrupt(dev->irq, dev);
  1210. enable_irq(dev->irq);
  1211. }
  1212. #endif
  1213. static void bwfilter_table(struct b44 *bp, u8 *pp, u32 bytes, u32 table_offset)
  1214. {
  1215. u32 i;
  1216. u32 *pattern = (u32 *) pp;
  1217. for (i = 0; i < bytes; i += sizeof(u32)) {
  1218. bw32(bp, B44_FILT_ADDR, table_offset + i);
  1219. bw32(bp, B44_FILT_DATA, pattern[i / sizeof(u32)]);
  1220. }
  1221. }
  1222. static int b44_magic_pattern(u8 *macaddr, u8 *ppattern, u8 *pmask, int offset)
  1223. {
  1224. int magicsync = 6;
  1225. int k, j, len = offset;
  1226. int ethaddr_bytes = ETH_ALEN;
  1227. memset(ppattern + offset, 0xff, magicsync);
  1228. for (j = 0; j < magicsync; j++)
  1229. set_bit(len++, (unsigned long *) pmask);
  1230. for (j = 0; j < B44_MAX_PATTERNS; j++) {
  1231. if ((B44_PATTERN_SIZE - len) >= ETH_ALEN)
  1232. ethaddr_bytes = ETH_ALEN;
  1233. else
  1234. ethaddr_bytes = B44_PATTERN_SIZE - len;
  1235. if (ethaddr_bytes <=0)
  1236. break;
  1237. for (k = 0; k< ethaddr_bytes; k++) {
  1238. ppattern[offset + magicsync +
  1239. (j * ETH_ALEN) + k] = macaddr[k];
  1240. len++;
  1241. set_bit(len, (unsigned long *) pmask);
  1242. }
  1243. }
  1244. return len - 1;
  1245. }
  1246. /* Setup magic packet patterns in the b44 WOL
  1247. * pattern matching filter.
  1248. */
  1249. static void b44_setup_pseudo_magicp(struct b44 *bp)
  1250. {
  1251. u32 val;
  1252. int plen0, plen1, plen2;
  1253. u8 *pwol_pattern;
  1254. u8 pwol_mask[B44_PMASK_SIZE];
  1255. pwol_pattern = kmalloc(B44_PATTERN_SIZE, GFP_KERNEL);
  1256. if (!pwol_pattern) {
  1257. printk(KERN_ERR PFX "Memory not available for WOL\n");
  1258. return;
  1259. }
  1260. /* Ipv4 magic packet pattern - pattern 0.*/
  1261. memset(pwol_pattern, 0, B44_PATTERN_SIZE);
  1262. memset(pwol_mask, 0, B44_PMASK_SIZE);
  1263. plen0 = b44_magic_pattern(bp->dev->dev_addr, pwol_pattern, pwol_mask,
  1264. B44_ETHIPV4UDP_HLEN);
  1265. bwfilter_table(bp, pwol_pattern, B44_PATTERN_SIZE, B44_PATTERN_BASE);
  1266. bwfilter_table(bp, pwol_mask, B44_PMASK_SIZE, B44_PMASK_BASE);
  1267. /* Raw ethernet II magic packet pattern - pattern 1 */
  1268. memset(pwol_pattern, 0, B44_PATTERN_SIZE);
  1269. memset(pwol_mask, 0, B44_PMASK_SIZE);
  1270. plen1 = b44_magic_pattern(bp->dev->dev_addr, pwol_pattern, pwol_mask,
  1271. ETH_HLEN);
  1272. bwfilter_table(bp, pwol_pattern, B44_PATTERN_SIZE,
  1273. B44_PATTERN_BASE + B44_PATTERN_SIZE);
  1274. bwfilter_table(bp, pwol_mask, B44_PMASK_SIZE,
  1275. B44_PMASK_BASE + B44_PMASK_SIZE);
  1276. /* Ipv6 magic packet pattern - pattern 2 */
  1277. memset(pwol_pattern, 0, B44_PATTERN_SIZE);
  1278. memset(pwol_mask, 0, B44_PMASK_SIZE);
  1279. plen2 = b44_magic_pattern(bp->dev->dev_addr, pwol_pattern, pwol_mask,
  1280. B44_ETHIPV6UDP_HLEN);
  1281. bwfilter_table(bp, pwol_pattern, B44_PATTERN_SIZE,
  1282. B44_PATTERN_BASE + B44_PATTERN_SIZE + B44_PATTERN_SIZE);
  1283. bwfilter_table(bp, pwol_mask, B44_PMASK_SIZE,
  1284. B44_PMASK_BASE + B44_PMASK_SIZE + B44_PMASK_SIZE);
  1285. kfree(pwol_pattern);
  1286. /* set these pattern's lengths: one less than each real length */
  1287. val = plen0 | (plen1 << 8) | (plen2 << 16) | WKUP_LEN_ENABLE_THREE;
  1288. bw32(bp, B44_WKUP_LEN, val);
  1289. /* enable wakeup pattern matching */
  1290. val = br32(bp, B44_DEVCTRL);
  1291. bw32(bp, B44_DEVCTRL, val | DEVCTRL_PFE);
  1292. }
  1293. static void b44_setup_wol(struct b44 *bp)
  1294. {
  1295. u32 val;
  1296. u16 pmval;
  1297. bw32(bp, B44_RXCONFIG, RXCONFIG_ALLMULTI);
  1298. if (bp->flags & B44_FLAG_B0_ANDLATER) {
  1299. bw32(bp, B44_WKUP_LEN, WKUP_LEN_DISABLE);
  1300. val = bp->dev->dev_addr[2] << 24 |
  1301. bp->dev->dev_addr[3] << 16 |
  1302. bp->dev->dev_addr[4] << 8 |
  1303. bp->dev->dev_addr[5];
  1304. bw32(bp, B44_ADDR_LO, val);
  1305. val = bp->dev->dev_addr[0] << 8 |
  1306. bp->dev->dev_addr[1];
  1307. bw32(bp, B44_ADDR_HI, val);
  1308. val = br32(bp, B44_DEVCTRL);
  1309. bw32(bp, B44_DEVCTRL, val | DEVCTRL_MPM | DEVCTRL_PFE);
  1310. } else {
  1311. b44_setup_pseudo_magicp(bp);
  1312. }
  1313. val = br32(bp, B44_SBTMSLOW);
  1314. bw32(bp, B44_SBTMSLOW, val | SBTMSLOW_PE);
  1315. pci_read_config_word(bp->pdev, SSB_PMCSR, &pmval);
  1316. pci_write_config_word(bp->pdev, SSB_PMCSR, pmval | SSB_PE);
  1317. }
  1318. static int b44_close(struct net_device *dev)
  1319. {
  1320. struct b44 *bp = netdev_priv(dev);
  1321. netif_stop_queue(dev);
  1322. netif_poll_disable(dev);
  1323. del_timer_sync(&bp->timer);
  1324. spin_lock_irq(&bp->lock);
  1325. #if 0
  1326. b44_dump_state(bp);
  1327. #endif
  1328. b44_halt(bp);
  1329. b44_free_rings(bp);
  1330. netif_carrier_off(dev);
  1331. spin_unlock_irq(&bp->lock);
  1332. free_irq(dev->irq, dev);
  1333. netif_poll_enable(dev);
  1334. if (bp->flags & B44_FLAG_WOL_ENABLE) {
  1335. b44_init_hw(bp, 0);
  1336. b44_setup_wol(bp);
  1337. }
  1338. b44_free_consistent(bp);
  1339. return 0;
  1340. }
  1341. static struct net_device_stats *b44_get_stats(struct net_device *dev)
  1342. {
  1343. struct b44 *bp = netdev_priv(dev);
  1344. struct net_device_stats *nstat = &bp->stats;
  1345. struct b44_hw_stats *hwstat = &bp->hw_stats;
  1346. /* Convert HW stats into netdevice stats. */
  1347. nstat->rx_packets = hwstat->rx_pkts;
  1348. nstat->tx_packets = hwstat->tx_pkts;
  1349. nstat->rx_bytes = hwstat->rx_octets;
  1350. nstat->tx_bytes = hwstat->tx_octets;
  1351. nstat->tx_errors = (hwstat->tx_jabber_pkts +
  1352. hwstat->tx_oversize_pkts +
  1353. hwstat->tx_underruns +
  1354. hwstat->tx_excessive_cols +
  1355. hwstat->tx_late_cols);
  1356. nstat->multicast = hwstat->tx_multicast_pkts;
  1357. nstat->collisions = hwstat->tx_total_cols;
  1358. nstat->rx_length_errors = (hwstat->rx_oversize_pkts +
  1359. hwstat->rx_undersize);
  1360. nstat->rx_over_errors = hwstat->rx_missed_pkts;
  1361. nstat->rx_frame_errors = hwstat->rx_align_errs;
  1362. nstat->rx_crc_errors = hwstat->rx_crc_errs;
  1363. nstat->rx_errors = (hwstat->rx_jabber_pkts +
  1364. hwstat->rx_oversize_pkts +
  1365. hwstat->rx_missed_pkts +
  1366. hwstat->rx_crc_align_errs +
  1367. hwstat->rx_undersize +
  1368. hwstat->rx_crc_errs +
  1369. hwstat->rx_align_errs +
  1370. hwstat->rx_symbol_errs);
  1371. nstat->tx_aborted_errors = hwstat->tx_underruns;
  1372. #if 0
  1373. /* Carrier lost counter seems to be broken for some devices */
  1374. nstat->tx_carrier_errors = hwstat->tx_carrier_lost;
  1375. #endif
  1376. return nstat;
  1377. }
  1378. static int __b44_load_mcast(struct b44 *bp, struct net_device *dev)
  1379. {
  1380. struct dev_mc_list *mclist;
  1381. int i, num_ents;
  1382. num_ents = min_t(int, dev->mc_count, B44_MCAST_TABLE_SIZE);
  1383. mclist = dev->mc_list;
  1384. for (i = 0; mclist && i < num_ents; i++, mclist = mclist->next) {
  1385. __b44_cam_write(bp, mclist->dmi_addr, i + 1);
  1386. }
  1387. return i+1;
  1388. }
  1389. static void __b44_set_rx_mode(struct net_device *dev)
  1390. {
  1391. struct b44 *bp = netdev_priv(dev);
  1392. u32 val;
  1393. val = br32(bp, B44_RXCONFIG);
  1394. val &= ~(RXCONFIG_PROMISC | RXCONFIG_ALLMULTI);
  1395. if (dev->flags & IFF_PROMISC) {
  1396. val |= RXCONFIG_PROMISC;
  1397. bw32(bp, B44_RXCONFIG, val);
  1398. } else {
  1399. unsigned char zero[6] = {0, 0, 0, 0, 0, 0};
  1400. int i = 0;
  1401. __b44_set_mac_addr(bp);
  1402. if ((dev->flags & IFF_ALLMULTI) ||
  1403. (dev->mc_count > B44_MCAST_TABLE_SIZE))
  1404. val |= RXCONFIG_ALLMULTI;
  1405. else
  1406. i = __b44_load_mcast(bp, dev);
  1407. for (; i < 64; i++)
  1408. __b44_cam_write(bp, zero, i);
  1409. bw32(bp, B44_RXCONFIG, val);
  1410. val = br32(bp, B44_CAM_CTRL);
  1411. bw32(bp, B44_CAM_CTRL, val | CAM_CTRL_ENABLE);
  1412. }
  1413. }
  1414. static void b44_set_rx_mode(struct net_device *dev)
  1415. {
  1416. struct b44 *bp = netdev_priv(dev);
  1417. spin_lock_irq(&bp->lock);
  1418. __b44_set_rx_mode(dev);
  1419. spin_unlock_irq(&bp->lock);
  1420. }
  1421. static u32 b44_get_msglevel(struct net_device *dev)
  1422. {
  1423. struct b44 *bp = netdev_priv(dev);
  1424. return bp->msg_enable;
  1425. }
  1426. static void b44_set_msglevel(struct net_device *dev, u32 value)
  1427. {
  1428. struct b44 *bp = netdev_priv(dev);
  1429. bp->msg_enable = value;
  1430. }
  1431. static void b44_get_drvinfo (struct net_device *dev, struct ethtool_drvinfo *info)
  1432. {
  1433. struct b44 *bp = netdev_priv(dev);
  1434. struct pci_dev *pci_dev = bp->pdev;
  1435. strcpy (info->driver, DRV_MODULE_NAME);
  1436. strcpy (info->version, DRV_MODULE_VERSION);
  1437. strcpy (info->bus_info, pci_name(pci_dev));
  1438. }
  1439. static int b44_nway_reset(struct net_device *dev)
  1440. {
  1441. struct b44 *bp = netdev_priv(dev);
  1442. u32 bmcr;
  1443. int r;
  1444. spin_lock_irq(&bp->lock);
  1445. b44_readphy(bp, MII_BMCR, &bmcr);
  1446. b44_readphy(bp, MII_BMCR, &bmcr);
  1447. r = -EINVAL;
  1448. if (bmcr & BMCR_ANENABLE) {
  1449. b44_writephy(bp, MII_BMCR,
  1450. bmcr | BMCR_ANRESTART);
  1451. r = 0;
  1452. }
  1453. spin_unlock_irq(&bp->lock);
  1454. return r;
  1455. }
  1456. static int b44_get_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1457. {
  1458. struct b44 *bp = netdev_priv(dev);
  1459. cmd->supported = (SUPPORTED_Autoneg);
  1460. cmd->supported |= (SUPPORTED_100baseT_Half |
  1461. SUPPORTED_100baseT_Full |
  1462. SUPPORTED_10baseT_Half |
  1463. SUPPORTED_10baseT_Full |
  1464. SUPPORTED_MII);
  1465. cmd->advertising = 0;
  1466. if (bp->flags & B44_FLAG_ADV_10HALF)
  1467. cmd->advertising |= ADVERTISED_10baseT_Half;
  1468. if (bp->flags & B44_FLAG_ADV_10FULL)
  1469. cmd->advertising |= ADVERTISED_10baseT_Full;
  1470. if (bp->flags & B44_FLAG_ADV_100HALF)
  1471. cmd->advertising |= ADVERTISED_100baseT_Half;
  1472. if (bp->flags & B44_FLAG_ADV_100FULL)
  1473. cmd->advertising |= ADVERTISED_100baseT_Full;
  1474. cmd->advertising |= ADVERTISED_Pause | ADVERTISED_Asym_Pause;
  1475. cmd->speed = (bp->flags & B44_FLAG_100_BASE_T) ?
  1476. SPEED_100 : SPEED_10;
  1477. cmd->duplex = (bp->flags & B44_FLAG_FULL_DUPLEX) ?
  1478. DUPLEX_FULL : DUPLEX_HALF;
  1479. cmd->port = 0;
  1480. cmd->phy_address = bp->phy_addr;
  1481. cmd->transceiver = (bp->flags & B44_FLAG_INTERNAL_PHY) ?
  1482. XCVR_INTERNAL : XCVR_EXTERNAL;
  1483. cmd->autoneg = (bp->flags & B44_FLAG_FORCE_LINK) ?
  1484. AUTONEG_DISABLE : AUTONEG_ENABLE;
  1485. if (cmd->autoneg == AUTONEG_ENABLE)
  1486. cmd->advertising |= ADVERTISED_Autoneg;
  1487. if (!netif_running(dev)){
  1488. cmd->speed = 0;
  1489. cmd->duplex = 0xff;
  1490. }
  1491. cmd->maxtxpkt = 0;
  1492. cmd->maxrxpkt = 0;
  1493. return 0;
  1494. }
  1495. static int b44_set_settings(struct net_device *dev, struct ethtool_cmd *cmd)
  1496. {
  1497. struct b44 *bp = netdev_priv(dev);
  1498. /* We do not support gigabit. */
  1499. if (cmd->autoneg == AUTONEG_ENABLE) {
  1500. if (cmd->advertising &
  1501. (ADVERTISED_1000baseT_Half |
  1502. ADVERTISED_1000baseT_Full))
  1503. return -EINVAL;
  1504. } else if ((cmd->speed != SPEED_100 &&
  1505. cmd->speed != SPEED_10) ||
  1506. (cmd->duplex != DUPLEX_HALF &&
  1507. cmd->duplex != DUPLEX_FULL)) {
  1508. return -EINVAL;
  1509. }
  1510. spin_lock_irq(&bp->lock);
  1511. if (cmd->autoneg == AUTONEG_ENABLE) {
  1512. bp->flags &= ~(B44_FLAG_FORCE_LINK |
  1513. B44_FLAG_100_BASE_T |
  1514. B44_FLAG_FULL_DUPLEX |
  1515. B44_FLAG_ADV_10HALF |
  1516. B44_FLAG_ADV_10FULL |
  1517. B44_FLAG_ADV_100HALF |
  1518. B44_FLAG_ADV_100FULL);
  1519. if (cmd->advertising == 0) {
  1520. bp->flags |= (B44_FLAG_ADV_10HALF |
  1521. B44_FLAG_ADV_10FULL |
  1522. B44_FLAG_ADV_100HALF |
  1523. B44_FLAG_ADV_100FULL);
  1524. } else {
  1525. if (cmd->advertising & ADVERTISED_10baseT_Half)
  1526. bp->flags |= B44_FLAG_ADV_10HALF;
  1527. if (cmd->advertising & ADVERTISED_10baseT_Full)
  1528. bp->flags |= B44_FLAG_ADV_10FULL;
  1529. if (cmd->advertising & ADVERTISED_100baseT_Half)
  1530. bp->flags |= B44_FLAG_ADV_100HALF;
  1531. if (cmd->advertising & ADVERTISED_100baseT_Full)
  1532. bp->flags |= B44_FLAG_ADV_100FULL;
  1533. }
  1534. } else {
  1535. bp->flags |= B44_FLAG_FORCE_LINK;
  1536. bp->flags &= ~(B44_FLAG_100_BASE_T | B44_FLAG_FULL_DUPLEX);
  1537. if (cmd->speed == SPEED_100)
  1538. bp->flags |= B44_FLAG_100_BASE_T;
  1539. if (cmd->duplex == DUPLEX_FULL)
  1540. bp->flags |= B44_FLAG_FULL_DUPLEX;
  1541. }
  1542. if (netif_running(dev))
  1543. b44_setup_phy(bp);
  1544. spin_unlock_irq(&bp->lock);
  1545. return 0;
  1546. }
  1547. static void b44_get_ringparam(struct net_device *dev,
  1548. struct ethtool_ringparam *ering)
  1549. {
  1550. struct b44 *bp = netdev_priv(dev);
  1551. ering->rx_max_pending = B44_RX_RING_SIZE - 1;
  1552. ering->rx_pending = bp->rx_pending;
  1553. /* XXX ethtool lacks a tx_max_pending, oops... */
  1554. }
  1555. static int b44_set_ringparam(struct net_device *dev,
  1556. struct ethtool_ringparam *ering)
  1557. {
  1558. struct b44 *bp = netdev_priv(dev);
  1559. if ((ering->rx_pending > B44_RX_RING_SIZE - 1) ||
  1560. (ering->rx_mini_pending != 0) ||
  1561. (ering->rx_jumbo_pending != 0) ||
  1562. (ering->tx_pending > B44_TX_RING_SIZE - 1))
  1563. return -EINVAL;
  1564. spin_lock_irq(&bp->lock);
  1565. bp->rx_pending = ering->rx_pending;
  1566. bp->tx_pending = ering->tx_pending;
  1567. b44_halt(bp);
  1568. b44_init_rings(bp);
  1569. b44_init_hw(bp, 1);
  1570. netif_wake_queue(bp->dev);
  1571. spin_unlock_irq(&bp->lock);
  1572. b44_enable_ints(bp);
  1573. return 0;
  1574. }
  1575. static void b44_get_pauseparam(struct net_device *dev,
  1576. struct ethtool_pauseparam *epause)
  1577. {
  1578. struct b44 *bp = netdev_priv(dev);
  1579. epause->autoneg =
  1580. (bp->flags & B44_FLAG_PAUSE_AUTO) != 0;
  1581. epause->rx_pause =
  1582. (bp->flags & B44_FLAG_RX_PAUSE) != 0;
  1583. epause->tx_pause =
  1584. (bp->flags & B44_FLAG_TX_PAUSE) != 0;
  1585. }
  1586. static int b44_set_pauseparam(struct net_device *dev,
  1587. struct ethtool_pauseparam *epause)
  1588. {
  1589. struct b44 *bp = netdev_priv(dev);
  1590. spin_lock_irq(&bp->lock);
  1591. if (epause->autoneg)
  1592. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1593. else
  1594. bp->flags &= ~B44_FLAG_PAUSE_AUTO;
  1595. if (epause->rx_pause)
  1596. bp->flags |= B44_FLAG_RX_PAUSE;
  1597. else
  1598. bp->flags &= ~B44_FLAG_RX_PAUSE;
  1599. if (epause->tx_pause)
  1600. bp->flags |= B44_FLAG_TX_PAUSE;
  1601. else
  1602. bp->flags &= ~B44_FLAG_TX_PAUSE;
  1603. if (bp->flags & B44_FLAG_PAUSE_AUTO) {
  1604. b44_halt(bp);
  1605. b44_init_rings(bp);
  1606. b44_init_hw(bp, 1);
  1607. } else {
  1608. __b44_set_flow_ctrl(bp, bp->flags);
  1609. }
  1610. spin_unlock_irq(&bp->lock);
  1611. b44_enable_ints(bp);
  1612. return 0;
  1613. }
  1614. static void b44_get_strings(struct net_device *dev, u32 stringset, u8 *data)
  1615. {
  1616. switch(stringset) {
  1617. case ETH_SS_STATS:
  1618. memcpy(data, *b44_gstrings, sizeof(b44_gstrings));
  1619. break;
  1620. }
  1621. }
  1622. static int b44_get_stats_count(struct net_device *dev)
  1623. {
  1624. return ARRAY_SIZE(b44_gstrings);
  1625. }
  1626. static void b44_get_ethtool_stats(struct net_device *dev,
  1627. struct ethtool_stats *stats, u64 *data)
  1628. {
  1629. struct b44 *bp = netdev_priv(dev);
  1630. u32 *val = &bp->hw_stats.tx_good_octets;
  1631. u32 i;
  1632. spin_lock_irq(&bp->lock);
  1633. b44_stats_update(bp);
  1634. for (i = 0; i < ARRAY_SIZE(b44_gstrings); i++)
  1635. *data++ = *val++;
  1636. spin_unlock_irq(&bp->lock);
  1637. }
  1638. static void b44_get_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  1639. {
  1640. struct b44 *bp = netdev_priv(dev);
  1641. wol->supported = WAKE_MAGIC;
  1642. if (bp->flags & B44_FLAG_WOL_ENABLE)
  1643. wol->wolopts = WAKE_MAGIC;
  1644. else
  1645. wol->wolopts = 0;
  1646. memset(&wol->sopass, 0, sizeof(wol->sopass));
  1647. }
  1648. static int b44_set_wol(struct net_device *dev, struct ethtool_wolinfo *wol)
  1649. {
  1650. struct b44 *bp = netdev_priv(dev);
  1651. spin_lock_irq(&bp->lock);
  1652. if (wol->wolopts & WAKE_MAGIC)
  1653. bp->flags |= B44_FLAG_WOL_ENABLE;
  1654. else
  1655. bp->flags &= ~B44_FLAG_WOL_ENABLE;
  1656. spin_unlock_irq(&bp->lock);
  1657. return 0;
  1658. }
  1659. static const struct ethtool_ops b44_ethtool_ops = {
  1660. .get_drvinfo = b44_get_drvinfo,
  1661. .get_settings = b44_get_settings,
  1662. .set_settings = b44_set_settings,
  1663. .nway_reset = b44_nway_reset,
  1664. .get_link = ethtool_op_get_link,
  1665. .get_wol = b44_get_wol,
  1666. .set_wol = b44_set_wol,
  1667. .get_ringparam = b44_get_ringparam,
  1668. .set_ringparam = b44_set_ringparam,
  1669. .get_pauseparam = b44_get_pauseparam,
  1670. .set_pauseparam = b44_set_pauseparam,
  1671. .get_msglevel = b44_get_msglevel,
  1672. .set_msglevel = b44_set_msglevel,
  1673. .get_strings = b44_get_strings,
  1674. .get_stats_count = b44_get_stats_count,
  1675. .get_ethtool_stats = b44_get_ethtool_stats,
  1676. .get_perm_addr = ethtool_op_get_perm_addr,
  1677. };
  1678. static int b44_ioctl(struct net_device *dev, struct ifreq *ifr, int cmd)
  1679. {
  1680. struct mii_ioctl_data *data = if_mii(ifr);
  1681. struct b44 *bp = netdev_priv(dev);
  1682. int err = -EINVAL;
  1683. if (!netif_running(dev))
  1684. goto out;
  1685. spin_lock_irq(&bp->lock);
  1686. err = generic_mii_ioctl(&bp->mii_if, data, cmd, NULL);
  1687. spin_unlock_irq(&bp->lock);
  1688. out:
  1689. return err;
  1690. }
  1691. /* Read 128-bytes of EEPROM. */
  1692. static int b44_read_eeprom(struct b44 *bp, u8 *data)
  1693. {
  1694. long i;
  1695. u16 *ptr = (u16 *) data;
  1696. for (i = 0; i < 128; i += 2)
  1697. ptr[i / 2] = cpu_to_le16(readw(bp->regs + 4096 + i));
  1698. return 0;
  1699. }
  1700. static int __devinit b44_get_invariants(struct b44 *bp)
  1701. {
  1702. u8 eeprom[128];
  1703. int err;
  1704. err = b44_read_eeprom(bp, &eeprom[0]);
  1705. if (err)
  1706. goto out;
  1707. bp->dev->dev_addr[0] = eeprom[79];
  1708. bp->dev->dev_addr[1] = eeprom[78];
  1709. bp->dev->dev_addr[2] = eeprom[81];
  1710. bp->dev->dev_addr[3] = eeprom[80];
  1711. bp->dev->dev_addr[4] = eeprom[83];
  1712. bp->dev->dev_addr[5] = eeprom[82];
  1713. if (!is_valid_ether_addr(&bp->dev->dev_addr[0])){
  1714. printk(KERN_ERR PFX "Invalid MAC address found in EEPROM\n");
  1715. return -EINVAL;
  1716. }
  1717. memcpy(bp->dev->perm_addr, bp->dev->dev_addr, bp->dev->addr_len);
  1718. bp->phy_addr = eeprom[90] & 0x1f;
  1719. /* With this, plus the rx_header prepended to the data by the
  1720. * hardware, we'll land the ethernet header on a 2-byte boundary.
  1721. */
  1722. bp->rx_offset = 30;
  1723. bp->imask = IMASK_DEF;
  1724. bp->core_unit = ssb_core_unit(bp);
  1725. bp->dma_offset = SB_PCI_DMA;
  1726. /* XXX - really required?
  1727. bp->flags |= B44_FLAG_BUGGY_TXPTR;
  1728. */
  1729. if (ssb_get_core_rev(bp) >= 7)
  1730. bp->flags |= B44_FLAG_B0_ANDLATER;
  1731. out:
  1732. return err;
  1733. }
  1734. static int __devinit b44_init_one(struct pci_dev *pdev,
  1735. const struct pci_device_id *ent)
  1736. {
  1737. static int b44_version_printed = 0;
  1738. unsigned long b44reg_base, b44reg_len;
  1739. struct net_device *dev;
  1740. struct b44 *bp;
  1741. int err, i;
  1742. if (b44_version_printed++ == 0)
  1743. printk(KERN_INFO "%s", version);
  1744. err = pci_enable_device(pdev);
  1745. if (err) {
  1746. dev_err(&pdev->dev, "Cannot enable PCI device, "
  1747. "aborting.\n");
  1748. return err;
  1749. }
  1750. if (!(pci_resource_flags(pdev, 0) & IORESOURCE_MEM)) {
  1751. dev_err(&pdev->dev,
  1752. "Cannot find proper PCI device "
  1753. "base address, aborting.\n");
  1754. err = -ENODEV;
  1755. goto err_out_disable_pdev;
  1756. }
  1757. err = pci_request_regions(pdev, DRV_MODULE_NAME);
  1758. if (err) {
  1759. dev_err(&pdev->dev,
  1760. "Cannot obtain PCI resources, aborting.\n");
  1761. goto err_out_disable_pdev;
  1762. }
  1763. pci_set_master(pdev);
  1764. err = pci_set_dma_mask(pdev, (u64) B44_DMA_MASK);
  1765. if (err) {
  1766. dev_err(&pdev->dev, "No usable DMA configuration, aborting.\n");
  1767. goto err_out_free_res;
  1768. }
  1769. err = pci_set_consistent_dma_mask(pdev, (u64) B44_DMA_MASK);
  1770. if (err) {
  1771. dev_err(&pdev->dev, "No usable DMA configuration, aborting.\n");
  1772. goto err_out_free_res;
  1773. }
  1774. b44reg_base = pci_resource_start(pdev, 0);
  1775. b44reg_len = pci_resource_len(pdev, 0);
  1776. dev = alloc_etherdev(sizeof(*bp));
  1777. if (!dev) {
  1778. dev_err(&pdev->dev, "Etherdev alloc failed, aborting.\n");
  1779. err = -ENOMEM;
  1780. goto err_out_free_res;
  1781. }
  1782. SET_MODULE_OWNER(dev);
  1783. SET_NETDEV_DEV(dev,&pdev->dev);
  1784. /* No interesting netdevice features in this card... */
  1785. dev->features |= 0;
  1786. bp = netdev_priv(dev);
  1787. bp->pdev = pdev;
  1788. bp->dev = dev;
  1789. bp->msg_enable = netif_msg_init(b44_debug, B44_DEF_MSG_ENABLE);
  1790. spin_lock_init(&bp->lock);
  1791. bp->regs = ioremap(b44reg_base, b44reg_len);
  1792. if (bp->regs == 0UL) {
  1793. dev_err(&pdev->dev, "Cannot map device registers, aborting.\n");
  1794. err = -ENOMEM;
  1795. goto err_out_free_dev;
  1796. }
  1797. bp->rx_pending = B44_DEF_RX_RING_PENDING;
  1798. bp->tx_pending = B44_DEF_TX_RING_PENDING;
  1799. dev->open = b44_open;
  1800. dev->stop = b44_close;
  1801. dev->hard_start_xmit = b44_start_xmit;
  1802. dev->get_stats = b44_get_stats;
  1803. dev->set_multicast_list = b44_set_rx_mode;
  1804. dev->set_mac_address = b44_set_mac_addr;
  1805. dev->do_ioctl = b44_ioctl;
  1806. dev->tx_timeout = b44_tx_timeout;
  1807. dev->poll = b44_poll;
  1808. dev->weight = 64;
  1809. dev->watchdog_timeo = B44_TX_TIMEOUT;
  1810. #ifdef CONFIG_NET_POLL_CONTROLLER
  1811. dev->poll_controller = b44_poll_controller;
  1812. #endif
  1813. dev->change_mtu = b44_change_mtu;
  1814. dev->irq = pdev->irq;
  1815. SET_ETHTOOL_OPS(dev, &b44_ethtool_ops);
  1816. netif_carrier_off(dev);
  1817. err = b44_get_invariants(bp);
  1818. if (err) {
  1819. dev_err(&pdev->dev,
  1820. "Problem fetching invariants of chip, aborting.\n");
  1821. goto err_out_iounmap;
  1822. }
  1823. bp->mii_if.dev = dev;
  1824. bp->mii_if.mdio_read = b44_mii_read;
  1825. bp->mii_if.mdio_write = b44_mii_write;
  1826. bp->mii_if.phy_id = bp->phy_addr;
  1827. bp->mii_if.phy_id_mask = 0x1f;
  1828. bp->mii_if.reg_num_mask = 0x1f;
  1829. /* By default, advertise all speed/duplex settings. */
  1830. bp->flags |= (B44_FLAG_ADV_10HALF | B44_FLAG_ADV_10FULL |
  1831. B44_FLAG_ADV_100HALF | B44_FLAG_ADV_100FULL);
  1832. /* By default, auto-negotiate PAUSE. */
  1833. bp->flags |= B44_FLAG_PAUSE_AUTO;
  1834. err = register_netdev(dev);
  1835. if (err) {
  1836. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  1837. goto err_out_iounmap;
  1838. }
  1839. pci_set_drvdata(pdev, dev);
  1840. pci_save_state(bp->pdev);
  1841. /* Chip reset provides power to the b44 MAC & PCI cores, which
  1842. * is necessary for MAC register access.
  1843. */
  1844. b44_chip_reset(bp);
  1845. printk(KERN_INFO "%s: Broadcom 4400 10/100BaseT Ethernet ", dev->name);
  1846. for (i = 0; i < 6; i++)
  1847. printk("%2.2x%c", dev->dev_addr[i],
  1848. i == 5 ? '\n' : ':');
  1849. return 0;
  1850. err_out_iounmap:
  1851. iounmap(bp->regs);
  1852. err_out_free_dev:
  1853. free_netdev(dev);
  1854. err_out_free_res:
  1855. pci_release_regions(pdev);
  1856. err_out_disable_pdev:
  1857. pci_disable_device(pdev);
  1858. pci_set_drvdata(pdev, NULL);
  1859. return err;
  1860. }
  1861. static void __devexit b44_remove_one(struct pci_dev *pdev)
  1862. {
  1863. struct net_device *dev = pci_get_drvdata(pdev);
  1864. struct b44 *bp = netdev_priv(dev);
  1865. unregister_netdev(dev);
  1866. iounmap(bp->regs);
  1867. free_netdev(dev);
  1868. pci_release_regions(pdev);
  1869. pci_disable_device(pdev);
  1870. pci_set_drvdata(pdev, NULL);
  1871. }
  1872. static int b44_suspend(struct pci_dev *pdev, pm_message_t state)
  1873. {
  1874. struct net_device *dev = pci_get_drvdata(pdev);
  1875. struct b44 *bp = netdev_priv(dev);
  1876. if (!netif_running(dev))
  1877. return 0;
  1878. del_timer_sync(&bp->timer);
  1879. spin_lock_irq(&bp->lock);
  1880. b44_halt(bp);
  1881. netif_carrier_off(bp->dev);
  1882. netif_device_detach(bp->dev);
  1883. b44_free_rings(bp);
  1884. spin_unlock_irq(&bp->lock);
  1885. free_irq(dev->irq, dev);
  1886. if (bp->flags & B44_FLAG_WOL_ENABLE) {
  1887. b44_init_hw(bp, 0);
  1888. b44_setup_wol(bp);
  1889. }
  1890. pci_disable_device(pdev);
  1891. return 0;
  1892. }
  1893. static int b44_resume(struct pci_dev *pdev)
  1894. {
  1895. struct net_device *dev = pci_get_drvdata(pdev);
  1896. struct b44 *bp = netdev_priv(dev);
  1897. pci_restore_state(pdev);
  1898. pci_enable_device(pdev);
  1899. pci_set_master(pdev);
  1900. if (!netif_running(dev))
  1901. return 0;
  1902. if (request_irq(dev->irq, b44_interrupt, IRQF_SHARED, dev->name, dev))
  1903. printk(KERN_ERR PFX "%s: request_irq failed\n", dev->name);
  1904. spin_lock_irq(&bp->lock);
  1905. b44_init_rings(bp);
  1906. b44_init_hw(bp, 1);
  1907. netif_device_attach(bp->dev);
  1908. spin_unlock_irq(&bp->lock);
  1909. bp->timer.expires = jiffies + HZ;
  1910. add_timer(&bp->timer);
  1911. b44_enable_ints(bp);
  1912. netif_wake_queue(dev);
  1913. return 0;
  1914. }
  1915. static struct pci_driver b44_driver = {
  1916. .name = DRV_MODULE_NAME,
  1917. .id_table = b44_pci_tbl,
  1918. .probe = b44_init_one,
  1919. .remove = __devexit_p(b44_remove_one),
  1920. .suspend = b44_suspend,
  1921. .resume = b44_resume,
  1922. };
  1923. static int __init b44_init(void)
  1924. {
  1925. unsigned int dma_desc_align_size = dma_get_cache_alignment();
  1926. /* Setup paramaters for syncing RX/TX DMA descriptors */
  1927. dma_desc_align_mask = ~(dma_desc_align_size - 1);
  1928. dma_desc_sync_size = max_t(unsigned int, dma_desc_align_size, sizeof(struct dma_desc));
  1929. return pci_register_driver(&b44_driver);
  1930. }
  1931. static void __exit b44_cleanup(void)
  1932. {
  1933. pci_unregister_driver(&b44_driver);
  1934. }
  1935. module_init(b44_init);
  1936. module_exit(b44_cleanup);