imxmmc.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128
  1. /*
  2. * linux/drivers/mmc/imxmmc.c - Motorola i.MX MMCI driver
  3. *
  4. * Copyright (C) 2004 Sascha Hauer, Pengutronix <sascha@saschahauer.de>
  5. * Copyright (C) 2006 Pavel Pisa, PiKRON <ppisa@pikron.com>
  6. *
  7. * derived from pxamci.c by Russell King
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * 2005-04-17 Pavel Pisa <pisa@cmp.felk.cvut.cz>
  14. * Changed to conform redesigned i.MX scatter gather DMA interface
  15. *
  16. * 2005-11-04 Pavel Pisa <pisa@cmp.felk.cvut.cz>
  17. * Updated for 2.6.14 kernel
  18. *
  19. * 2005-12-13 Jay Monkman <jtm@smoothsmoothie.com>
  20. * Found and corrected problems in the write path
  21. *
  22. * 2005-12-30 Pavel Pisa <pisa@cmp.felk.cvut.cz>
  23. * The event handling rewritten right way in softirq.
  24. * Added many ugly hacks and delays to overcome SDHC
  25. * deficiencies
  26. *
  27. */
  28. #ifdef CONFIG_MMC_DEBUG
  29. #define DEBUG
  30. #else
  31. #undef DEBUG
  32. #endif
  33. #include <linux/module.h>
  34. #include <linux/init.h>
  35. #include <linux/ioport.h>
  36. #include <linux/platform_device.h>
  37. #include <linux/interrupt.h>
  38. #include <linux/blkdev.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/mmc/host.h>
  41. #include <linux/mmc/card.h>
  42. #include <linux/mmc/protocol.h>
  43. #include <linux/delay.h>
  44. #include <asm/dma.h>
  45. #include <asm/io.h>
  46. #include <asm/irq.h>
  47. #include <asm/sizes.h>
  48. #include <asm/arch/mmc.h>
  49. #include <asm/arch/imx-dma.h>
  50. #include "imxmmc.h"
  51. #define DRIVER_NAME "imx-mmc"
  52. #define IMXMCI_INT_MASK_DEFAULT (INT_MASK_BUF_READY | INT_MASK_DATA_TRAN | \
  53. INT_MASK_WRITE_OP_DONE | INT_MASK_END_CMD_RES | \
  54. INT_MASK_AUTO_CARD_DETECT | INT_MASK_DAT0_EN | INT_MASK_SDIO)
  55. struct imxmci_host {
  56. struct mmc_host *mmc;
  57. spinlock_t lock;
  58. struct resource *res;
  59. int irq;
  60. imx_dmach_t dma;
  61. unsigned int clkrt;
  62. unsigned int cmdat;
  63. volatile unsigned int imask;
  64. unsigned int power_mode;
  65. unsigned int present;
  66. struct imxmmc_platform_data *pdata;
  67. struct mmc_request *req;
  68. struct mmc_command *cmd;
  69. struct mmc_data *data;
  70. struct timer_list timer;
  71. struct tasklet_struct tasklet;
  72. unsigned int status_reg;
  73. unsigned long pending_events;
  74. /* Next to fields are there for CPU driven transfers to overcome SDHC deficiencies */
  75. u16 *data_ptr;
  76. unsigned int data_cnt;
  77. atomic_t stuck_timeout;
  78. unsigned int dma_nents;
  79. unsigned int dma_size;
  80. unsigned int dma_dir;
  81. int dma_allocated;
  82. unsigned char actual_bus_width;
  83. int prev_cmd_code;
  84. };
  85. #define IMXMCI_PEND_IRQ_b 0
  86. #define IMXMCI_PEND_DMA_END_b 1
  87. #define IMXMCI_PEND_DMA_ERR_b 2
  88. #define IMXMCI_PEND_WAIT_RESP_b 3
  89. #define IMXMCI_PEND_DMA_DATA_b 4
  90. #define IMXMCI_PEND_CPU_DATA_b 5
  91. #define IMXMCI_PEND_CARD_XCHG_b 6
  92. #define IMXMCI_PEND_SET_INIT_b 7
  93. #define IMXMCI_PEND_STARTED_b 8
  94. #define IMXMCI_PEND_IRQ_m (1 << IMXMCI_PEND_IRQ_b)
  95. #define IMXMCI_PEND_DMA_END_m (1 << IMXMCI_PEND_DMA_END_b)
  96. #define IMXMCI_PEND_DMA_ERR_m (1 << IMXMCI_PEND_DMA_ERR_b)
  97. #define IMXMCI_PEND_WAIT_RESP_m (1 << IMXMCI_PEND_WAIT_RESP_b)
  98. #define IMXMCI_PEND_DMA_DATA_m (1 << IMXMCI_PEND_DMA_DATA_b)
  99. #define IMXMCI_PEND_CPU_DATA_m (1 << IMXMCI_PEND_CPU_DATA_b)
  100. #define IMXMCI_PEND_CARD_XCHG_m (1 << IMXMCI_PEND_CARD_XCHG_b)
  101. #define IMXMCI_PEND_SET_INIT_m (1 << IMXMCI_PEND_SET_INIT_b)
  102. #define IMXMCI_PEND_STARTED_m (1 << IMXMCI_PEND_STARTED_b)
  103. static void imxmci_stop_clock(struct imxmci_host *host)
  104. {
  105. int i = 0;
  106. MMC_STR_STP_CLK &= ~STR_STP_CLK_START_CLK;
  107. while(i < 0x1000) {
  108. if(!(i & 0x7f))
  109. MMC_STR_STP_CLK |= STR_STP_CLK_STOP_CLK;
  110. if(!(MMC_STATUS & STATUS_CARD_BUS_CLK_RUN)) {
  111. /* Check twice before cut */
  112. if(!(MMC_STATUS & STATUS_CARD_BUS_CLK_RUN))
  113. return;
  114. }
  115. i++;
  116. }
  117. dev_dbg(mmc_dev(host->mmc), "imxmci_stop_clock blocked, no luck\n");
  118. }
  119. static int imxmci_start_clock(struct imxmci_host *host)
  120. {
  121. unsigned int trials = 0;
  122. unsigned int delay_limit = 128;
  123. unsigned long flags;
  124. MMC_STR_STP_CLK &= ~STR_STP_CLK_STOP_CLK;
  125. clear_bit(IMXMCI_PEND_STARTED_b, &host->pending_events);
  126. /*
  127. * Command start of the clock, this usually succeeds in less
  128. * then 6 delay loops, but during card detection (low clockrate)
  129. * it takes up to 5000 delay loops and sometimes fails for the first time
  130. */
  131. MMC_STR_STP_CLK |= STR_STP_CLK_START_CLK;
  132. do {
  133. unsigned int delay = delay_limit;
  134. while(delay--){
  135. if(MMC_STATUS & STATUS_CARD_BUS_CLK_RUN)
  136. /* Check twice before cut */
  137. if(MMC_STATUS & STATUS_CARD_BUS_CLK_RUN)
  138. return 0;
  139. if(test_bit(IMXMCI_PEND_STARTED_b, &host->pending_events))
  140. return 0;
  141. }
  142. local_irq_save(flags);
  143. /*
  144. * Ensure, that request is not doubled under all possible circumstances.
  145. * It is possible, that cock running state is missed, because some other
  146. * IRQ or schedule delays this function execution and the clocks has
  147. * been already stopped by other means (response processing, SDHC HW)
  148. */
  149. if(!test_bit(IMXMCI_PEND_STARTED_b, &host->pending_events))
  150. MMC_STR_STP_CLK |= STR_STP_CLK_START_CLK;
  151. local_irq_restore(flags);
  152. } while(++trials<256);
  153. dev_err(mmc_dev(host->mmc), "imxmci_start_clock blocked, no luck\n");
  154. return -1;
  155. }
  156. static void imxmci_softreset(void)
  157. {
  158. /* reset sequence */
  159. MMC_STR_STP_CLK = 0x8;
  160. MMC_STR_STP_CLK = 0xD;
  161. MMC_STR_STP_CLK = 0x5;
  162. MMC_STR_STP_CLK = 0x5;
  163. MMC_STR_STP_CLK = 0x5;
  164. MMC_STR_STP_CLK = 0x5;
  165. MMC_STR_STP_CLK = 0x5;
  166. MMC_STR_STP_CLK = 0x5;
  167. MMC_STR_STP_CLK = 0x5;
  168. MMC_STR_STP_CLK = 0x5;
  169. MMC_RES_TO = 0xff;
  170. MMC_BLK_LEN = 512;
  171. MMC_NOB = 1;
  172. }
  173. static int imxmci_busy_wait_for_status(struct imxmci_host *host,
  174. unsigned int *pstat, unsigned int stat_mask,
  175. int timeout, const char *where)
  176. {
  177. int loops=0;
  178. while(!(*pstat & stat_mask)) {
  179. loops+=2;
  180. if(loops >= timeout) {
  181. dev_dbg(mmc_dev(host->mmc), "busy wait timeout in %s, STATUS = 0x%x (0x%x)\n",
  182. where, *pstat, stat_mask);
  183. return -1;
  184. }
  185. udelay(2);
  186. *pstat |= MMC_STATUS;
  187. }
  188. if(!loops)
  189. return 0;
  190. /* The busy-wait is expected there for clock <8MHz due to SDHC hardware flaws */
  191. if(!(stat_mask & STATUS_END_CMD_RESP) || (host->mmc->ios.clock>=8000000))
  192. dev_info(mmc_dev(host->mmc), "busy wait for %d usec in %s, STATUS = 0x%x (0x%x)\n",
  193. loops, where, *pstat, stat_mask);
  194. return loops;
  195. }
  196. static void imxmci_setup_data(struct imxmci_host *host, struct mmc_data *data)
  197. {
  198. unsigned int nob = data->blocks;
  199. unsigned int blksz = data->blksz;
  200. unsigned int datasz = nob * blksz;
  201. int i;
  202. if (data->flags & MMC_DATA_STREAM)
  203. nob = 0xffff;
  204. host->data = data;
  205. data->bytes_xfered = 0;
  206. MMC_NOB = nob;
  207. MMC_BLK_LEN = blksz;
  208. /*
  209. * DMA cannot be used for small block sizes, we have to use CPU driven transfers otherwise.
  210. * We are in big troubles for non-512 byte transfers according to note in the paragraph
  211. * 20.6.7 of User Manual anyway, but we need to be able to transfer SCR at least.
  212. * The situation is even more complex in reality. The SDHC in not able to handle wll
  213. * partial FIFO fills and reads. The length has to be rounded up to burst size multiple.
  214. * This is required for SCR read at least.
  215. */
  216. if (datasz < 512) {
  217. host->dma_size = datasz;
  218. if (data->flags & MMC_DATA_READ) {
  219. host->dma_dir = DMA_FROM_DEVICE;
  220. /* Hack to enable read SCR */
  221. MMC_NOB = 1;
  222. MMC_BLK_LEN = 512;
  223. } else {
  224. host->dma_dir = DMA_TO_DEVICE;
  225. }
  226. /* Convert back to virtual address */
  227. host->data_ptr = (u16*)(page_address(data->sg->page) + data->sg->offset);
  228. host->data_cnt = 0;
  229. clear_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events);
  230. set_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events);
  231. return;
  232. }
  233. if (data->flags & MMC_DATA_READ) {
  234. host->dma_dir = DMA_FROM_DEVICE;
  235. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  236. data->sg_len, host->dma_dir);
  237. imx_dma_setup_sg(host->dma, data->sg, data->sg_len, datasz,
  238. host->res->start + MMC_BUFFER_ACCESS_OFS, DMA_MODE_READ);
  239. /*imx_dma_setup_mem2dev_ccr(host->dma, DMA_MODE_READ, IMX_DMA_WIDTH_16, CCR_REN);*/
  240. CCR(host->dma) = CCR_DMOD_LINEAR | CCR_DSIZ_32 | CCR_SMOD_FIFO | CCR_SSIZ_16 | CCR_REN;
  241. } else {
  242. host->dma_dir = DMA_TO_DEVICE;
  243. host->dma_nents = dma_map_sg(mmc_dev(host->mmc), data->sg,
  244. data->sg_len, host->dma_dir);
  245. imx_dma_setup_sg(host->dma, data->sg, data->sg_len, datasz,
  246. host->res->start + MMC_BUFFER_ACCESS_OFS, DMA_MODE_WRITE);
  247. /*imx_dma_setup_mem2dev_ccr(host->dma, DMA_MODE_WRITE, IMX_DMA_WIDTH_16, CCR_REN);*/
  248. CCR(host->dma) = CCR_SMOD_LINEAR | CCR_SSIZ_32 | CCR_DMOD_FIFO | CCR_DSIZ_16 | CCR_REN;
  249. }
  250. #if 1 /* This code is there only for consistency checking and can be disabled in future */
  251. host->dma_size = 0;
  252. for(i=0; i<host->dma_nents; i++)
  253. host->dma_size+=data->sg[i].length;
  254. if (datasz > host->dma_size) {
  255. dev_err(mmc_dev(host->mmc), "imxmci_setup_data datasz 0x%x > 0x%x dm_size\n",
  256. datasz, host->dma_size);
  257. }
  258. #endif
  259. host->dma_size = datasz;
  260. wmb();
  261. if(host->actual_bus_width == MMC_BUS_WIDTH_4)
  262. BLR(host->dma) = 0; /* burst 64 byte read / 64 bytes write */
  263. else
  264. BLR(host->dma) = 16; /* burst 16 byte read / 16 bytes write */
  265. RSSR(host->dma) = DMA_REQ_SDHC;
  266. set_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events);
  267. clear_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events);
  268. /* start DMA engine for read, write is delayed after initial response */
  269. if (host->dma_dir == DMA_FROM_DEVICE) {
  270. imx_dma_enable(host->dma);
  271. }
  272. }
  273. static void imxmci_start_cmd(struct imxmci_host *host, struct mmc_command *cmd, unsigned int cmdat)
  274. {
  275. unsigned long flags;
  276. u32 imask;
  277. WARN_ON(host->cmd != NULL);
  278. host->cmd = cmd;
  279. /* Ensure, that clock are stopped else command programming and start fails */
  280. imxmci_stop_clock(host);
  281. if (cmd->flags & MMC_RSP_BUSY)
  282. cmdat |= CMD_DAT_CONT_BUSY;
  283. switch (mmc_resp_type(cmd)) {
  284. case MMC_RSP_R1: /* short CRC, OPCODE */
  285. case MMC_RSP_R1B:/* short CRC, OPCODE, BUSY */
  286. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R1;
  287. break;
  288. case MMC_RSP_R2: /* long 136 bit + CRC */
  289. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R2;
  290. break;
  291. case MMC_RSP_R3: /* short */
  292. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R3;
  293. break;
  294. case MMC_RSP_R6: /* short CRC */
  295. cmdat |= CMD_DAT_CONT_RESPONSE_FORMAT_R6;
  296. break;
  297. default:
  298. break;
  299. }
  300. if ( test_and_clear_bit(IMXMCI_PEND_SET_INIT_b, &host->pending_events) )
  301. cmdat |= CMD_DAT_CONT_INIT; /* This command needs init */
  302. if ( host->actual_bus_width == MMC_BUS_WIDTH_4 )
  303. cmdat |= CMD_DAT_CONT_BUS_WIDTH_4;
  304. MMC_CMD = cmd->opcode;
  305. MMC_ARGH = cmd->arg >> 16;
  306. MMC_ARGL = cmd->arg & 0xffff;
  307. MMC_CMD_DAT_CONT = cmdat;
  308. atomic_set(&host->stuck_timeout, 0);
  309. set_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events);
  310. imask = IMXMCI_INT_MASK_DEFAULT;
  311. imask &= ~INT_MASK_END_CMD_RES;
  312. if ( cmdat & CMD_DAT_CONT_DATA_ENABLE ) {
  313. /*imask &= ~INT_MASK_BUF_READY;*/
  314. imask &= ~INT_MASK_DATA_TRAN;
  315. if ( cmdat & CMD_DAT_CONT_WRITE )
  316. imask &= ~INT_MASK_WRITE_OP_DONE;
  317. if(test_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events))
  318. imask &= ~INT_MASK_BUF_READY;
  319. }
  320. spin_lock_irqsave(&host->lock, flags);
  321. host->imask = imask;
  322. MMC_INT_MASK = host->imask;
  323. spin_unlock_irqrestore(&host->lock, flags);
  324. dev_dbg(mmc_dev(host->mmc), "CMD%02d (0x%02x) mask set to 0x%04x\n",
  325. cmd->opcode, cmd->opcode, imask);
  326. imxmci_start_clock(host);
  327. }
  328. static void imxmci_finish_request(struct imxmci_host *host, struct mmc_request *req)
  329. {
  330. unsigned long flags;
  331. spin_lock_irqsave(&host->lock, flags);
  332. host->pending_events &= ~(IMXMCI_PEND_WAIT_RESP_m | IMXMCI_PEND_DMA_END_m |
  333. IMXMCI_PEND_DMA_DATA_m | IMXMCI_PEND_CPU_DATA_m);
  334. host->imask = IMXMCI_INT_MASK_DEFAULT;
  335. MMC_INT_MASK = host->imask;
  336. spin_unlock_irqrestore(&host->lock, flags);
  337. if(req && req->cmd)
  338. host->prev_cmd_code = req->cmd->opcode;
  339. host->req = NULL;
  340. host->cmd = NULL;
  341. host->data = NULL;
  342. mmc_request_done(host->mmc, req);
  343. }
  344. static int imxmci_finish_data(struct imxmci_host *host, unsigned int stat)
  345. {
  346. struct mmc_data *data = host->data;
  347. int data_error;
  348. if(test_and_clear_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events)){
  349. imx_dma_disable(host->dma);
  350. dma_unmap_sg(mmc_dev(host->mmc), data->sg, host->dma_nents,
  351. host->dma_dir);
  352. }
  353. if ( stat & STATUS_ERR_MASK ) {
  354. dev_dbg(mmc_dev(host->mmc), "request failed. status: 0x%08x\n",stat);
  355. if(stat & (STATUS_CRC_READ_ERR | STATUS_CRC_WRITE_ERR))
  356. data->error = MMC_ERR_BADCRC;
  357. else if(stat & STATUS_TIME_OUT_READ)
  358. data->error = MMC_ERR_TIMEOUT;
  359. else
  360. data->error = MMC_ERR_FAILED;
  361. } else {
  362. data->bytes_xfered = host->dma_size;
  363. }
  364. data_error = data->error;
  365. host->data = NULL;
  366. return data_error;
  367. }
  368. static int imxmci_cmd_done(struct imxmci_host *host, unsigned int stat)
  369. {
  370. struct mmc_command *cmd = host->cmd;
  371. int i;
  372. u32 a,b,c;
  373. struct mmc_data *data = host->data;
  374. if (!cmd)
  375. return 0;
  376. host->cmd = NULL;
  377. if (stat & STATUS_TIME_OUT_RESP) {
  378. dev_dbg(mmc_dev(host->mmc), "CMD TIMEOUT\n");
  379. cmd->error = MMC_ERR_TIMEOUT;
  380. } else if (stat & STATUS_RESP_CRC_ERR && cmd->flags & MMC_RSP_CRC) {
  381. dev_dbg(mmc_dev(host->mmc), "cmd crc error\n");
  382. cmd->error = MMC_ERR_BADCRC;
  383. }
  384. if(cmd->flags & MMC_RSP_PRESENT) {
  385. if(cmd->flags & MMC_RSP_136) {
  386. for (i = 0; i < 4; i++) {
  387. u32 a = MMC_RES_FIFO & 0xffff;
  388. u32 b = MMC_RES_FIFO & 0xffff;
  389. cmd->resp[i] = a<<16 | b;
  390. }
  391. } else {
  392. a = MMC_RES_FIFO & 0xffff;
  393. b = MMC_RES_FIFO & 0xffff;
  394. c = MMC_RES_FIFO & 0xffff;
  395. cmd->resp[0] = a<<24 | b<<8 | c>>8;
  396. }
  397. }
  398. dev_dbg(mmc_dev(host->mmc), "RESP 0x%08x, 0x%08x, 0x%08x, 0x%08x, error %d\n",
  399. cmd->resp[0], cmd->resp[1], cmd->resp[2], cmd->resp[3], cmd->error);
  400. if (data && (cmd->error == MMC_ERR_NONE) && !(stat & STATUS_ERR_MASK)) {
  401. if (host->req->data->flags & MMC_DATA_WRITE) {
  402. /* Wait for FIFO to be empty before starting DMA write */
  403. stat = MMC_STATUS;
  404. if(imxmci_busy_wait_for_status(host, &stat,
  405. STATUS_APPL_BUFF_FE,
  406. 40, "imxmci_cmd_done DMA WR") < 0) {
  407. cmd->error = MMC_ERR_FIFO;
  408. imxmci_finish_data(host, stat);
  409. if(host->req)
  410. imxmci_finish_request(host, host->req);
  411. dev_warn(mmc_dev(host->mmc), "STATUS = 0x%04x\n",
  412. stat);
  413. return 0;
  414. }
  415. if(test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events)) {
  416. imx_dma_enable(host->dma);
  417. }
  418. }
  419. } else {
  420. struct mmc_request *req;
  421. imxmci_stop_clock(host);
  422. req = host->req;
  423. if(data)
  424. imxmci_finish_data(host, stat);
  425. if( req ) {
  426. imxmci_finish_request(host, req);
  427. } else {
  428. dev_warn(mmc_dev(host->mmc), "imxmci_cmd_done: no request to finish\n");
  429. }
  430. }
  431. return 1;
  432. }
  433. static int imxmci_data_done(struct imxmci_host *host, unsigned int stat)
  434. {
  435. struct mmc_data *data = host->data;
  436. int data_error;
  437. if (!data)
  438. return 0;
  439. data_error = imxmci_finish_data(host, stat);
  440. if (host->req->stop) {
  441. imxmci_stop_clock(host);
  442. imxmci_start_cmd(host, host->req->stop, 0);
  443. } else {
  444. struct mmc_request *req;
  445. req = host->req;
  446. if( req ) {
  447. imxmci_finish_request(host, req);
  448. } else {
  449. dev_warn(mmc_dev(host->mmc), "imxmci_data_done: no request to finish\n");
  450. }
  451. }
  452. return 1;
  453. }
  454. static int imxmci_cpu_driven_data(struct imxmci_host *host, unsigned int *pstat)
  455. {
  456. int i;
  457. int burst_len;
  458. int trans_done = 0;
  459. unsigned int stat = *pstat;
  460. if(host->actual_bus_width != MMC_BUS_WIDTH_4)
  461. burst_len = 16;
  462. else
  463. burst_len = 64;
  464. /* This is unfortunately required */
  465. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data running STATUS = 0x%x\n",
  466. stat);
  467. udelay(20); /* required for clocks < 8MHz*/
  468. if(host->dma_dir == DMA_FROM_DEVICE) {
  469. imxmci_busy_wait_for_status(host, &stat,
  470. STATUS_APPL_BUFF_FF | STATUS_DATA_TRANS_DONE,
  471. 50, "imxmci_cpu_driven_data read");
  472. while((stat & (STATUS_APPL_BUFF_FF | STATUS_DATA_TRANS_DONE)) &&
  473. (host->data_cnt < 512)) {
  474. udelay(20); /* required for clocks < 8MHz*/
  475. for(i = burst_len; i>=2 ; i-=2) {
  476. u16 data;
  477. data = MMC_BUFFER_ACCESS;
  478. udelay(10); /* required for clocks < 8MHz*/
  479. if(host->data_cnt+2 <= host->dma_size) {
  480. *(host->data_ptr++) = data;
  481. } else {
  482. if(host->data_cnt < host->dma_size)
  483. *(u8*)(host->data_ptr) = data;
  484. }
  485. host->data_cnt += 2;
  486. }
  487. stat = MMC_STATUS;
  488. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data read %d burst %d STATUS = 0x%x\n",
  489. host->data_cnt, burst_len, stat);
  490. }
  491. if((stat & STATUS_DATA_TRANS_DONE) && (host->data_cnt >= 512))
  492. trans_done = 1;
  493. if(host->dma_size & 0x1ff)
  494. stat &= ~STATUS_CRC_READ_ERR;
  495. } else {
  496. imxmci_busy_wait_for_status(host, &stat,
  497. STATUS_APPL_BUFF_FE,
  498. 20, "imxmci_cpu_driven_data write");
  499. while((stat & STATUS_APPL_BUFF_FE) &&
  500. (host->data_cnt < host->dma_size)) {
  501. if(burst_len >= host->dma_size - host->data_cnt) {
  502. burst_len = host->dma_size - host->data_cnt;
  503. host->data_cnt = host->dma_size;
  504. trans_done = 1;
  505. } else {
  506. host->data_cnt += burst_len;
  507. }
  508. for(i = burst_len; i>0 ; i-=2)
  509. MMC_BUFFER_ACCESS = *(host->data_ptr++);
  510. stat = MMC_STATUS;
  511. dev_dbg(mmc_dev(host->mmc), "imxmci_cpu_driven_data write burst %d STATUS = 0x%x\n",
  512. burst_len, stat);
  513. }
  514. }
  515. *pstat = stat;
  516. return trans_done;
  517. }
  518. static void imxmci_dma_irq(int dma, void *devid)
  519. {
  520. struct imxmci_host *host = devid;
  521. uint32_t stat = MMC_STATUS;
  522. atomic_set(&host->stuck_timeout, 0);
  523. host->status_reg = stat;
  524. set_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events);
  525. tasklet_schedule(&host->tasklet);
  526. }
  527. static irqreturn_t imxmci_irq(int irq, void *devid)
  528. {
  529. struct imxmci_host *host = devid;
  530. uint32_t stat = MMC_STATUS;
  531. int handled = 1;
  532. MMC_INT_MASK = host->imask | INT_MASK_SDIO | INT_MASK_AUTO_CARD_DETECT;
  533. atomic_set(&host->stuck_timeout, 0);
  534. host->status_reg = stat;
  535. set_bit(IMXMCI_PEND_IRQ_b, &host->pending_events);
  536. set_bit(IMXMCI_PEND_STARTED_b, &host->pending_events);
  537. tasklet_schedule(&host->tasklet);
  538. return IRQ_RETVAL(handled);;
  539. }
  540. static void imxmci_tasklet_fnc(unsigned long data)
  541. {
  542. struct imxmci_host *host = (struct imxmci_host *)data;
  543. u32 stat;
  544. unsigned int data_dir_mask = 0; /* STATUS_WR_CRC_ERROR_CODE_MASK */
  545. int timeout = 0;
  546. if(atomic_read(&host->stuck_timeout) > 4) {
  547. char *what;
  548. timeout = 1;
  549. stat = MMC_STATUS;
  550. host->status_reg = stat;
  551. if (test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events))
  552. if (test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events))
  553. what = "RESP+DMA";
  554. else
  555. what = "RESP";
  556. else
  557. if (test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events))
  558. if(test_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events))
  559. what = "DATA";
  560. else
  561. what = "DMA";
  562. else
  563. what = "???";
  564. dev_err(mmc_dev(host->mmc), "%s TIMEOUT, hardware stucked STATUS = 0x%04x IMASK = 0x%04x\n",
  565. what, stat, MMC_INT_MASK);
  566. dev_err(mmc_dev(host->mmc), "CMD_DAT_CONT = 0x%04x, MMC_BLK_LEN = 0x%04x, MMC_NOB = 0x%04x, DMA_CCR = 0x%08x\n",
  567. MMC_CMD_DAT_CONT, MMC_BLK_LEN, MMC_NOB, CCR(host->dma));
  568. dev_err(mmc_dev(host->mmc), "CMD%d, prevCMD%d, bus %d-bit, dma_size = 0x%x\n",
  569. host->cmd?host->cmd->opcode:0, host->prev_cmd_code, 1<<host->actual_bus_width, host->dma_size);
  570. }
  571. if(!host->present || timeout)
  572. host->status_reg = STATUS_TIME_OUT_RESP | STATUS_TIME_OUT_READ |
  573. STATUS_CRC_READ_ERR | STATUS_CRC_WRITE_ERR;
  574. if(test_bit(IMXMCI_PEND_IRQ_b, &host->pending_events) || timeout) {
  575. clear_bit(IMXMCI_PEND_IRQ_b, &host->pending_events);
  576. stat = MMC_STATUS;
  577. /*
  578. * This is not required in theory, but there is chance to miss some flag
  579. * which clears automatically by mask write, FreeScale original code keeps
  580. * stat from IRQ time so do I
  581. */
  582. stat |= host->status_reg;
  583. if(test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events)) {
  584. imxmci_busy_wait_for_status(host, &stat,
  585. STATUS_END_CMD_RESP | STATUS_ERR_MASK,
  586. 20, "imxmci_tasklet_fnc resp (ERRATUM #4)");
  587. }
  588. if(stat & (STATUS_END_CMD_RESP | STATUS_ERR_MASK)) {
  589. if(test_and_clear_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events))
  590. imxmci_cmd_done(host, stat);
  591. if(host->data && (stat & STATUS_ERR_MASK))
  592. imxmci_data_done(host, stat);
  593. }
  594. if(test_bit(IMXMCI_PEND_CPU_DATA_b, &host->pending_events)) {
  595. stat |= MMC_STATUS;
  596. if(imxmci_cpu_driven_data(host, &stat)){
  597. if(test_and_clear_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events))
  598. imxmci_cmd_done(host, stat);
  599. atomic_clear_mask(IMXMCI_PEND_IRQ_m|IMXMCI_PEND_CPU_DATA_m,
  600. &host->pending_events);
  601. imxmci_data_done(host, stat);
  602. }
  603. }
  604. }
  605. if(test_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events) &&
  606. !test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events)) {
  607. stat = MMC_STATUS;
  608. /* Same as above */
  609. stat |= host->status_reg;
  610. if(host->dma_dir == DMA_TO_DEVICE) {
  611. data_dir_mask = STATUS_WRITE_OP_DONE;
  612. } else {
  613. data_dir_mask = STATUS_DATA_TRANS_DONE;
  614. }
  615. if(stat & data_dir_mask) {
  616. clear_bit(IMXMCI_PEND_DMA_END_b, &host->pending_events);
  617. imxmci_data_done(host, stat);
  618. }
  619. }
  620. if(test_and_clear_bit(IMXMCI_PEND_CARD_XCHG_b, &host->pending_events)) {
  621. if(host->cmd)
  622. imxmci_cmd_done(host, STATUS_TIME_OUT_RESP);
  623. if(host->data)
  624. imxmci_data_done(host, STATUS_TIME_OUT_READ |
  625. STATUS_CRC_READ_ERR | STATUS_CRC_WRITE_ERR);
  626. if(host->req)
  627. imxmci_finish_request(host, host->req);
  628. mmc_detect_change(host->mmc, msecs_to_jiffies(100));
  629. }
  630. }
  631. static void imxmci_request(struct mmc_host *mmc, struct mmc_request *req)
  632. {
  633. struct imxmci_host *host = mmc_priv(mmc);
  634. unsigned int cmdat;
  635. WARN_ON(host->req != NULL);
  636. host->req = req;
  637. cmdat = 0;
  638. if (req->data) {
  639. imxmci_setup_data(host, req->data);
  640. cmdat |= CMD_DAT_CONT_DATA_ENABLE;
  641. if (req->data->flags & MMC_DATA_WRITE)
  642. cmdat |= CMD_DAT_CONT_WRITE;
  643. if (req->data->flags & MMC_DATA_STREAM) {
  644. cmdat |= CMD_DAT_CONT_STREAM_BLOCK;
  645. }
  646. }
  647. imxmci_start_cmd(host, req->cmd, cmdat);
  648. }
  649. #define CLK_RATE 19200000
  650. static void imxmci_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  651. {
  652. struct imxmci_host *host = mmc_priv(mmc);
  653. int prescaler;
  654. if( ios->bus_width==MMC_BUS_WIDTH_4 ) {
  655. host->actual_bus_width = MMC_BUS_WIDTH_4;
  656. imx_gpio_mode(PB11_PF_SD_DAT3);
  657. }else{
  658. host->actual_bus_width = MMC_BUS_WIDTH_1;
  659. imx_gpio_mode(GPIO_PORTB | GPIO_IN | GPIO_PUEN | 11);
  660. }
  661. if ( host->power_mode != ios->power_mode ) {
  662. switch (ios->power_mode) {
  663. case MMC_POWER_OFF:
  664. break;
  665. case MMC_POWER_UP:
  666. set_bit(IMXMCI_PEND_SET_INIT_b, &host->pending_events);
  667. break;
  668. case MMC_POWER_ON:
  669. break;
  670. }
  671. host->power_mode = ios->power_mode;
  672. }
  673. if ( ios->clock ) {
  674. unsigned int clk;
  675. /* The prescaler is 5 for PERCLK2 equal to 96MHz
  676. * then 96MHz / 5 = 19.2 MHz
  677. */
  678. clk=imx_get_perclk2();
  679. prescaler=(clk+(CLK_RATE*7)/8)/CLK_RATE;
  680. switch(prescaler) {
  681. case 0:
  682. case 1: prescaler = 0;
  683. break;
  684. case 2: prescaler = 1;
  685. break;
  686. case 3: prescaler = 2;
  687. break;
  688. case 4: prescaler = 4;
  689. break;
  690. default:
  691. case 5: prescaler = 5;
  692. break;
  693. }
  694. dev_dbg(mmc_dev(host->mmc), "PERCLK2 %d MHz -> prescaler %d\n",
  695. clk, prescaler);
  696. for(clk=0; clk<8; clk++) {
  697. int x;
  698. x = CLK_RATE / (1<<clk);
  699. if( x <= ios->clock)
  700. break;
  701. }
  702. MMC_STR_STP_CLK |= STR_STP_CLK_ENABLE; /* enable controller */
  703. imxmci_stop_clock(host);
  704. MMC_CLK_RATE = (prescaler<<3) | clk;
  705. /*
  706. * Under my understanding, clock should not be started there, because it would
  707. * initiate SDHC sequencer and send last or random command into card
  708. */
  709. /*imxmci_start_clock(host);*/
  710. dev_dbg(mmc_dev(host->mmc), "MMC_CLK_RATE: 0x%08x\n", MMC_CLK_RATE);
  711. } else {
  712. imxmci_stop_clock(host);
  713. }
  714. }
  715. static struct mmc_host_ops imxmci_ops = {
  716. .request = imxmci_request,
  717. .set_ios = imxmci_set_ios,
  718. };
  719. static struct resource *platform_device_resource(struct platform_device *dev, unsigned int mask, int nr)
  720. {
  721. int i;
  722. for (i = 0; i < dev->num_resources; i++)
  723. if (dev->resource[i].flags == mask && nr-- == 0)
  724. return &dev->resource[i];
  725. return NULL;
  726. }
  727. static int platform_device_irq(struct platform_device *dev, int nr)
  728. {
  729. int i;
  730. for (i = 0; i < dev->num_resources; i++)
  731. if (dev->resource[i].flags == IORESOURCE_IRQ && nr-- == 0)
  732. return dev->resource[i].start;
  733. return NO_IRQ;
  734. }
  735. static void imxmci_check_status(unsigned long data)
  736. {
  737. struct imxmci_host *host = (struct imxmci_host *)data;
  738. if( host->pdata->card_present() != host->present ) {
  739. host->present ^= 1;
  740. dev_info(mmc_dev(host->mmc), "card %s\n",
  741. host->present ? "inserted" : "removed");
  742. set_bit(IMXMCI_PEND_CARD_XCHG_b, &host->pending_events);
  743. tasklet_schedule(&host->tasklet);
  744. }
  745. if(test_bit(IMXMCI_PEND_WAIT_RESP_b, &host->pending_events) ||
  746. test_bit(IMXMCI_PEND_DMA_DATA_b, &host->pending_events)) {
  747. atomic_inc(&host->stuck_timeout);
  748. if(atomic_read(&host->stuck_timeout) > 4)
  749. tasklet_schedule(&host->tasklet);
  750. } else {
  751. atomic_set(&host->stuck_timeout, 0);
  752. }
  753. mod_timer(&host->timer, jiffies + (HZ>>1));
  754. }
  755. static int imxmci_probe(struct platform_device *pdev)
  756. {
  757. struct mmc_host *mmc;
  758. struct imxmci_host *host = NULL;
  759. struct resource *r;
  760. int ret = 0, irq;
  761. printk(KERN_INFO "i.MX mmc driver\n");
  762. r = platform_device_resource(pdev, IORESOURCE_MEM, 0);
  763. irq = platform_device_irq(pdev, 0);
  764. if (!r || irq == NO_IRQ)
  765. return -ENXIO;
  766. r = request_mem_region(r->start, 0x100, "IMXMCI");
  767. if (!r)
  768. return -EBUSY;
  769. mmc = mmc_alloc_host(sizeof(struct imxmci_host), &pdev->dev);
  770. if (!mmc) {
  771. ret = -ENOMEM;
  772. goto out;
  773. }
  774. mmc->ops = &imxmci_ops;
  775. mmc->f_min = 150000;
  776. mmc->f_max = CLK_RATE/2;
  777. mmc->ocr_avail = MMC_VDD_32_33;
  778. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_BYTEBLOCK;
  779. /* MMC core transfer sizes tunable parameters */
  780. mmc->max_hw_segs = 64;
  781. mmc->max_phys_segs = 64;
  782. mmc->max_sectors = 64; /* default 1 << (PAGE_CACHE_SHIFT - 9) */
  783. mmc->max_seg_size = 64*512; /* default PAGE_CACHE_SIZE */
  784. host = mmc_priv(mmc);
  785. host->mmc = mmc;
  786. host->dma_allocated = 0;
  787. host->pdata = pdev->dev.platform_data;
  788. spin_lock_init(&host->lock);
  789. host->res = r;
  790. host->irq = irq;
  791. imx_gpio_mode(PB8_PF_SD_DAT0);
  792. imx_gpio_mode(PB9_PF_SD_DAT1);
  793. imx_gpio_mode(PB10_PF_SD_DAT2);
  794. /* Configured as GPIO with pull-up to ensure right MCC card mode */
  795. /* Switched to PB11_PF_SD_DAT3 if 4 bit bus is configured */
  796. imx_gpio_mode(GPIO_PORTB | GPIO_IN | GPIO_PUEN | 11);
  797. /* imx_gpio_mode(PB11_PF_SD_DAT3); */
  798. imx_gpio_mode(PB12_PF_SD_CLK);
  799. imx_gpio_mode(PB13_PF_SD_CMD);
  800. imxmci_softreset();
  801. if ( MMC_REV_NO != 0x390 ) {
  802. dev_err(mmc_dev(host->mmc), "wrong rev.no. 0x%08x. aborting.\n",
  803. MMC_REV_NO);
  804. goto out;
  805. }
  806. MMC_READ_TO = 0x2db4; /* recommended in data sheet */
  807. host->imask = IMXMCI_INT_MASK_DEFAULT;
  808. MMC_INT_MASK = host->imask;
  809. if(imx_dma_request_by_prio(&host->dma, DRIVER_NAME, DMA_PRIO_LOW)<0){
  810. dev_err(mmc_dev(host->mmc), "imx_dma_request_by_prio failed\n");
  811. ret = -EBUSY;
  812. goto out;
  813. }
  814. host->dma_allocated=1;
  815. imx_dma_setup_handlers(host->dma, imxmci_dma_irq, NULL, host);
  816. tasklet_init(&host->tasklet, imxmci_tasklet_fnc, (unsigned long)host);
  817. host->status_reg=0;
  818. host->pending_events=0;
  819. ret = request_irq(host->irq, imxmci_irq, 0, DRIVER_NAME, host);
  820. if (ret)
  821. goto out;
  822. host->present = host->pdata->card_present();
  823. init_timer(&host->timer);
  824. host->timer.data = (unsigned long)host;
  825. host->timer.function = imxmci_check_status;
  826. add_timer(&host->timer);
  827. mod_timer(&host->timer, jiffies + (HZ>>1));
  828. platform_set_drvdata(pdev, mmc);
  829. mmc_add_host(mmc);
  830. return 0;
  831. out:
  832. if (host) {
  833. if(host->dma_allocated){
  834. imx_dma_free(host->dma);
  835. host->dma_allocated=0;
  836. }
  837. }
  838. if (mmc)
  839. mmc_free_host(mmc);
  840. release_resource(r);
  841. return ret;
  842. }
  843. static int imxmci_remove(struct platform_device *pdev)
  844. {
  845. struct mmc_host *mmc = platform_get_drvdata(pdev);
  846. platform_set_drvdata(pdev, NULL);
  847. if (mmc) {
  848. struct imxmci_host *host = mmc_priv(mmc);
  849. tasklet_disable(&host->tasklet);
  850. del_timer_sync(&host->timer);
  851. mmc_remove_host(mmc);
  852. free_irq(host->irq, host);
  853. if(host->dma_allocated){
  854. imx_dma_free(host->dma);
  855. host->dma_allocated=0;
  856. }
  857. tasklet_kill(&host->tasklet);
  858. release_resource(host->res);
  859. mmc_free_host(mmc);
  860. }
  861. return 0;
  862. }
  863. #ifdef CONFIG_PM
  864. static int imxmci_suspend(struct platform_device *dev, pm_message_t state)
  865. {
  866. struct mmc_host *mmc = platform_get_drvdata(dev);
  867. int ret = 0;
  868. if (mmc)
  869. ret = mmc_suspend_host(mmc, state);
  870. return ret;
  871. }
  872. static int imxmci_resume(struct platform_device *dev)
  873. {
  874. struct mmc_host *mmc = platform_get_drvdata(dev);
  875. struct imxmci_host *host;
  876. int ret = 0;
  877. if (mmc) {
  878. host = mmc_priv(mmc);
  879. if(host)
  880. set_bit(IMXMCI_PEND_SET_INIT_b, &host->pending_events);
  881. ret = mmc_resume_host(mmc);
  882. }
  883. return ret;
  884. }
  885. #else
  886. #define imxmci_suspend NULL
  887. #define imxmci_resume NULL
  888. #endif /* CONFIG_PM */
  889. static struct platform_driver imxmci_driver = {
  890. .probe = imxmci_probe,
  891. .remove = imxmci_remove,
  892. .suspend = imxmci_suspend,
  893. .resume = imxmci_resume,
  894. .driver = {
  895. .name = DRIVER_NAME,
  896. }
  897. };
  898. static int __init imxmci_init(void)
  899. {
  900. return platform_driver_register(&imxmci_driver);
  901. }
  902. static void __exit imxmci_exit(void)
  903. {
  904. platform_driver_unregister(&imxmci_driver);
  905. }
  906. module_init(imxmci_init);
  907. module_exit(imxmci_exit);
  908. MODULE_DESCRIPTION("i.MX Multimedia Card Interface Driver");
  909. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  910. MODULE_LICENSE("GPL");