telespci.c 9.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359
  1. /* $Id: telespci.c,v 2.23.2.3 2004/01/13 14:31:26 keil Exp $
  2. *
  3. * low level stuff for Teles PCI isdn cards
  4. *
  5. * Author Ton van Rosmalen
  6. * Karsten Keil
  7. * Copyright by Ton van Rosmalen
  8. * by Karsten Keil <keil@isdn4linux.de>
  9. *
  10. * This software may be used and distributed according to the terms
  11. * of the GNU General Public License, incorporated herein by reference.
  12. *
  13. */
  14. #include <linux/init.h>
  15. #include "hisax.h"
  16. #include "isac.h"
  17. #include "hscx.h"
  18. #include "isdnl1.h"
  19. #include <linux/pci.h>
  20. extern const char *CardType[];
  21. static const char *telespci_revision = "$Revision: 2.23.2.3 $";
  22. #define ZORAN_PO_RQ_PEN 0x02000000
  23. #define ZORAN_PO_WR 0x00800000
  24. #define ZORAN_PO_GID0 0x00000000
  25. #define ZORAN_PO_GID1 0x00100000
  26. #define ZORAN_PO_GREG0 0x00000000
  27. #define ZORAN_PO_GREG1 0x00010000
  28. #define ZORAN_PO_DMASK 0xFF
  29. #define WRITE_ADDR_ISAC (ZORAN_PO_WR | ZORAN_PO_GID0 | ZORAN_PO_GREG0)
  30. #define READ_DATA_ISAC (ZORAN_PO_GID0 | ZORAN_PO_GREG1)
  31. #define WRITE_DATA_ISAC (ZORAN_PO_WR | ZORAN_PO_GID0 | ZORAN_PO_GREG1)
  32. #define WRITE_ADDR_HSCX (ZORAN_PO_WR | ZORAN_PO_GID1 | ZORAN_PO_GREG0)
  33. #define READ_DATA_HSCX (ZORAN_PO_GID1 | ZORAN_PO_GREG1)
  34. #define WRITE_DATA_HSCX (ZORAN_PO_WR | ZORAN_PO_GID1 | ZORAN_PO_GREG1)
  35. #define ZORAN_WAIT_NOBUSY do { \
  36. portdata = readl(adr + 0x200); \
  37. } while (portdata & ZORAN_PO_RQ_PEN)
  38. static inline u_char
  39. readisac(void __iomem *adr, u_char off)
  40. {
  41. register unsigned int portdata;
  42. ZORAN_WAIT_NOBUSY;
  43. /* set address for ISAC */
  44. writel(WRITE_ADDR_ISAC | off, adr + 0x200);
  45. ZORAN_WAIT_NOBUSY;
  46. /* read data from ISAC */
  47. writel(READ_DATA_ISAC, adr + 0x200);
  48. ZORAN_WAIT_NOBUSY;
  49. return((u_char)(portdata & ZORAN_PO_DMASK));
  50. }
  51. static inline void
  52. writeisac(void __iomem *adr, u_char off, u_char data)
  53. {
  54. register unsigned int portdata;
  55. ZORAN_WAIT_NOBUSY;
  56. /* set address for ISAC */
  57. writel(WRITE_ADDR_ISAC | off, adr + 0x200);
  58. ZORAN_WAIT_NOBUSY;
  59. /* write data to ISAC */
  60. writel(WRITE_DATA_ISAC | data, adr + 0x200);
  61. ZORAN_WAIT_NOBUSY;
  62. }
  63. static inline u_char
  64. readhscx(void __iomem *adr, int hscx, u_char off)
  65. {
  66. register unsigned int portdata;
  67. ZORAN_WAIT_NOBUSY;
  68. /* set address for HSCX */
  69. writel(WRITE_ADDR_HSCX | ((hscx ? 0x40:0) + off), adr + 0x200);
  70. ZORAN_WAIT_NOBUSY;
  71. /* read data from HSCX */
  72. writel(READ_DATA_HSCX, adr + 0x200);
  73. ZORAN_WAIT_NOBUSY;
  74. return ((u_char)(portdata & ZORAN_PO_DMASK));
  75. }
  76. static inline void
  77. writehscx(void __iomem *adr, int hscx, u_char off, u_char data)
  78. {
  79. register unsigned int portdata;
  80. ZORAN_WAIT_NOBUSY;
  81. /* set address for HSCX */
  82. writel(WRITE_ADDR_HSCX | ((hscx ? 0x40:0) + off), adr + 0x200);
  83. ZORAN_WAIT_NOBUSY;
  84. /* write data to HSCX */
  85. writel(WRITE_DATA_HSCX | data, adr + 0x200);
  86. ZORAN_WAIT_NOBUSY;
  87. }
  88. static inline void
  89. read_fifo_isac(void __iomem *adr, u_char * data, int size)
  90. {
  91. register unsigned int portdata;
  92. register int i;
  93. ZORAN_WAIT_NOBUSY;
  94. /* read data from ISAC */
  95. for (i = 0; i < size; i++) {
  96. /* set address for ISAC fifo */
  97. writel(WRITE_ADDR_ISAC | 0x1E, adr + 0x200);
  98. ZORAN_WAIT_NOBUSY;
  99. writel(READ_DATA_ISAC, adr + 0x200);
  100. ZORAN_WAIT_NOBUSY;
  101. data[i] = (u_char)(portdata & ZORAN_PO_DMASK);
  102. }
  103. }
  104. static void
  105. write_fifo_isac(void __iomem *adr, u_char * data, int size)
  106. {
  107. register unsigned int portdata;
  108. register int i;
  109. ZORAN_WAIT_NOBUSY;
  110. /* write data to ISAC */
  111. for (i = 0; i < size; i++) {
  112. /* set address for ISAC fifo */
  113. writel(WRITE_ADDR_ISAC | 0x1E, adr + 0x200);
  114. ZORAN_WAIT_NOBUSY;
  115. writel(WRITE_DATA_ISAC | data[i], adr + 0x200);
  116. ZORAN_WAIT_NOBUSY;
  117. }
  118. }
  119. static inline void
  120. read_fifo_hscx(void __iomem *adr, int hscx, u_char * data, int size)
  121. {
  122. register unsigned int portdata;
  123. register int i;
  124. ZORAN_WAIT_NOBUSY;
  125. /* read data from HSCX */
  126. for (i = 0; i < size; i++) {
  127. /* set address for HSCX fifo */
  128. writel(WRITE_ADDR_HSCX |(hscx ? 0x5F:0x1F), adr + 0x200);
  129. ZORAN_WAIT_NOBUSY;
  130. writel(READ_DATA_HSCX, adr + 0x200);
  131. ZORAN_WAIT_NOBUSY;
  132. data[i] = (u_char) (portdata & ZORAN_PO_DMASK);
  133. }
  134. }
  135. static inline void
  136. write_fifo_hscx(void __iomem *adr, int hscx, u_char * data, int size)
  137. {
  138. unsigned int portdata;
  139. register int i;
  140. ZORAN_WAIT_NOBUSY;
  141. /* write data to HSCX */
  142. for (i = 0; i < size; i++) {
  143. /* set address for HSCX fifo */
  144. writel(WRITE_ADDR_HSCX |(hscx ? 0x5F:0x1F), adr + 0x200);
  145. ZORAN_WAIT_NOBUSY;
  146. writel(WRITE_DATA_HSCX | data[i], adr + 0x200);
  147. ZORAN_WAIT_NOBUSY;
  148. udelay(10);
  149. }
  150. }
  151. /* Interface functions */
  152. static u_char
  153. ReadISAC(struct IsdnCardState *cs, u_char offset)
  154. {
  155. return (readisac(cs->hw.teles0.membase, offset));
  156. }
  157. static void
  158. WriteISAC(struct IsdnCardState *cs, u_char offset, u_char value)
  159. {
  160. writeisac(cs->hw.teles0.membase, offset, value);
  161. }
  162. static void
  163. ReadISACfifo(struct IsdnCardState *cs, u_char * data, int size)
  164. {
  165. read_fifo_isac(cs->hw.teles0.membase, data, size);
  166. }
  167. static void
  168. WriteISACfifo(struct IsdnCardState *cs, u_char * data, int size)
  169. {
  170. write_fifo_isac(cs->hw.teles0.membase, data, size);
  171. }
  172. static u_char
  173. ReadHSCX(struct IsdnCardState *cs, int hscx, u_char offset)
  174. {
  175. return (readhscx(cs->hw.teles0.membase, hscx, offset));
  176. }
  177. static void
  178. WriteHSCX(struct IsdnCardState *cs, int hscx, u_char offset, u_char value)
  179. {
  180. writehscx(cs->hw.teles0.membase, hscx, offset, value);
  181. }
  182. /*
  183. * fast interrupt HSCX stuff goes here
  184. */
  185. #define READHSCX(cs, nr, reg) readhscx(cs->hw.teles0.membase, nr, reg)
  186. #define WRITEHSCX(cs, nr, reg, data) writehscx(cs->hw.teles0.membase, nr, reg, data)
  187. #define READHSCXFIFO(cs, nr, ptr, cnt) read_fifo_hscx(cs->hw.teles0.membase, nr, ptr, cnt)
  188. #define WRITEHSCXFIFO(cs, nr, ptr, cnt) write_fifo_hscx(cs->hw.teles0.membase, nr, ptr, cnt)
  189. #include "hscx_irq.c"
  190. static irqreturn_t
  191. telespci_interrupt(int intno, void *dev_id)
  192. {
  193. struct IsdnCardState *cs = dev_id;
  194. u_char hval, ival;
  195. u_long flags;
  196. spin_lock_irqsave(&cs->lock, flags);
  197. hval = readhscx(cs->hw.teles0.membase, 1, HSCX_ISTA);
  198. if (hval)
  199. hscx_int_main(cs, hval);
  200. ival = readisac(cs->hw.teles0.membase, ISAC_ISTA);
  201. if ((hval | ival) == 0) {
  202. spin_unlock_irqrestore(&cs->lock, flags);
  203. return IRQ_NONE;
  204. }
  205. if (ival)
  206. isac_interrupt(cs, ival);
  207. /* Clear interrupt register for Zoran PCI controller */
  208. writel(0x70000000, cs->hw.teles0.membase + 0x3C);
  209. writehscx(cs->hw.teles0.membase, 0, HSCX_MASK, 0xFF);
  210. writehscx(cs->hw.teles0.membase, 1, HSCX_MASK, 0xFF);
  211. writeisac(cs->hw.teles0.membase, ISAC_MASK, 0xFF);
  212. writeisac(cs->hw.teles0.membase, ISAC_MASK, 0x0);
  213. writehscx(cs->hw.teles0.membase, 0, HSCX_MASK, 0x0);
  214. writehscx(cs->hw.teles0.membase, 1, HSCX_MASK, 0x0);
  215. spin_unlock_irqrestore(&cs->lock, flags);
  216. return IRQ_HANDLED;
  217. }
  218. static void
  219. release_io_telespci(struct IsdnCardState *cs)
  220. {
  221. iounmap(cs->hw.teles0.membase);
  222. }
  223. static int
  224. TelesPCI_card_msg(struct IsdnCardState *cs, int mt, void *arg)
  225. {
  226. u_long flags;
  227. switch (mt) {
  228. case CARD_RESET:
  229. return(0);
  230. case CARD_RELEASE:
  231. release_io_telespci(cs);
  232. return(0);
  233. case CARD_INIT:
  234. spin_lock_irqsave(&cs->lock, flags);
  235. inithscxisac(cs, 3);
  236. spin_unlock_irqrestore(&cs->lock, flags);
  237. return(0);
  238. case CARD_TEST:
  239. return(0);
  240. }
  241. return(0);
  242. }
  243. static struct pci_dev *dev_tel __devinitdata = NULL;
  244. int __devinit
  245. setup_telespci(struct IsdnCard *card)
  246. {
  247. struct IsdnCardState *cs = card->cs;
  248. char tmp[64];
  249. #ifdef __BIG_ENDIAN
  250. #error "not running on big endian machines now"
  251. #endif
  252. strcpy(tmp, telespci_revision);
  253. printk(KERN_INFO "HiSax: Teles/PCI driver Rev. %s\n", HiSax_getrev(tmp));
  254. if (cs->typ != ISDN_CTYPE_TELESPCI)
  255. return (0);
  256. #ifdef CONFIG_PCI
  257. if ((dev_tel = pci_find_device (PCI_VENDOR_ID_ZORAN, PCI_DEVICE_ID_ZORAN_36120, dev_tel))) {
  258. if (pci_enable_device(dev_tel))
  259. return(0);
  260. cs->irq = dev_tel->irq;
  261. if (!cs->irq) {
  262. printk(KERN_WARNING "Teles: No IRQ for PCI card found\n");
  263. return(0);
  264. }
  265. cs->hw.teles0.membase = ioremap(pci_resource_start(dev_tel, 0),
  266. PAGE_SIZE);
  267. printk(KERN_INFO "Found: Zoran, base-address: 0x%llx, irq: 0x%x\n",
  268. (unsigned long long)pci_resource_start(dev_tel, 0),
  269. dev_tel->irq);
  270. } else {
  271. printk(KERN_WARNING "TelesPCI: No PCI card found\n");
  272. return(0);
  273. }
  274. #else
  275. printk(KERN_WARNING "HiSax: Teles/PCI and NO_PCI_BIOS\n");
  276. printk(KERN_WARNING "HiSax: Teles/PCI unable to config\n");
  277. return (0);
  278. #endif /* CONFIG_PCI */
  279. /* Initialize Zoran PCI controller */
  280. writel(0x00000000, cs->hw.teles0.membase + 0x28);
  281. writel(0x01000000, cs->hw.teles0.membase + 0x28);
  282. writel(0x01000000, cs->hw.teles0.membase + 0x28);
  283. writel(0x7BFFFFFF, cs->hw.teles0.membase + 0x2C);
  284. writel(0x70000000, cs->hw.teles0.membase + 0x3C);
  285. writel(0x61000000, cs->hw.teles0.membase + 0x40);
  286. /* writel(0x00800000, cs->hw.teles0.membase + 0x200); */
  287. printk(KERN_INFO
  288. "HiSax: %s config irq:%d mem:%p\n",
  289. CardType[cs->typ], cs->irq,
  290. cs->hw.teles0.membase);
  291. setup_isac(cs);
  292. cs->readisac = &ReadISAC;
  293. cs->writeisac = &WriteISAC;
  294. cs->readisacfifo = &ReadISACfifo;
  295. cs->writeisacfifo = &WriteISACfifo;
  296. cs->BC_Read_Reg = &ReadHSCX;
  297. cs->BC_Write_Reg = &WriteHSCX;
  298. cs->BC_Send_Data = &hscx_fill_fifo;
  299. cs->cardmsg = &TelesPCI_card_msg;
  300. cs->irq_func = &telespci_interrupt;
  301. cs->irq_flags |= IRQF_SHARED;
  302. ISACVersion(cs, "TelesPCI:");
  303. if (HscxVersion(cs, "TelesPCI:")) {
  304. printk(KERN_WARNING
  305. "TelesPCI: wrong HSCX versions check IO/MEM addresses\n");
  306. release_io_telespci(cs);
  307. return (0);
  308. }
  309. return (1);
  310. }