bkm_a8.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450
  1. /* $Id: bkm_a8.c,v 1.22.2.4 2004/01/15 14:02:34 keil Exp $
  2. *
  3. * low level stuff for Scitel Quadro (4*S0, passive)
  4. *
  5. * Author Roland Klabunde
  6. * Copyright by Roland Klabunde <R.Klabunde@Berkom.de>
  7. *
  8. * This software may be used and distributed according to the terms
  9. * of the GNU General Public License, incorporated herein by reference.
  10. *
  11. */
  12. #include <linux/init.h>
  13. #include "hisax.h"
  14. #include "isac.h"
  15. #include "ipac.h"
  16. #include "hscx.h"
  17. #include "isdnl1.h"
  18. #include <linux/pci.h>
  19. #include "bkm_ax.h"
  20. #ifdef CONFIG_PCI
  21. #define ATTEMPT_PCI_REMAPPING /* Required for PLX rev 1 */
  22. extern const char *CardType[];
  23. static const char sct_quadro_revision[] = "$Revision: 1.22.2.4 $";
  24. static const char *sct_quadro_subtypes[] =
  25. {
  26. "",
  27. "#1",
  28. "#2",
  29. "#3",
  30. "#4"
  31. };
  32. #define wordout(addr,val) outw(val,addr)
  33. #define wordin(addr) inw(addr)
  34. static inline u_char
  35. readreg(unsigned int ale, unsigned int adr, u_char off)
  36. {
  37. register u_char ret;
  38. wordout(ale, off);
  39. ret = wordin(adr) & 0xFF;
  40. return (ret);
  41. }
  42. static inline void
  43. readfifo(unsigned int ale, unsigned int adr, u_char off, u_char * data, int size)
  44. {
  45. int i;
  46. wordout(ale, off);
  47. for (i = 0; i < size; i++)
  48. data[i] = wordin(adr) & 0xFF;
  49. }
  50. static inline void
  51. writereg(unsigned int ale, unsigned int adr, u_char off, u_char data)
  52. {
  53. wordout(ale, off);
  54. wordout(adr, data);
  55. }
  56. static inline void
  57. writefifo(unsigned int ale, unsigned int adr, u_char off, u_char * data, int size)
  58. {
  59. int i;
  60. wordout(ale, off);
  61. for (i = 0; i < size; i++)
  62. wordout(adr, data[i]);
  63. }
  64. /* Interface functions */
  65. static u_char
  66. ReadISAC(struct IsdnCardState *cs, u_char offset)
  67. {
  68. return (readreg(cs->hw.ax.base, cs->hw.ax.data_adr, offset | 0x80));
  69. }
  70. static void
  71. WriteISAC(struct IsdnCardState *cs, u_char offset, u_char value)
  72. {
  73. writereg(cs->hw.ax.base, cs->hw.ax.data_adr, offset | 0x80, value);
  74. }
  75. static void
  76. ReadISACfifo(struct IsdnCardState *cs, u_char * data, int size)
  77. {
  78. readfifo(cs->hw.ax.base, cs->hw.ax.data_adr, 0x80, data, size);
  79. }
  80. static void
  81. WriteISACfifo(struct IsdnCardState *cs, u_char * data, int size)
  82. {
  83. writefifo(cs->hw.ax.base, cs->hw.ax.data_adr, 0x80, data, size);
  84. }
  85. static u_char
  86. ReadHSCX(struct IsdnCardState *cs, int hscx, u_char offset)
  87. {
  88. return (readreg(cs->hw.ax.base, cs->hw.ax.data_adr, offset + (hscx ? 0x40 : 0)));
  89. }
  90. static void
  91. WriteHSCX(struct IsdnCardState *cs, int hscx, u_char offset, u_char value)
  92. {
  93. writereg(cs->hw.ax.base, cs->hw.ax.data_adr, offset + (hscx ? 0x40 : 0), value);
  94. }
  95. /* Set the specific ipac to active */
  96. static void
  97. set_ipac_active(struct IsdnCardState *cs, u_int active)
  98. {
  99. /* set irq mask */
  100. writereg(cs->hw.ax.base, cs->hw.ax.data_adr, IPAC_MASK,
  101. active ? 0xc0 : 0xff);
  102. }
  103. /*
  104. * fast interrupt HSCX stuff goes here
  105. */
  106. #define READHSCX(cs, nr, reg) readreg(cs->hw.ax.base, \
  107. cs->hw.ax.data_adr, reg + (nr ? 0x40 : 0))
  108. #define WRITEHSCX(cs, nr, reg, data) writereg(cs->hw.ax.base, \
  109. cs->hw.ax.data_adr, reg + (nr ? 0x40 : 0), data)
  110. #define READHSCXFIFO(cs, nr, ptr, cnt) readfifo(cs->hw.ax.base, \
  111. cs->hw.ax.data_adr, (nr ? 0x40 : 0), ptr, cnt)
  112. #define WRITEHSCXFIFO(cs, nr, ptr, cnt) writefifo(cs->hw.ax.base, \
  113. cs->hw.ax.data_adr, (nr ? 0x40 : 0), ptr, cnt)
  114. #include "hscx_irq.c"
  115. static irqreturn_t
  116. bkm_interrupt_ipac(int intno, void *dev_id)
  117. {
  118. struct IsdnCardState *cs = dev_id;
  119. u_char ista, val, icnt = 5;
  120. u_long flags;
  121. spin_lock_irqsave(&cs->lock, flags);
  122. ista = readreg(cs->hw.ax.base, cs->hw.ax.data_adr, IPAC_ISTA);
  123. if (!(ista & 0x3f)) { /* not this IPAC */
  124. spin_unlock_irqrestore(&cs->lock, flags);
  125. return IRQ_NONE;
  126. }
  127. Start_IPAC:
  128. if (cs->debug & L1_DEB_IPAC)
  129. debugl1(cs, "IPAC ISTA %02X", ista);
  130. if (ista & 0x0f) {
  131. val = readreg(cs->hw.ax.base, cs->hw.ax.data_adr, HSCX_ISTA + 0x40);
  132. if (ista & 0x01)
  133. val |= 0x01;
  134. if (ista & 0x04)
  135. val |= 0x02;
  136. if (ista & 0x08)
  137. val |= 0x04;
  138. if (val) {
  139. hscx_int_main(cs, val);
  140. }
  141. }
  142. if (ista & 0x20) {
  143. val = 0xfe & readreg(cs->hw.ax.base, cs->hw.ax.data_adr, ISAC_ISTA | 0x80);
  144. if (val) {
  145. isac_interrupt(cs, val);
  146. }
  147. }
  148. if (ista & 0x10) {
  149. val = 0x01;
  150. isac_interrupt(cs, val);
  151. }
  152. ista = readreg(cs->hw.ax.base, cs->hw.ax.data_adr, IPAC_ISTA);
  153. if ((ista & 0x3f) && icnt) {
  154. icnt--;
  155. goto Start_IPAC;
  156. }
  157. if (!icnt)
  158. printk(KERN_WARNING "HiSax: %s (%s) IRQ LOOP\n",
  159. CardType[cs->typ],
  160. sct_quadro_subtypes[cs->subtyp]);
  161. writereg(cs->hw.ax.base, cs->hw.ax.data_adr, IPAC_MASK, 0xFF);
  162. writereg(cs->hw.ax.base, cs->hw.ax.data_adr, IPAC_MASK, 0xC0);
  163. spin_unlock_irqrestore(&cs->lock, flags);
  164. return IRQ_HANDLED;
  165. }
  166. static void
  167. release_io_sct_quadro(struct IsdnCardState *cs)
  168. {
  169. release_region(cs->hw.ax.base & 0xffffffc0, 128);
  170. if (cs->subtyp == SCT_1)
  171. release_region(cs->hw.ax.plx_adr, 64);
  172. }
  173. static void
  174. enable_bkm_int(struct IsdnCardState *cs, unsigned bEnable)
  175. {
  176. if (cs->typ == ISDN_CTYPE_SCT_QUADRO) {
  177. if (bEnable)
  178. wordout(cs->hw.ax.plx_adr + 0x4C, (wordin(cs->hw.ax.plx_adr + 0x4C) | 0x41));
  179. else
  180. wordout(cs->hw.ax.plx_adr + 0x4C, (wordin(cs->hw.ax.plx_adr + 0x4C) & ~0x41));
  181. }
  182. }
  183. static void
  184. reset_bkm(struct IsdnCardState *cs)
  185. {
  186. if (cs->subtyp == SCT_1) {
  187. wordout(cs->hw.ax.plx_adr + 0x50, (wordin(cs->hw.ax.plx_adr + 0x50) & ~4));
  188. mdelay(10);
  189. /* Remove the soft reset */
  190. wordout(cs->hw.ax.plx_adr + 0x50, (wordin(cs->hw.ax.plx_adr + 0x50) | 4));
  191. mdelay(10);
  192. }
  193. }
  194. static int
  195. BKM_card_msg(struct IsdnCardState *cs, int mt, void *arg)
  196. {
  197. u_long flags;
  198. switch (mt) {
  199. case CARD_RESET:
  200. spin_lock_irqsave(&cs->lock, flags);
  201. /* Disable ints */
  202. set_ipac_active(cs, 0);
  203. enable_bkm_int(cs, 0);
  204. reset_bkm(cs);
  205. spin_unlock_irqrestore(&cs->lock, flags);
  206. return (0);
  207. case CARD_RELEASE:
  208. /* Sanity */
  209. spin_lock_irqsave(&cs->lock, flags);
  210. set_ipac_active(cs, 0);
  211. enable_bkm_int(cs, 0);
  212. spin_unlock_irqrestore(&cs->lock, flags);
  213. release_io_sct_quadro(cs);
  214. return (0);
  215. case CARD_INIT:
  216. spin_lock_irqsave(&cs->lock, flags);
  217. cs->debug |= L1_DEB_IPAC;
  218. set_ipac_active(cs, 1);
  219. inithscxisac(cs, 3);
  220. /* Enable ints */
  221. enable_bkm_int(cs, 1);
  222. spin_unlock_irqrestore(&cs->lock, flags);
  223. return (0);
  224. case CARD_TEST:
  225. return (0);
  226. }
  227. return (0);
  228. }
  229. static int __devinit
  230. sct_alloc_io(u_int adr, u_int len)
  231. {
  232. if (!request_region(adr, len, "scitel")) {
  233. printk(KERN_WARNING
  234. "HiSax: Scitel port %#x-%#x already in use\n",
  235. adr, adr + len);
  236. return (1);
  237. }
  238. return(0);
  239. }
  240. static struct pci_dev *dev_a8 __devinitdata = NULL;
  241. static u16 sub_vendor_id __devinitdata = 0;
  242. static u16 sub_sys_id __devinitdata = 0;
  243. static u_char pci_bus __devinitdata = 0;
  244. static u_char pci_device_fn __devinitdata = 0;
  245. static u_char pci_irq __devinitdata = 0;
  246. #endif /* CONFIG_PCI */
  247. int __devinit
  248. setup_sct_quadro(struct IsdnCard *card)
  249. {
  250. #ifdef CONFIG_PCI
  251. struct IsdnCardState *cs = card->cs;
  252. char tmp[64];
  253. u_char pci_rev_id;
  254. u_int found = 0;
  255. u_int pci_ioaddr1, pci_ioaddr2, pci_ioaddr3, pci_ioaddr4, pci_ioaddr5;
  256. strcpy(tmp, sct_quadro_revision);
  257. printk(KERN_INFO "HiSax: T-Berkom driver Rev. %s\n", HiSax_getrev(tmp));
  258. if (cs->typ == ISDN_CTYPE_SCT_QUADRO) {
  259. cs->subtyp = SCT_1; /* Preset */
  260. } else
  261. return (0);
  262. /* Identify subtype by para[0] */
  263. if (card->para[0] >= SCT_1 && card->para[0] <= SCT_4)
  264. cs->subtyp = card->para[0];
  265. else {
  266. printk(KERN_WARNING "HiSax: %s: Invalid subcontroller in configuration, default to 1\n",
  267. CardType[card->typ]);
  268. return (0);
  269. }
  270. if ((cs->subtyp != SCT_1) && ((sub_sys_id != PCI_DEVICE_ID_BERKOM_SCITEL_QUADRO) ||
  271. (sub_vendor_id != PCI_VENDOR_ID_BERKOM)))
  272. return (0);
  273. if (cs->subtyp == SCT_1) {
  274. while ((dev_a8 = pci_find_device(PCI_VENDOR_ID_PLX,
  275. PCI_DEVICE_ID_PLX_9050, dev_a8))) {
  276. sub_vendor_id = dev_a8->subsystem_vendor;
  277. sub_sys_id = dev_a8->subsystem_device;
  278. if ((sub_sys_id == PCI_DEVICE_ID_BERKOM_SCITEL_QUADRO) &&
  279. (sub_vendor_id == PCI_VENDOR_ID_BERKOM)) {
  280. if (pci_enable_device(dev_a8))
  281. return(0);
  282. pci_ioaddr1 = pci_resource_start(dev_a8, 1);
  283. pci_irq = dev_a8->irq;
  284. pci_bus = dev_a8->bus->number;
  285. pci_device_fn = dev_a8->devfn;
  286. found = 1;
  287. break;
  288. }
  289. }
  290. if (!found) {
  291. printk(KERN_WARNING "HiSax: %s (%s): Card not found\n",
  292. CardType[card->typ],
  293. sct_quadro_subtypes[cs->subtyp]);
  294. return (0);
  295. }
  296. #ifdef ATTEMPT_PCI_REMAPPING
  297. /* HACK: PLX revision 1 bug: PLX address bit 7 must not be set */
  298. pci_read_config_byte(dev_a8, PCI_REVISION_ID, &pci_rev_id);
  299. if ((pci_ioaddr1 & 0x80) && (pci_rev_id == 1)) {
  300. printk(KERN_WARNING "HiSax: %s (%s): PLX rev 1, remapping required!\n",
  301. CardType[card->typ],
  302. sct_quadro_subtypes[cs->subtyp]);
  303. /* Restart PCI negotiation */
  304. pci_write_config_dword(dev_a8, PCI_BASE_ADDRESS_1, (u_int) - 1);
  305. /* Move up by 0x80 byte */
  306. pci_ioaddr1 += 0x80;
  307. pci_ioaddr1 &= PCI_BASE_ADDRESS_IO_MASK;
  308. pci_write_config_dword(dev_a8, PCI_BASE_ADDRESS_1, pci_ioaddr1);
  309. dev_a8->resource[ 1].start = pci_ioaddr1;
  310. }
  311. #endif /* End HACK */
  312. }
  313. if (!pci_irq) { /* IRQ range check ?? */
  314. printk(KERN_WARNING "HiSax: %s (%s): No IRQ\n",
  315. CardType[card->typ],
  316. sct_quadro_subtypes[cs->subtyp]);
  317. return (0);
  318. }
  319. pci_read_config_dword(dev_a8, PCI_BASE_ADDRESS_1, &pci_ioaddr1);
  320. pci_read_config_dword(dev_a8, PCI_BASE_ADDRESS_2, &pci_ioaddr2);
  321. pci_read_config_dword(dev_a8, PCI_BASE_ADDRESS_3, &pci_ioaddr3);
  322. pci_read_config_dword(dev_a8, PCI_BASE_ADDRESS_4, &pci_ioaddr4);
  323. pci_read_config_dword(dev_a8, PCI_BASE_ADDRESS_5, &pci_ioaddr5);
  324. if (!pci_ioaddr1 || !pci_ioaddr2 || !pci_ioaddr3 || !pci_ioaddr4 || !pci_ioaddr5) {
  325. printk(KERN_WARNING "HiSax: %s (%s): No IO base address(es)\n",
  326. CardType[card->typ],
  327. sct_quadro_subtypes[cs->subtyp]);
  328. return (0);
  329. }
  330. pci_ioaddr1 &= PCI_BASE_ADDRESS_IO_MASK;
  331. pci_ioaddr2 &= PCI_BASE_ADDRESS_IO_MASK;
  332. pci_ioaddr3 &= PCI_BASE_ADDRESS_IO_MASK;
  333. pci_ioaddr4 &= PCI_BASE_ADDRESS_IO_MASK;
  334. pci_ioaddr5 &= PCI_BASE_ADDRESS_IO_MASK;
  335. /* Take over */
  336. cs->irq = pci_irq;
  337. cs->irq_flags |= IRQF_SHARED;
  338. /* pci_ioaddr1 is unique to all subdevices */
  339. /* pci_ioaddr2 is for the fourth subdevice only */
  340. /* pci_ioaddr3 is for the third subdevice only */
  341. /* pci_ioaddr4 is for the second subdevice only */
  342. /* pci_ioaddr5 is for the first subdevice only */
  343. cs->hw.ax.plx_adr = pci_ioaddr1;
  344. /* Enter all ipac_base addresses */
  345. switch(cs->subtyp) {
  346. case 1:
  347. cs->hw.ax.base = pci_ioaddr5 + 0x00;
  348. if (sct_alloc_io(pci_ioaddr1, 128))
  349. return(0);
  350. if (sct_alloc_io(pci_ioaddr5, 64))
  351. return(0);
  352. /* disable all IPAC */
  353. writereg(pci_ioaddr5, pci_ioaddr5 + 4,
  354. IPAC_MASK, 0xFF);
  355. writereg(pci_ioaddr4 + 0x08, pci_ioaddr4 + 0x0c,
  356. IPAC_MASK, 0xFF);
  357. writereg(pci_ioaddr3 + 0x10, pci_ioaddr3 + 0x14,
  358. IPAC_MASK, 0xFF);
  359. writereg(pci_ioaddr2 + 0x20, pci_ioaddr2 + 0x24,
  360. IPAC_MASK, 0xFF);
  361. break;
  362. case 2:
  363. cs->hw.ax.base = pci_ioaddr4 + 0x08;
  364. if (sct_alloc_io(pci_ioaddr4, 64))
  365. return(0);
  366. break;
  367. case 3:
  368. cs->hw.ax.base = pci_ioaddr3 + 0x10;
  369. if (sct_alloc_io(pci_ioaddr3, 64))
  370. return(0);
  371. break;
  372. case 4:
  373. cs->hw.ax.base = pci_ioaddr2 + 0x20;
  374. if (sct_alloc_io(pci_ioaddr2, 64))
  375. return(0);
  376. break;
  377. }
  378. /* For isac and hscx data path */
  379. cs->hw.ax.data_adr = cs->hw.ax.base + 4;
  380. printk(KERN_INFO "HiSax: %s (%s) configured at 0x%.4lX, 0x%.4lX, 0x%.4lX and IRQ %d\n",
  381. CardType[card->typ],
  382. sct_quadro_subtypes[cs->subtyp],
  383. cs->hw.ax.plx_adr,
  384. cs->hw.ax.base,
  385. cs->hw.ax.data_adr,
  386. cs->irq);
  387. test_and_set_bit(HW_IPAC, &cs->HW_Flags);
  388. cs->readisac = &ReadISAC;
  389. cs->writeisac = &WriteISAC;
  390. cs->readisacfifo = &ReadISACfifo;
  391. cs->writeisacfifo = &WriteISACfifo;
  392. cs->BC_Read_Reg = &ReadHSCX;
  393. cs->BC_Write_Reg = &WriteHSCX;
  394. cs->BC_Send_Data = &hscx_fill_fifo;
  395. cs->cardmsg = &BKM_card_msg;
  396. cs->irq_func = &bkm_interrupt_ipac;
  397. printk(KERN_INFO "HiSax: %s (%s): IPAC Version %d\n",
  398. CardType[card->typ],
  399. sct_quadro_subtypes[cs->subtyp],
  400. readreg(cs->hw.ax.base, cs->hw.ax.data_adr, IPAC_ID));
  401. return (1);
  402. #else
  403. printk(KERN_ERR "HiSax: bkm_a8 only supported on PCI Systems\n");
  404. #endif /* CONFIG_PCI */
  405. }