csr.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847
  1. /*
  2. * IEEE 1394 for Linux
  3. *
  4. * CSR implementation, iso/bus manager implementation.
  5. *
  6. * Copyright (C) 1999 Andreas E. Bombe
  7. * 2002 Manfred Weihs <weihs@ict.tuwien.ac.at>
  8. *
  9. * This code is licensed under the GPL. See the file COPYING in the root
  10. * directory of the kernel sources for details.
  11. *
  12. *
  13. * Contributions:
  14. *
  15. * Manfred Weihs <weihs@ict.tuwien.ac.at>
  16. * configuration ROM manipulation
  17. *
  18. */
  19. #include <linux/jiffies.h>
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/moduleparam.h>
  23. #include <linux/param.h>
  24. #include <linux/spinlock.h>
  25. #include <linux/string.h>
  26. #include "csr1212.h"
  27. #include "ieee1394_types.h"
  28. #include "hosts.h"
  29. #include "ieee1394.h"
  30. #include "highlevel.h"
  31. #include "ieee1394_core.h"
  32. /* Module Parameters */
  33. /* this module parameter can be used to disable mapping of the FCP registers */
  34. static int fcp = 1;
  35. module_param(fcp, int, 0444);
  36. MODULE_PARM_DESC(fcp, "Map FCP registers (default = 1, disable = 0).");
  37. static struct csr1212_keyval *node_cap = NULL;
  38. static void add_host(struct hpsb_host *host);
  39. static void remove_host(struct hpsb_host *host);
  40. static void host_reset(struct hpsb_host *host);
  41. static int read_maps(struct hpsb_host *host, int nodeid, quadlet_t *buffer,
  42. u64 addr, size_t length, u16 fl);
  43. static int write_fcp(struct hpsb_host *host, int nodeid, int dest,
  44. quadlet_t *data, u64 addr, size_t length, u16 flags);
  45. static int read_regs(struct hpsb_host *host, int nodeid, quadlet_t *buf,
  46. u64 addr, size_t length, u16 flags);
  47. static int write_regs(struct hpsb_host *host, int nodeid, int destid,
  48. quadlet_t *data, u64 addr, size_t length, u16 flags);
  49. static int lock_regs(struct hpsb_host *host, int nodeid, quadlet_t *store,
  50. u64 addr, quadlet_t data, quadlet_t arg, int extcode, u16 fl);
  51. static int lock64_regs(struct hpsb_host *host, int nodeid, octlet_t * store,
  52. u64 addr, octlet_t data, octlet_t arg, int extcode, u16 fl);
  53. static int read_config_rom(struct hpsb_host *host, int nodeid, quadlet_t *buffer,
  54. u64 addr, size_t length, u16 fl);
  55. static u64 allocate_addr_range(u64 size, u32 alignment, void *__host);
  56. static void release_addr_range(u64 addr, void *__host);
  57. static struct hpsb_highlevel csr_highlevel = {
  58. .name = "standard registers",
  59. .add_host = add_host,
  60. .remove_host = remove_host,
  61. .host_reset = host_reset,
  62. };
  63. static struct hpsb_address_ops map_ops = {
  64. .read = read_maps,
  65. };
  66. static struct hpsb_address_ops fcp_ops = {
  67. .write = write_fcp,
  68. };
  69. static struct hpsb_address_ops reg_ops = {
  70. .read = read_regs,
  71. .write = write_regs,
  72. .lock = lock_regs,
  73. .lock64 = lock64_regs,
  74. };
  75. static struct hpsb_address_ops config_rom_ops = {
  76. .read = read_config_rom,
  77. };
  78. struct csr1212_bus_ops csr_bus_ops = {
  79. .allocate_addr_range = allocate_addr_range,
  80. .release_addr = release_addr_range,
  81. };
  82. static u16 csr_crc16(unsigned *data, int length)
  83. {
  84. int check=0, i;
  85. int shift, sum, next=0;
  86. for (i = length; i; i--) {
  87. for (next = check, shift = 28; shift >= 0; shift -= 4 ) {
  88. sum = ((next >> 12) ^ (be32_to_cpu(*data) >> shift)) & 0xf;
  89. next = (next << 4) ^ (sum << 12) ^ (sum << 5) ^ (sum);
  90. }
  91. check = next & 0xffff;
  92. data++;
  93. }
  94. return check;
  95. }
  96. static void host_reset(struct hpsb_host *host)
  97. {
  98. host->csr.state &= 0x300;
  99. host->csr.bus_manager_id = 0x3f;
  100. host->csr.bandwidth_available = 4915;
  101. host->csr.channels_available_hi = 0xfffffffe; /* pre-alloc ch 31 per 1394a-2000 */
  102. host->csr.channels_available_lo = ~0;
  103. host->csr.broadcast_channel = 0x80000000 | 31;
  104. if (host->is_irm) {
  105. if (host->driver->hw_csr_reg) {
  106. host->driver->hw_csr_reg(host, 2, 0xfffffffe, ~0);
  107. }
  108. }
  109. host->csr.node_ids = host->node_id << 16;
  110. if (!host->is_root) {
  111. /* clear cmstr bit */
  112. host->csr.state &= ~0x100;
  113. }
  114. host->csr.topology_map[1] =
  115. cpu_to_be32(be32_to_cpu(host->csr.topology_map[1]) + 1);
  116. host->csr.topology_map[2] = cpu_to_be32(host->node_count << 16
  117. | host->selfid_count);
  118. host->csr.topology_map[0] =
  119. cpu_to_be32((host->selfid_count + 2) << 16
  120. | csr_crc16(host->csr.topology_map + 1,
  121. host->selfid_count + 2));
  122. host->csr.speed_map[1] =
  123. cpu_to_be32(be32_to_cpu(host->csr.speed_map[1]) + 1);
  124. host->csr.speed_map[0] = cpu_to_be32(0x3f1 << 16
  125. | csr_crc16(host->csr.speed_map+1,
  126. 0x3f1));
  127. }
  128. /*
  129. * HI == seconds (bits 0:2)
  130. * LO == fractions of a second in units of 125usec (bits 19:31)
  131. *
  132. * Convert SPLIT_TIMEOUT to jiffies.
  133. * The default and minimum as per 1394a-2000 clause 8.3.2.2.6 is 100ms.
  134. */
  135. static inline void calculate_expire(struct csr_control *csr)
  136. {
  137. unsigned long usecs =
  138. (csr->split_timeout_hi & 0x07) * USEC_PER_SEC +
  139. (csr->split_timeout_lo >> 19) * 125L;
  140. csr->expire = usecs_to_jiffies(usecs > 100000L ? usecs : 100000L);
  141. HPSB_VERBOSE("CSR: setting expire to %lu, HZ=%u", csr->expire, HZ);
  142. }
  143. static void add_host(struct hpsb_host *host)
  144. {
  145. struct csr1212_keyval *root;
  146. quadlet_t bus_info[CSR_BUS_INFO_SIZE];
  147. hpsb_register_addrspace(&csr_highlevel, host, &reg_ops,
  148. CSR_REGISTER_BASE,
  149. CSR_REGISTER_BASE + CSR_CONFIG_ROM);
  150. hpsb_register_addrspace(&csr_highlevel, host, &config_rom_ops,
  151. CSR_REGISTER_BASE + CSR_CONFIG_ROM,
  152. CSR_REGISTER_BASE + CSR_CONFIG_ROM_END);
  153. if (fcp) {
  154. hpsb_register_addrspace(&csr_highlevel, host, &fcp_ops,
  155. CSR_REGISTER_BASE + CSR_FCP_COMMAND,
  156. CSR_REGISTER_BASE + CSR_FCP_END);
  157. }
  158. hpsb_register_addrspace(&csr_highlevel, host, &map_ops,
  159. CSR_REGISTER_BASE + CSR_TOPOLOGY_MAP,
  160. CSR_REGISTER_BASE + CSR_TOPOLOGY_MAP_END);
  161. hpsb_register_addrspace(&csr_highlevel, host, &map_ops,
  162. CSR_REGISTER_BASE + CSR_SPEED_MAP,
  163. CSR_REGISTER_BASE + CSR_SPEED_MAP_END);
  164. spin_lock_init(&host->csr.lock);
  165. host->csr.state = 0;
  166. host->csr.node_ids = 0;
  167. host->csr.split_timeout_hi = 0;
  168. host->csr.split_timeout_lo = 800 << 19;
  169. calculate_expire(&host->csr);
  170. host->csr.cycle_time = 0;
  171. host->csr.bus_time = 0;
  172. host->csr.bus_manager_id = 0x3f;
  173. host->csr.bandwidth_available = 4915;
  174. host->csr.channels_available_hi = 0xfffffffe; /* pre-alloc ch 31 per 1394a-2000 */
  175. host->csr.channels_available_lo = ~0;
  176. host->csr.broadcast_channel = 0x80000000 | 31;
  177. if (host->is_irm) {
  178. if (host->driver->hw_csr_reg) {
  179. host->driver->hw_csr_reg(host, 2, 0xfffffffe, ~0);
  180. }
  181. }
  182. if (host->csr.max_rec >= 9)
  183. host->csr.max_rom = 2;
  184. else if (host->csr.max_rec >= 5)
  185. host->csr.max_rom = 1;
  186. else
  187. host->csr.max_rom = 0;
  188. host->csr.generation = 2;
  189. bus_info[1] = __constant_cpu_to_be32(0x31333934);
  190. bus_info[2] = cpu_to_be32((hpsb_disable_irm ? 0 : 1 << CSR_IRMC_SHIFT) |
  191. (1 << CSR_CMC_SHIFT) |
  192. (1 << CSR_ISC_SHIFT) |
  193. (0 << CSR_BMC_SHIFT) |
  194. (0 << CSR_PMC_SHIFT) |
  195. (host->csr.cyc_clk_acc << CSR_CYC_CLK_ACC_SHIFT) |
  196. (host->csr.max_rec << CSR_MAX_REC_SHIFT) |
  197. (host->csr.max_rom << CSR_MAX_ROM_SHIFT) |
  198. (host->csr.generation << CSR_GENERATION_SHIFT) |
  199. host->csr.lnk_spd);
  200. bus_info[3] = cpu_to_be32(host->csr.guid_hi);
  201. bus_info[4] = cpu_to_be32(host->csr.guid_lo);
  202. /* The hardware copy of the bus info block will be set later when a
  203. * bus reset is issued. */
  204. csr1212_init_local_csr(host->csr.rom, bus_info, host->csr.max_rom);
  205. root = host->csr.rom->root_kv;
  206. if(csr1212_attach_keyval_to_directory(root, node_cap) != CSR1212_SUCCESS) {
  207. HPSB_ERR("Failed to attach Node Capabilities to root directory");
  208. }
  209. host->update_config_rom = 1;
  210. }
  211. static void remove_host(struct hpsb_host *host)
  212. {
  213. quadlet_t bus_info[CSR_BUS_INFO_SIZE];
  214. bus_info[1] = __constant_cpu_to_be32(0x31333934);
  215. bus_info[2] = cpu_to_be32((0 << CSR_IRMC_SHIFT) |
  216. (0 << CSR_CMC_SHIFT) |
  217. (0 << CSR_ISC_SHIFT) |
  218. (0 << CSR_BMC_SHIFT) |
  219. (0 << CSR_PMC_SHIFT) |
  220. (host->csr.cyc_clk_acc << CSR_CYC_CLK_ACC_SHIFT) |
  221. (host->csr.max_rec << CSR_MAX_REC_SHIFT) |
  222. (0 << CSR_MAX_ROM_SHIFT) |
  223. (0 << CSR_GENERATION_SHIFT) |
  224. host->csr.lnk_spd);
  225. bus_info[3] = cpu_to_be32(host->csr.guid_hi);
  226. bus_info[4] = cpu_to_be32(host->csr.guid_lo);
  227. csr1212_detach_keyval_from_directory(host->csr.rom->root_kv, node_cap);
  228. csr1212_init_local_csr(host->csr.rom, bus_info, 0);
  229. host->update_config_rom = 1;
  230. }
  231. int hpsb_update_config_rom(struct hpsb_host *host, const quadlet_t *new_rom,
  232. size_t buffersize, unsigned char rom_version)
  233. {
  234. unsigned long flags;
  235. int ret;
  236. HPSB_NOTICE("hpsb_update_config_rom() is deprecated");
  237. spin_lock_irqsave(&host->csr.lock, flags);
  238. if (rom_version != host->csr.generation)
  239. ret = -1;
  240. else if (buffersize > host->csr.rom->cache_head->size)
  241. ret = -2;
  242. else {
  243. /* Just overwrite the generated ConfigROM image with new data,
  244. * it can be regenerated later. */
  245. memcpy(host->csr.rom->cache_head->data, new_rom, buffersize);
  246. host->csr.rom->cache_head->len = buffersize;
  247. if (host->driver->set_hw_config_rom)
  248. host->driver->set_hw_config_rom(host, host->csr.rom->bus_info_data);
  249. /* Increment the generation number to keep some sort of sync
  250. * with the newer ConfigROM manipulation method. */
  251. host->csr.generation++;
  252. if (host->csr.generation > 0xf || host->csr.generation < 2)
  253. host->csr.generation = 2;
  254. ret=0;
  255. }
  256. spin_unlock_irqrestore(&host->csr.lock, flags);
  257. return ret;
  258. }
  259. /* Read topology / speed maps and configuration ROM */
  260. static int read_maps(struct hpsb_host *host, int nodeid, quadlet_t *buffer,
  261. u64 addr, size_t length, u16 fl)
  262. {
  263. unsigned long flags;
  264. int csraddr = addr - CSR_REGISTER_BASE;
  265. const char *src;
  266. spin_lock_irqsave(&host->csr.lock, flags);
  267. if (csraddr < CSR_SPEED_MAP) {
  268. src = ((char *)host->csr.topology_map) + csraddr
  269. - CSR_TOPOLOGY_MAP;
  270. } else {
  271. src = ((char *)host->csr.speed_map) + csraddr - CSR_SPEED_MAP;
  272. }
  273. memcpy(buffer, src, length);
  274. spin_unlock_irqrestore(&host->csr.lock, flags);
  275. return RCODE_COMPLETE;
  276. }
  277. #define out if (--length == 0) break
  278. static int read_regs(struct hpsb_host *host, int nodeid, quadlet_t *buf,
  279. u64 addr, size_t length, u16 flags)
  280. {
  281. int csraddr = addr - CSR_REGISTER_BASE;
  282. int oldcycle;
  283. quadlet_t ret;
  284. if ((csraddr | length) & 0x3)
  285. return RCODE_TYPE_ERROR;
  286. length /= 4;
  287. switch (csraddr) {
  288. case CSR_STATE_CLEAR:
  289. *(buf++) = cpu_to_be32(host->csr.state);
  290. out;
  291. case CSR_STATE_SET:
  292. *(buf++) = cpu_to_be32(host->csr.state);
  293. out;
  294. case CSR_NODE_IDS:
  295. *(buf++) = cpu_to_be32(host->csr.node_ids);
  296. out;
  297. case CSR_RESET_START:
  298. return RCODE_TYPE_ERROR;
  299. /* address gap - handled by default below */
  300. case CSR_SPLIT_TIMEOUT_HI:
  301. *(buf++) = cpu_to_be32(host->csr.split_timeout_hi);
  302. out;
  303. case CSR_SPLIT_TIMEOUT_LO:
  304. *(buf++) = cpu_to_be32(host->csr.split_timeout_lo);
  305. out;
  306. /* address gap */
  307. return RCODE_ADDRESS_ERROR;
  308. case CSR_CYCLE_TIME:
  309. oldcycle = host->csr.cycle_time;
  310. host->csr.cycle_time =
  311. host->driver->devctl(host, GET_CYCLE_COUNTER, 0);
  312. if (oldcycle > host->csr.cycle_time) {
  313. /* cycle time wrapped around */
  314. host->csr.bus_time += 1 << 7;
  315. }
  316. *(buf++) = cpu_to_be32(host->csr.cycle_time);
  317. out;
  318. case CSR_BUS_TIME:
  319. oldcycle = host->csr.cycle_time;
  320. host->csr.cycle_time =
  321. host->driver->devctl(host, GET_CYCLE_COUNTER, 0);
  322. if (oldcycle > host->csr.cycle_time) {
  323. /* cycle time wrapped around */
  324. host->csr.bus_time += (1 << 7);
  325. }
  326. *(buf++) = cpu_to_be32(host->csr.bus_time
  327. | (host->csr.cycle_time >> 25));
  328. out;
  329. /* address gap */
  330. return RCODE_ADDRESS_ERROR;
  331. case CSR_BUSY_TIMEOUT:
  332. /* not yet implemented */
  333. return RCODE_ADDRESS_ERROR;
  334. case CSR_BUS_MANAGER_ID:
  335. if (host->driver->hw_csr_reg)
  336. ret = host->driver->hw_csr_reg(host, 0, 0, 0);
  337. else
  338. ret = host->csr.bus_manager_id;
  339. *(buf++) = cpu_to_be32(ret);
  340. out;
  341. case CSR_BANDWIDTH_AVAILABLE:
  342. if (host->driver->hw_csr_reg)
  343. ret = host->driver->hw_csr_reg(host, 1, 0, 0);
  344. else
  345. ret = host->csr.bandwidth_available;
  346. *(buf++) = cpu_to_be32(ret);
  347. out;
  348. case CSR_CHANNELS_AVAILABLE_HI:
  349. if (host->driver->hw_csr_reg)
  350. ret = host->driver->hw_csr_reg(host, 2, 0, 0);
  351. else
  352. ret = host->csr.channels_available_hi;
  353. *(buf++) = cpu_to_be32(ret);
  354. out;
  355. case CSR_CHANNELS_AVAILABLE_LO:
  356. if (host->driver->hw_csr_reg)
  357. ret = host->driver->hw_csr_reg(host, 3, 0, 0);
  358. else
  359. ret = host->csr.channels_available_lo;
  360. *(buf++) = cpu_to_be32(ret);
  361. out;
  362. case CSR_BROADCAST_CHANNEL:
  363. *(buf++) = cpu_to_be32(host->csr.broadcast_channel);
  364. out;
  365. /* address gap to end - fall through to default */
  366. default:
  367. return RCODE_ADDRESS_ERROR;
  368. }
  369. return RCODE_COMPLETE;
  370. }
  371. static int write_regs(struct hpsb_host *host, int nodeid, int destid,
  372. quadlet_t *data, u64 addr, size_t length, u16 flags)
  373. {
  374. int csraddr = addr - CSR_REGISTER_BASE;
  375. if ((csraddr | length) & 0x3)
  376. return RCODE_TYPE_ERROR;
  377. length /= 4;
  378. switch (csraddr) {
  379. case CSR_STATE_CLEAR:
  380. /* FIXME FIXME FIXME */
  381. printk("doh, someone wants to mess with state clear\n");
  382. out;
  383. case CSR_STATE_SET:
  384. printk("doh, someone wants to mess with state set\n");
  385. out;
  386. case CSR_NODE_IDS:
  387. host->csr.node_ids &= NODE_MASK << 16;
  388. host->csr.node_ids |= be32_to_cpu(*(data++)) & (BUS_MASK << 16);
  389. host->node_id = host->csr.node_ids >> 16;
  390. host->driver->devctl(host, SET_BUS_ID, host->node_id >> 6);
  391. out;
  392. case CSR_RESET_START:
  393. /* FIXME - perform command reset */
  394. out;
  395. /* address gap */
  396. return RCODE_ADDRESS_ERROR;
  397. case CSR_SPLIT_TIMEOUT_HI:
  398. host->csr.split_timeout_hi =
  399. be32_to_cpu(*(data++)) & 0x00000007;
  400. calculate_expire(&host->csr);
  401. out;
  402. case CSR_SPLIT_TIMEOUT_LO:
  403. host->csr.split_timeout_lo =
  404. be32_to_cpu(*(data++)) & 0xfff80000;
  405. calculate_expire(&host->csr);
  406. out;
  407. /* address gap */
  408. return RCODE_ADDRESS_ERROR;
  409. case CSR_CYCLE_TIME:
  410. /* should only be set by cycle start packet, automatically */
  411. host->csr.cycle_time = be32_to_cpu(*data);
  412. host->driver->devctl(host, SET_CYCLE_COUNTER,
  413. be32_to_cpu(*(data++)));
  414. out;
  415. case CSR_BUS_TIME:
  416. host->csr.bus_time = be32_to_cpu(*(data++)) & 0xffffff80;
  417. out;
  418. /* address gap */
  419. return RCODE_ADDRESS_ERROR;
  420. case CSR_BUSY_TIMEOUT:
  421. /* not yet implemented */
  422. return RCODE_ADDRESS_ERROR;
  423. case CSR_BUS_MANAGER_ID:
  424. case CSR_BANDWIDTH_AVAILABLE:
  425. case CSR_CHANNELS_AVAILABLE_HI:
  426. case CSR_CHANNELS_AVAILABLE_LO:
  427. /* these are not writable, only lockable */
  428. return RCODE_TYPE_ERROR;
  429. case CSR_BROADCAST_CHANNEL:
  430. /* only the valid bit can be written */
  431. host->csr.broadcast_channel = (host->csr.broadcast_channel & ~0x40000000)
  432. | (be32_to_cpu(*data) & 0x40000000);
  433. out;
  434. /* address gap to end - fall through */
  435. default:
  436. return RCODE_ADDRESS_ERROR;
  437. }
  438. return RCODE_COMPLETE;
  439. }
  440. #undef out
  441. static int lock_regs(struct hpsb_host *host, int nodeid, quadlet_t *store,
  442. u64 addr, quadlet_t data, quadlet_t arg, int extcode, u16 fl)
  443. {
  444. int csraddr = addr - CSR_REGISTER_BASE;
  445. unsigned long flags;
  446. quadlet_t *regptr = NULL;
  447. if (csraddr & 0x3)
  448. return RCODE_TYPE_ERROR;
  449. if (csraddr < CSR_BUS_MANAGER_ID || csraddr > CSR_CHANNELS_AVAILABLE_LO
  450. || extcode != EXTCODE_COMPARE_SWAP)
  451. goto unsupported_lockreq;
  452. data = be32_to_cpu(data);
  453. arg = be32_to_cpu(arg);
  454. /* Is somebody releasing the broadcast_channel on us? */
  455. if (csraddr == CSR_CHANNELS_AVAILABLE_HI && (data & 0x1)) {
  456. /* Note: this is may not be the right way to handle
  457. * the problem, so we should look into the proper way
  458. * eventually. */
  459. HPSB_WARN("Node [" NODE_BUS_FMT "] wants to release "
  460. "broadcast channel 31. Ignoring.",
  461. NODE_BUS_ARGS(host, nodeid));
  462. data &= ~0x1; /* keep broadcast channel allocated */
  463. }
  464. if (host->driver->hw_csr_reg) {
  465. quadlet_t old;
  466. old = host->driver->
  467. hw_csr_reg(host, (csraddr - CSR_BUS_MANAGER_ID) >> 2,
  468. data, arg);
  469. *store = cpu_to_be32(old);
  470. return RCODE_COMPLETE;
  471. }
  472. spin_lock_irqsave(&host->csr.lock, flags);
  473. switch (csraddr) {
  474. case CSR_BUS_MANAGER_ID:
  475. regptr = &host->csr.bus_manager_id;
  476. *store = cpu_to_be32(*regptr);
  477. if (*regptr == arg)
  478. *regptr = data;
  479. break;
  480. case CSR_BANDWIDTH_AVAILABLE:
  481. {
  482. quadlet_t bandwidth;
  483. quadlet_t old;
  484. quadlet_t new;
  485. regptr = &host->csr.bandwidth_available;
  486. old = *regptr;
  487. /* bandwidth available algorithm adapted from IEEE 1394a-2000 spec */
  488. if (arg > 0x1fff) {
  489. *store = cpu_to_be32(old); /* change nothing */
  490. break;
  491. }
  492. data &= 0x1fff;
  493. if (arg >= data) {
  494. /* allocate bandwidth */
  495. bandwidth = arg - data;
  496. if (old >= bandwidth) {
  497. new = old - bandwidth;
  498. *store = cpu_to_be32(arg);
  499. *regptr = new;
  500. } else {
  501. *store = cpu_to_be32(old);
  502. }
  503. } else {
  504. /* deallocate bandwidth */
  505. bandwidth = data - arg;
  506. if (old + bandwidth < 0x2000) {
  507. new = old + bandwidth;
  508. *store = cpu_to_be32(arg);
  509. *regptr = new;
  510. } else {
  511. *store = cpu_to_be32(old);
  512. }
  513. }
  514. break;
  515. }
  516. case CSR_CHANNELS_AVAILABLE_HI:
  517. {
  518. /* Lock algorithm for CHANNELS_AVAILABLE as recommended by 1394a-2000 */
  519. quadlet_t affected_channels = arg ^ data;
  520. regptr = &host->csr.channels_available_hi;
  521. if ((arg & affected_channels) == (*regptr & affected_channels)) {
  522. *regptr ^= affected_channels;
  523. *store = cpu_to_be32(arg);
  524. } else {
  525. *store = cpu_to_be32(*regptr);
  526. }
  527. break;
  528. }
  529. case CSR_CHANNELS_AVAILABLE_LO:
  530. {
  531. /* Lock algorithm for CHANNELS_AVAILABLE as recommended by 1394a-2000 */
  532. quadlet_t affected_channels = arg ^ data;
  533. regptr = &host->csr.channels_available_lo;
  534. if ((arg & affected_channels) == (*regptr & affected_channels)) {
  535. *regptr ^= affected_channels;
  536. *store = cpu_to_be32(arg);
  537. } else {
  538. *store = cpu_to_be32(*regptr);
  539. }
  540. break;
  541. }
  542. }
  543. spin_unlock_irqrestore(&host->csr.lock, flags);
  544. return RCODE_COMPLETE;
  545. unsupported_lockreq:
  546. switch (csraddr) {
  547. case CSR_STATE_CLEAR:
  548. case CSR_STATE_SET:
  549. case CSR_RESET_START:
  550. case CSR_NODE_IDS:
  551. case CSR_SPLIT_TIMEOUT_HI:
  552. case CSR_SPLIT_TIMEOUT_LO:
  553. case CSR_CYCLE_TIME:
  554. case CSR_BUS_TIME:
  555. case CSR_BROADCAST_CHANNEL:
  556. return RCODE_TYPE_ERROR;
  557. case CSR_BUSY_TIMEOUT:
  558. /* not yet implemented - fall through */
  559. default:
  560. return RCODE_ADDRESS_ERROR;
  561. }
  562. }
  563. static int lock64_regs(struct hpsb_host *host, int nodeid, octlet_t * store,
  564. u64 addr, octlet_t data, octlet_t arg, int extcode, u16 fl)
  565. {
  566. int csraddr = addr - CSR_REGISTER_BASE;
  567. unsigned long flags;
  568. data = be64_to_cpu(data);
  569. arg = be64_to_cpu(arg);
  570. if (csraddr & 0x3)
  571. return RCODE_TYPE_ERROR;
  572. if (csraddr != CSR_CHANNELS_AVAILABLE
  573. || extcode != EXTCODE_COMPARE_SWAP)
  574. goto unsupported_lock64req;
  575. /* Is somebody releasing the broadcast_channel on us? */
  576. if (csraddr == CSR_CHANNELS_AVAILABLE_HI && (data & 0x100000000ULL)) {
  577. /* Note: this is may not be the right way to handle
  578. * the problem, so we should look into the proper way
  579. * eventually. */
  580. HPSB_WARN("Node [" NODE_BUS_FMT "] wants to release "
  581. "broadcast channel 31. Ignoring.",
  582. NODE_BUS_ARGS(host, nodeid));
  583. data &= ~0x100000000ULL; /* keep broadcast channel allocated */
  584. }
  585. if (host->driver->hw_csr_reg) {
  586. quadlet_t data_hi, data_lo;
  587. quadlet_t arg_hi, arg_lo;
  588. quadlet_t old_hi, old_lo;
  589. data_hi = data >> 32;
  590. data_lo = data & 0xFFFFFFFF;
  591. arg_hi = arg >> 32;
  592. arg_lo = arg & 0xFFFFFFFF;
  593. old_hi = host->driver->hw_csr_reg(host, (csraddr - CSR_BUS_MANAGER_ID) >> 2,
  594. data_hi, arg_hi);
  595. old_lo = host->driver->hw_csr_reg(host, ((csraddr + 4) - CSR_BUS_MANAGER_ID) >> 2,
  596. data_lo, arg_lo);
  597. *store = cpu_to_be64(((octlet_t)old_hi << 32) | old_lo);
  598. } else {
  599. octlet_t old;
  600. octlet_t affected_channels = arg ^ data;
  601. spin_lock_irqsave(&host->csr.lock, flags);
  602. old = ((octlet_t)host->csr.channels_available_hi << 32) | host->csr.channels_available_lo;
  603. if ((arg & affected_channels) == (old & affected_channels)) {
  604. host->csr.channels_available_hi ^= (affected_channels >> 32);
  605. host->csr.channels_available_lo ^= (affected_channels & 0xffffffff);
  606. *store = cpu_to_be64(arg);
  607. } else {
  608. *store = cpu_to_be64(old);
  609. }
  610. spin_unlock_irqrestore(&host->csr.lock, flags);
  611. }
  612. /* Is somebody erroneously releasing the broadcast_channel on us? */
  613. if (host->csr.channels_available_hi & 0x1)
  614. host->csr.channels_available_hi &= ~0x1;
  615. return RCODE_COMPLETE;
  616. unsupported_lock64req:
  617. switch (csraddr) {
  618. case CSR_STATE_CLEAR:
  619. case CSR_STATE_SET:
  620. case CSR_RESET_START:
  621. case CSR_NODE_IDS:
  622. case CSR_SPLIT_TIMEOUT_HI:
  623. case CSR_SPLIT_TIMEOUT_LO:
  624. case CSR_CYCLE_TIME:
  625. case CSR_BUS_TIME:
  626. case CSR_BUS_MANAGER_ID:
  627. case CSR_BROADCAST_CHANNEL:
  628. case CSR_BUSY_TIMEOUT:
  629. case CSR_BANDWIDTH_AVAILABLE:
  630. return RCODE_TYPE_ERROR;
  631. default:
  632. return RCODE_ADDRESS_ERROR;
  633. }
  634. }
  635. static int write_fcp(struct hpsb_host *host, int nodeid, int dest,
  636. quadlet_t *data, u64 addr, size_t length, u16 flags)
  637. {
  638. int csraddr = addr - CSR_REGISTER_BASE;
  639. if (length > 512)
  640. return RCODE_TYPE_ERROR;
  641. switch (csraddr) {
  642. case CSR_FCP_COMMAND:
  643. highlevel_fcp_request(host, nodeid, 0, (u8 *)data, length);
  644. break;
  645. case CSR_FCP_RESPONSE:
  646. highlevel_fcp_request(host, nodeid, 1, (u8 *)data, length);
  647. break;
  648. default:
  649. return RCODE_TYPE_ERROR;
  650. }
  651. return RCODE_COMPLETE;
  652. }
  653. static int read_config_rom(struct hpsb_host *host, int nodeid, quadlet_t *buffer,
  654. u64 addr, size_t length, u16 fl)
  655. {
  656. u32 offset = addr - CSR1212_REGISTER_SPACE_BASE;
  657. if (csr1212_read(host->csr.rom, offset, buffer, length) == CSR1212_SUCCESS)
  658. return RCODE_COMPLETE;
  659. else
  660. return RCODE_ADDRESS_ERROR;
  661. }
  662. static u64 allocate_addr_range(u64 size, u32 alignment, void *__host)
  663. {
  664. struct hpsb_host *host = (struct hpsb_host*)__host;
  665. return hpsb_allocate_and_register_addrspace(&csr_highlevel,
  666. host,
  667. &config_rom_ops,
  668. size, alignment,
  669. CSR1212_UNITS_SPACE_BASE,
  670. CSR1212_UNITS_SPACE_END);
  671. }
  672. static void release_addr_range(u64 addr, void *__host)
  673. {
  674. struct hpsb_host *host = (struct hpsb_host*)__host;
  675. hpsb_unregister_addrspace(&csr_highlevel, host, addr);
  676. }
  677. int init_csr(void)
  678. {
  679. node_cap = csr1212_new_immediate(CSR1212_KV_ID_NODE_CAPABILITIES, 0x0083c0);
  680. if (!node_cap) {
  681. HPSB_ERR("Failed to allocate memory for Node Capabilties ConfigROM entry!");
  682. return -ENOMEM;
  683. }
  684. hpsb_register_highlevel(&csr_highlevel);
  685. return 0;
  686. }
  687. void cleanup_csr(void)
  688. {
  689. if (node_cap)
  690. csr1212_release_keyval(node_cap);
  691. hpsb_unregister_highlevel(&csr_highlevel);
  692. }