pmac.c 55 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077
  1. /*
  2. * linux/drivers/ide/ppc/pmac.c
  3. *
  4. * Support for IDE interfaces on PowerMacs.
  5. * These IDE interfaces are memory-mapped and have a DBDMA channel
  6. * for doing DMA.
  7. *
  8. * Copyright (C) 1998-2003 Paul Mackerras & Ben. Herrenschmidt
  9. *
  10. * This program is free software; you can redistribute it and/or
  11. * modify it under the terms of the GNU General Public License
  12. * as published by the Free Software Foundation; either version
  13. * 2 of the License, or (at your option) any later version.
  14. *
  15. * Some code taken from drivers/ide/ide-dma.c:
  16. *
  17. * Copyright (c) 1995-1998 Mark Lord
  18. *
  19. * TODO: - Use pre-calculated (kauai) timing tables all the time and
  20. * get rid of the "rounded" tables used previously, so we have the
  21. * same table format for all controllers and can then just have one
  22. * big table
  23. *
  24. */
  25. #include <linux/types.h>
  26. #include <linux/kernel.h>
  27. #include <linux/sched.h>
  28. #include <linux/init.h>
  29. #include <linux/delay.h>
  30. #include <linux/ide.h>
  31. #include <linux/notifier.h>
  32. #include <linux/reboot.h>
  33. #include <linux/pci.h>
  34. #include <linux/adb.h>
  35. #include <linux/pmu.h>
  36. #include <linux/scatterlist.h>
  37. #include <asm/prom.h>
  38. #include <asm/io.h>
  39. #include <asm/dbdma.h>
  40. #include <asm/ide.h>
  41. #include <asm/pci-bridge.h>
  42. #include <asm/machdep.h>
  43. #include <asm/pmac_feature.h>
  44. #include <asm/sections.h>
  45. #include <asm/irq.h>
  46. #ifndef CONFIG_PPC64
  47. #include <asm/mediabay.h>
  48. #endif
  49. #include "ide-timing.h"
  50. #undef IDE_PMAC_DEBUG
  51. #define DMA_WAIT_TIMEOUT 50
  52. typedef struct pmac_ide_hwif {
  53. unsigned long regbase;
  54. int irq;
  55. int kind;
  56. int aapl_bus_id;
  57. unsigned cable_80 : 1;
  58. unsigned mediabay : 1;
  59. unsigned broken_dma : 1;
  60. unsigned broken_dma_warn : 1;
  61. struct device_node* node;
  62. struct macio_dev *mdev;
  63. u32 timings[4];
  64. volatile u32 __iomem * *kauai_fcr;
  65. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  66. /* Those fields are duplicating what is in hwif. We currently
  67. * can't use the hwif ones because of some assumptions that are
  68. * beeing done by the generic code about the kind of dma controller
  69. * and format of the dma table. This will have to be fixed though.
  70. */
  71. volatile struct dbdma_regs __iomem * dma_regs;
  72. struct dbdma_cmd* dma_table_cpu;
  73. #endif
  74. } pmac_ide_hwif_t;
  75. static pmac_ide_hwif_t pmac_ide[MAX_HWIFS];
  76. static int pmac_ide_count;
  77. enum {
  78. controller_ohare, /* OHare based */
  79. controller_heathrow, /* Heathrow/Paddington */
  80. controller_kl_ata3, /* KeyLargo ATA-3 */
  81. controller_kl_ata4, /* KeyLargo ATA-4 */
  82. controller_un_ata6, /* UniNorth2 ATA-6 */
  83. controller_k2_ata6, /* K2 ATA-6 */
  84. controller_sh_ata6, /* Shasta ATA-6 */
  85. };
  86. static const char* model_name[] = {
  87. "OHare ATA", /* OHare based */
  88. "Heathrow ATA", /* Heathrow/Paddington */
  89. "KeyLargo ATA-3", /* KeyLargo ATA-3 (MDMA only) */
  90. "KeyLargo ATA-4", /* KeyLargo ATA-4 (UDMA/66) */
  91. "UniNorth ATA-6", /* UniNorth2 ATA-6 (UDMA/100) */
  92. "K2 ATA-6", /* K2 ATA-6 (UDMA/100) */
  93. "Shasta ATA-6", /* Shasta ATA-6 (UDMA/133) */
  94. };
  95. /*
  96. * Extra registers, both 32-bit little-endian
  97. */
  98. #define IDE_TIMING_CONFIG 0x200
  99. #define IDE_INTERRUPT 0x300
  100. /* Kauai (U2) ATA has different register setup */
  101. #define IDE_KAUAI_PIO_CONFIG 0x200
  102. #define IDE_KAUAI_ULTRA_CONFIG 0x210
  103. #define IDE_KAUAI_POLL_CONFIG 0x220
  104. /*
  105. * Timing configuration register definitions
  106. */
  107. /* Number of IDE_SYSCLK_NS ticks, argument is in nanoseconds */
  108. #define SYSCLK_TICKS(t) (((t) + IDE_SYSCLK_NS - 1) / IDE_SYSCLK_NS)
  109. #define SYSCLK_TICKS_66(t) (((t) + IDE_SYSCLK_66_NS - 1) / IDE_SYSCLK_66_NS)
  110. #define IDE_SYSCLK_NS 30 /* 33Mhz cell */
  111. #define IDE_SYSCLK_66_NS 15 /* 66Mhz cell */
  112. /* 133Mhz cell, found in shasta.
  113. * See comments about 100 Mhz Uninorth 2...
  114. * Note that PIO_MASK and MDMA_MASK seem to overlap
  115. */
  116. #define TR_133_PIOREG_PIO_MASK 0xff000fff
  117. #define TR_133_PIOREG_MDMA_MASK 0x00fff800
  118. #define TR_133_UDMAREG_UDMA_MASK 0x0003ffff
  119. #define TR_133_UDMAREG_UDMA_EN 0x00000001
  120. /* 100Mhz cell, found in Uninorth 2. I don't have much infos about
  121. * this one yet, it appears as a pci device (106b/0033) on uninorth
  122. * internal PCI bus and it's clock is controlled like gem or fw. It
  123. * appears to be an evolution of keylargo ATA4 with a timing register
  124. * extended to 2 32bits registers and a similar DBDMA channel. Other
  125. * registers seem to exist but I can't tell much about them.
  126. *
  127. * So far, I'm using pre-calculated tables for this extracted from
  128. * the values used by the MacOS X driver.
  129. *
  130. * The "PIO" register controls PIO and MDMA timings, the "ULTRA"
  131. * register controls the UDMA timings. At least, it seems bit 0
  132. * of this one enables UDMA vs. MDMA, and bits 4..7 are the
  133. * cycle time in units of 10ns. Bits 8..15 are used by I don't
  134. * know their meaning yet
  135. */
  136. #define TR_100_PIOREG_PIO_MASK 0xff000fff
  137. #define TR_100_PIOREG_MDMA_MASK 0x00fff000
  138. #define TR_100_UDMAREG_UDMA_MASK 0x0000ffff
  139. #define TR_100_UDMAREG_UDMA_EN 0x00000001
  140. /* 66Mhz cell, found in KeyLargo. Can do ultra mode 0 to 2 on
  141. * 40 connector cable and to 4 on 80 connector one.
  142. * Clock unit is 15ns (66Mhz)
  143. *
  144. * 3 Values can be programmed:
  145. * - Write data setup, which appears to match the cycle time. They
  146. * also call it DIOW setup.
  147. * - Ready to pause time (from spec)
  148. * - Address setup. That one is weird. I don't see where exactly
  149. * it fits in UDMA cycles, I got it's name from an obscure piece
  150. * of commented out code in Darwin. They leave it to 0, we do as
  151. * well, despite a comment that would lead to think it has a
  152. * min value of 45ns.
  153. * Apple also add 60ns to the write data setup (or cycle time ?) on
  154. * reads.
  155. */
  156. #define TR_66_UDMA_MASK 0xfff00000
  157. #define TR_66_UDMA_EN 0x00100000 /* Enable Ultra mode for DMA */
  158. #define TR_66_UDMA_ADDRSETUP_MASK 0xe0000000 /* Address setup */
  159. #define TR_66_UDMA_ADDRSETUP_SHIFT 29
  160. #define TR_66_UDMA_RDY2PAUS_MASK 0x1e000000 /* Ready 2 pause time */
  161. #define TR_66_UDMA_RDY2PAUS_SHIFT 25
  162. #define TR_66_UDMA_WRDATASETUP_MASK 0x01e00000 /* Write data setup time */
  163. #define TR_66_UDMA_WRDATASETUP_SHIFT 21
  164. #define TR_66_MDMA_MASK 0x000ffc00
  165. #define TR_66_MDMA_RECOVERY_MASK 0x000f8000
  166. #define TR_66_MDMA_RECOVERY_SHIFT 15
  167. #define TR_66_MDMA_ACCESS_MASK 0x00007c00
  168. #define TR_66_MDMA_ACCESS_SHIFT 10
  169. #define TR_66_PIO_MASK 0x000003ff
  170. #define TR_66_PIO_RECOVERY_MASK 0x000003e0
  171. #define TR_66_PIO_RECOVERY_SHIFT 5
  172. #define TR_66_PIO_ACCESS_MASK 0x0000001f
  173. #define TR_66_PIO_ACCESS_SHIFT 0
  174. /* 33Mhz cell, found in OHare, Heathrow (& Paddington) and KeyLargo
  175. * Can do pio & mdma modes, clock unit is 30ns (33Mhz)
  176. *
  177. * The access time and recovery time can be programmed. Some older
  178. * Darwin code base limit OHare to 150ns cycle time. I decided to do
  179. * the same here fore safety against broken old hardware ;)
  180. * The HalfTick bit, when set, adds half a clock (15ns) to the access
  181. * time and removes one from recovery. It's not supported on KeyLargo
  182. * implementation afaik. The E bit appears to be set for PIO mode 0 and
  183. * is used to reach long timings used in this mode.
  184. */
  185. #define TR_33_MDMA_MASK 0x003ff800
  186. #define TR_33_MDMA_RECOVERY_MASK 0x001f0000
  187. #define TR_33_MDMA_RECOVERY_SHIFT 16
  188. #define TR_33_MDMA_ACCESS_MASK 0x0000f800
  189. #define TR_33_MDMA_ACCESS_SHIFT 11
  190. #define TR_33_MDMA_HALFTICK 0x00200000
  191. #define TR_33_PIO_MASK 0x000007ff
  192. #define TR_33_PIO_E 0x00000400
  193. #define TR_33_PIO_RECOVERY_MASK 0x000003e0
  194. #define TR_33_PIO_RECOVERY_SHIFT 5
  195. #define TR_33_PIO_ACCESS_MASK 0x0000001f
  196. #define TR_33_PIO_ACCESS_SHIFT 0
  197. /*
  198. * Interrupt register definitions
  199. */
  200. #define IDE_INTR_DMA 0x80000000
  201. #define IDE_INTR_DEVICE 0x40000000
  202. /*
  203. * FCR Register on Kauai. Not sure what bit 0x4 is ...
  204. */
  205. #define KAUAI_FCR_UATA_MAGIC 0x00000004
  206. #define KAUAI_FCR_UATA_RESET_N 0x00000002
  207. #define KAUAI_FCR_UATA_ENABLE 0x00000001
  208. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  209. /* Rounded Multiword DMA timings
  210. *
  211. * I gave up finding a generic formula for all controller
  212. * types and instead, built tables based on timing values
  213. * used by Apple in Darwin's implementation.
  214. */
  215. struct mdma_timings_t {
  216. int accessTime;
  217. int recoveryTime;
  218. int cycleTime;
  219. };
  220. struct mdma_timings_t mdma_timings_33[] =
  221. {
  222. { 240, 240, 480 },
  223. { 180, 180, 360 },
  224. { 135, 135, 270 },
  225. { 120, 120, 240 },
  226. { 105, 105, 210 },
  227. { 90, 90, 180 },
  228. { 75, 75, 150 },
  229. { 75, 45, 120 },
  230. { 0, 0, 0 }
  231. };
  232. struct mdma_timings_t mdma_timings_33k[] =
  233. {
  234. { 240, 240, 480 },
  235. { 180, 180, 360 },
  236. { 150, 150, 300 },
  237. { 120, 120, 240 },
  238. { 90, 120, 210 },
  239. { 90, 90, 180 },
  240. { 90, 60, 150 },
  241. { 90, 30, 120 },
  242. { 0, 0, 0 }
  243. };
  244. struct mdma_timings_t mdma_timings_66[] =
  245. {
  246. { 240, 240, 480 },
  247. { 180, 180, 360 },
  248. { 135, 135, 270 },
  249. { 120, 120, 240 },
  250. { 105, 105, 210 },
  251. { 90, 90, 180 },
  252. { 90, 75, 165 },
  253. { 75, 45, 120 },
  254. { 0, 0, 0 }
  255. };
  256. /* KeyLargo ATA-4 Ultra DMA timings (rounded) */
  257. struct {
  258. int addrSetup; /* ??? */
  259. int rdy2pause;
  260. int wrDataSetup;
  261. } kl66_udma_timings[] =
  262. {
  263. { 0, 180, 120 }, /* Mode 0 */
  264. { 0, 150, 90 }, /* 1 */
  265. { 0, 120, 60 }, /* 2 */
  266. { 0, 90, 45 }, /* 3 */
  267. { 0, 90, 30 } /* 4 */
  268. };
  269. /* UniNorth 2 ATA/100 timings */
  270. struct kauai_timing {
  271. int cycle_time;
  272. u32 timing_reg;
  273. };
  274. static struct kauai_timing kauai_pio_timings[] =
  275. {
  276. { 930 , 0x08000fff },
  277. { 600 , 0x08000a92 },
  278. { 383 , 0x0800060f },
  279. { 360 , 0x08000492 },
  280. { 330 , 0x0800048f },
  281. { 300 , 0x080003cf },
  282. { 270 , 0x080003cc },
  283. { 240 , 0x0800038b },
  284. { 239 , 0x0800030c },
  285. { 180 , 0x05000249 },
  286. { 120 , 0x04000148 }
  287. };
  288. static struct kauai_timing kauai_mdma_timings[] =
  289. {
  290. { 1260 , 0x00fff000 },
  291. { 480 , 0x00618000 },
  292. { 360 , 0x00492000 },
  293. { 270 , 0x0038e000 },
  294. { 240 , 0x0030c000 },
  295. { 210 , 0x002cb000 },
  296. { 180 , 0x00249000 },
  297. { 150 , 0x00209000 },
  298. { 120 , 0x00148000 },
  299. { 0 , 0 },
  300. };
  301. static struct kauai_timing kauai_udma_timings[] =
  302. {
  303. { 120 , 0x000070c0 },
  304. { 90 , 0x00005d80 },
  305. { 60 , 0x00004a60 },
  306. { 45 , 0x00003a50 },
  307. { 30 , 0x00002a30 },
  308. { 20 , 0x00002921 },
  309. { 0 , 0 },
  310. };
  311. static struct kauai_timing shasta_pio_timings[] =
  312. {
  313. { 930 , 0x08000fff },
  314. { 600 , 0x0A000c97 },
  315. { 383 , 0x07000712 },
  316. { 360 , 0x040003cd },
  317. { 330 , 0x040003cd },
  318. { 300 , 0x040003cd },
  319. { 270 , 0x040003cd },
  320. { 240 , 0x040003cd },
  321. { 239 , 0x040003cd },
  322. { 180 , 0x0400028b },
  323. { 120 , 0x0400010a }
  324. };
  325. static struct kauai_timing shasta_mdma_timings[] =
  326. {
  327. { 1260 , 0x00fff000 },
  328. { 480 , 0x00820800 },
  329. { 360 , 0x00820800 },
  330. { 270 , 0x00820800 },
  331. { 240 , 0x00820800 },
  332. { 210 , 0x00820800 },
  333. { 180 , 0x00820800 },
  334. { 150 , 0x0028b000 },
  335. { 120 , 0x001ca000 },
  336. { 0 , 0 },
  337. };
  338. static struct kauai_timing shasta_udma133_timings[] =
  339. {
  340. { 120 , 0x00035901, },
  341. { 90 , 0x000348b1, },
  342. { 60 , 0x00033881, },
  343. { 45 , 0x00033861, },
  344. { 30 , 0x00033841, },
  345. { 20 , 0x00033031, },
  346. { 15 , 0x00033021, },
  347. { 0 , 0 },
  348. };
  349. static inline u32
  350. kauai_lookup_timing(struct kauai_timing* table, int cycle_time)
  351. {
  352. int i;
  353. for (i=0; table[i].cycle_time; i++)
  354. if (cycle_time > table[i+1].cycle_time)
  355. return table[i].timing_reg;
  356. return 0;
  357. }
  358. /* allow up to 256 DBDMA commands per xfer */
  359. #define MAX_DCMDS 256
  360. /*
  361. * Wait 1s for disk to answer on IDE bus after a hard reset
  362. * of the device (via GPIO/FCR).
  363. *
  364. * Some devices seem to "pollute" the bus even after dropping
  365. * the BSY bit (typically some combo drives slave on the UDMA
  366. * bus) after a hard reset. Since we hard reset all drives on
  367. * KeyLargo ATA66, we have to keep that delay around. I may end
  368. * up not hard resetting anymore on these and keep the delay only
  369. * for older interfaces instead (we have to reset when coming
  370. * from MacOS...) --BenH.
  371. */
  372. #define IDE_WAKEUP_DELAY (1*HZ)
  373. static void pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif);
  374. static int pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq);
  375. static int pmac_ide_tune_chipset(ide_drive_t *drive, u8 speed);
  376. static void pmac_ide_tuneproc(ide_drive_t *drive, u8 pio);
  377. static void pmac_ide_selectproc(ide_drive_t *drive);
  378. static void pmac_ide_kauai_selectproc(ide_drive_t *drive);
  379. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  380. /*
  381. * N.B. this can't be an initfunc, because the media-bay task can
  382. * call ide_[un]register at any time.
  383. */
  384. void
  385. pmac_ide_init_hwif_ports(hw_regs_t *hw,
  386. unsigned long data_port, unsigned long ctrl_port,
  387. int *irq)
  388. {
  389. int i, ix;
  390. if (data_port == 0)
  391. return;
  392. for (ix = 0; ix < MAX_HWIFS; ++ix)
  393. if (data_port == pmac_ide[ix].regbase)
  394. break;
  395. if (ix >= MAX_HWIFS) {
  396. /* Probably a PCI interface... */
  397. for (i = IDE_DATA_OFFSET; i <= IDE_STATUS_OFFSET; ++i)
  398. hw->io_ports[i] = data_port + i - IDE_DATA_OFFSET;
  399. hw->io_ports[IDE_CONTROL_OFFSET] = ctrl_port;
  400. return;
  401. }
  402. for (i = 0; i < 8; ++i)
  403. hw->io_ports[i] = data_port + i * 0x10;
  404. hw->io_ports[8] = data_port + 0x160;
  405. if (irq != NULL)
  406. *irq = pmac_ide[ix].irq;
  407. hw->dev = &pmac_ide[ix].mdev->ofdev.dev;
  408. }
  409. #define PMAC_IDE_REG(x) ((void __iomem *)(IDE_DATA_REG+(x)))
  410. /*
  411. * Apply the timings of the proper unit (master/slave) to the shared
  412. * timing register when selecting that unit. This version is for
  413. * ASICs with a single timing register
  414. */
  415. static void
  416. pmac_ide_selectproc(ide_drive_t *drive)
  417. {
  418. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  419. if (pmif == NULL)
  420. return;
  421. if (drive->select.b.unit & 0x01)
  422. writel(pmif->timings[1], PMAC_IDE_REG(IDE_TIMING_CONFIG));
  423. else
  424. writel(pmif->timings[0], PMAC_IDE_REG(IDE_TIMING_CONFIG));
  425. (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
  426. }
  427. /*
  428. * Apply the timings of the proper unit (master/slave) to the shared
  429. * timing register when selecting that unit. This version is for
  430. * ASICs with a dual timing register (Kauai)
  431. */
  432. static void
  433. pmac_ide_kauai_selectproc(ide_drive_t *drive)
  434. {
  435. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  436. if (pmif == NULL)
  437. return;
  438. if (drive->select.b.unit & 0x01) {
  439. writel(pmif->timings[1], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
  440. writel(pmif->timings[3], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
  441. } else {
  442. writel(pmif->timings[0], PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
  443. writel(pmif->timings[2], PMAC_IDE_REG(IDE_KAUAI_ULTRA_CONFIG));
  444. }
  445. (void)readl(PMAC_IDE_REG(IDE_KAUAI_PIO_CONFIG));
  446. }
  447. /*
  448. * Force an update of controller timing values for a given drive
  449. */
  450. static void
  451. pmac_ide_do_update_timings(ide_drive_t *drive)
  452. {
  453. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  454. if (pmif == NULL)
  455. return;
  456. if (pmif->kind == controller_sh_ata6 ||
  457. pmif->kind == controller_un_ata6 ||
  458. pmif->kind == controller_k2_ata6)
  459. pmac_ide_kauai_selectproc(drive);
  460. else
  461. pmac_ide_selectproc(drive);
  462. }
  463. static void
  464. pmac_outbsync(ide_drive_t *drive, u8 value, unsigned long port)
  465. {
  466. u32 tmp;
  467. writeb(value, (void __iomem *) port);
  468. tmp = readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
  469. }
  470. /*
  471. * Send the SET_FEATURE IDE command to the drive and update drive->id with
  472. * the new state. We currently don't use the generic routine as it used to
  473. * cause various trouble, especially with older mediabays.
  474. * This code is sometimes triggering a spurrious interrupt though, I need
  475. * to sort that out sooner or later and see if I can finally get the
  476. * common version to work properly in all cases
  477. */
  478. static int
  479. pmac_ide_do_setfeature(ide_drive_t *drive, u8 command)
  480. {
  481. ide_hwif_t *hwif = HWIF(drive);
  482. int result = 1;
  483. disable_irq_nosync(hwif->irq);
  484. udelay(1);
  485. SELECT_DRIVE(drive);
  486. SELECT_MASK(drive, 0);
  487. udelay(1);
  488. /* Get rid of pending error state */
  489. (void) hwif->INB(IDE_STATUS_REG);
  490. /* Timeout bumped for some powerbooks */
  491. if (wait_for_ready(drive, 2000)) {
  492. /* Timeout bumped for some powerbooks */
  493. printk(KERN_ERR "%s: pmac_ide_do_setfeature disk not ready "
  494. "before SET_FEATURE!\n", drive->name);
  495. goto out;
  496. }
  497. udelay(10);
  498. hwif->OUTB(drive->ctl | 2, IDE_CONTROL_REG);
  499. hwif->OUTB(command, IDE_NSECTOR_REG);
  500. hwif->OUTB(SETFEATURES_XFER, IDE_FEATURE_REG);
  501. hwif->OUTBSYNC(drive, WIN_SETFEATURES, IDE_COMMAND_REG);
  502. udelay(1);
  503. /* Timeout bumped for some powerbooks */
  504. result = wait_for_ready(drive, 2000);
  505. hwif->OUTB(drive->ctl, IDE_CONTROL_REG);
  506. if (result)
  507. printk(KERN_ERR "%s: pmac_ide_do_setfeature disk not ready "
  508. "after SET_FEATURE !\n", drive->name);
  509. out:
  510. SELECT_MASK(drive, 0);
  511. if (result == 0) {
  512. drive->id->dma_ultra &= ~0xFF00;
  513. drive->id->dma_mword &= ~0x0F00;
  514. drive->id->dma_1word &= ~0x0F00;
  515. switch(command) {
  516. case XFER_UDMA_7:
  517. drive->id->dma_ultra |= 0x8080; break;
  518. case XFER_UDMA_6:
  519. drive->id->dma_ultra |= 0x4040; break;
  520. case XFER_UDMA_5:
  521. drive->id->dma_ultra |= 0x2020; break;
  522. case XFER_UDMA_4:
  523. drive->id->dma_ultra |= 0x1010; break;
  524. case XFER_UDMA_3:
  525. drive->id->dma_ultra |= 0x0808; break;
  526. case XFER_UDMA_2:
  527. drive->id->dma_ultra |= 0x0404; break;
  528. case XFER_UDMA_1:
  529. drive->id->dma_ultra |= 0x0202; break;
  530. case XFER_UDMA_0:
  531. drive->id->dma_ultra |= 0x0101; break;
  532. case XFER_MW_DMA_2:
  533. drive->id->dma_mword |= 0x0404; break;
  534. case XFER_MW_DMA_1:
  535. drive->id->dma_mword |= 0x0202; break;
  536. case XFER_MW_DMA_0:
  537. drive->id->dma_mword |= 0x0101; break;
  538. case XFER_SW_DMA_2:
  539. drive->id->dma_1word |= 0x0404; break;
  540. case XFER_SW_DMA_1:
  541. drive->id->dma_1word |= 0x0202; break;
  542. case XFER_SW_DMA_0:
  543. drive->id->dma_1word |= 0x0101; break;
  544. default: break;
  545. }
  546. }
  547. enable_irq(hwif->irq);
  548. return result;
  549. }
  550. /*
  551. * Old tuning functions (called on hdparm -p), sets up drive PIO timings
  552. */
  553. static void
  554. pmac_ide_tuneproc(ide_drive_t *drive, u8 pio)
  555. {
  556. ide_pio_data_t d;
  557. u32 *timings;
  558. unsigned accessTicks, recTicks;
  559. unsigned accessTime, recTime;
  560. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  561. if (pmif == NULL)
  562. return;
  563. /* which drive is it ? */
  564. timings = &pmif->timings[drive->select.b.unit & 0x01];
  565. pio = ide_get_best_pio_mode(drive, pio, 4, &d);
  566. switch (pmif->kind) {
  567. case controller_sh_ata6: {
  568. /* 133Mhz cell */
  569. u32 tr = kauai_lookup_timing(shasta_pio_timings, d.cycle_time);
  570. if (tr == 0)
  571. return;
  572. *timings = ((*timings) & ~TR_133_PIOREG_PIO_MASK) | tr;
  573. break;
  574. }
  575. case controller_un_ata6:
  576. case controller_k2_ata6: {
  577. /* 100Mhz cell */
  578. u32 tr = kauai_lookup_timing(kauai_pio_timings, d.cycle_time);
  579. if (tr == 0)
  580. return;
  581. *timings = ((*timings) & ~TR_100_PIOREG_PIO_MASK) | tr;
  582. break;
  583. }
  584. case controller_kl_ata4:
  585. /* 66Mhz cell */
  586. recTime = d.cycle_time - ide_pio_timings[pio].active_time
  587. - ide_pio_timings[pio].setup_time;
  588. recTime = max(recTime, 150U);
  589. accessTime = ide_pio_timings[pio].active_time;
  590. accessTime = max(accessTime, 150U);
  591. accessTicks = SYSCLK_TICKS_66(accessTime);
  592. accessTicks = min(accessTicks, 0x1fU);
  593. recTicks = SYSCLK_TICKS_66(recTime);
  594. recTicks = min(recTicks, 0x1fU);
  595. *timings = ((*timings) & ~TR_66_PIO_MASK) |
  596. (accessTicks << TR_66_PIO_ACCESS_SHIFT) |
  597. (recTicks << TR_66_PIO_RECOVERY_SHIFT);
  598. break;
  599. default: {
  600. /* 33Mhz cell */
  601. int ebit = 0;
  602. recTime = d.cycle_time - ide_pio_timings[pio].active_time
  603. - ide_pio_timings[pio].setup_time;
  604. recTime = max(recTime, 150U);
  605. accessTime = ide_pio_timings[pio].active_time;
  606. accessTime = max(accessTime, 150U);
  607. accessTicks = SYSCLK_TICKS(accessTime);
  608. accessTicks = min(accessTicks, 0x1fU);
  609. accessTicks = max(accessTicks, 4U);
  610. recTicks = SYSCLK_TICKS(recTime);
  611. recTicks = min(recTicks, 0x1fU);
  612. recTicks = max(recTicks, 5U) - 4;
  613. if (recTicks > 9) {
  614. recTicks--; /* guess, but it's only for PIO0, so... */
  615. ebit = 1;
  616. }
  617. *timings = ((*timings) & ~TR_33_PIO_MASK) |
  618. (accessTicks << TR_33_PIO_ACCESS_SHIFT) |
  619. (recTicks << TR_33_PIO_RECOVERY_SHIFT);
  620. if (ebit)
  621. *timings |= TR_33_PIO_E;
  622. break;
  623. }
  624. }
  625. #ifdef IDE_PMAC_DEBUG
  626. printk(KERN_ERR "%s: Set PIO timing for mode %d, reg: 0x%08x\n",
  627. drive->name, pio, *timings);
  628. #endif
  629. if (drive->select.all == HWIF(drive)->INB(IDE_SELECT_REG))
  630. pmac_ide_do_update_timings(drive);
  631. }
  632. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  633. /*
  634. * Calculate KeyLargo ATA/66 UDMA timings
  635. */
  636. static int
  637. set_timings_udma_ata4(u32 *timings, u8 speed)
  638. {
  639. unsigned rdyToPauseTicks, wrDataSetupTicks, addrTicks;
  640. if (speed > XFER_UDMA_4)
  641. return 1;
  642. rdyToPauseTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].rdy2pause);
  643. wrDataSetupTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].wrDataSetup);
  644. addrTicks = SYSCLK_TICKS_66(kl66_udma_timings[speed & 0xf].addrSetup);
  645. *timings = ((*timings) & ~(TR_66_UDMA_MASK | TR_66_MDMA_MASK)) |
  646. (wrDataSetupTicks << TR_66_UDMA_WRDATASETUP_SHIFT) |
  647. (rdyToPauseTicks << TR_66_UDMA_RDY2PAUS_SHIFT) |
  648. (addrTicks <<TR_66_UDMA_ADDRSETUP_SHIFT) |
  649. TR_66_UDMA_EN;
  650. #ifdef IDE_PMAC_DEBUG
  651. printk(KERN_ERR "ide_pmac: Set UDMA timing for mode %d, reg: 0x%08x\n",
  652. speed & 0xf, *timings);
  653. #endif
  654. return 0;
  655. }
  656. /*
  657. * Calculate Kauai ATA/100 UDMA timings
  658. */
  659. static int
  660. set_timings_udma_ata6(u32 *pio_timings, u32 *ultra_timings, u8 speed)
  661. {
  662. struct ide_timing *t = ide_timing_find_mode(speed);
  663. u32 tr;
  664. if (speed > XFER_UDMA_5 || t == NULL)
  665. return 1;
  666. tr = kauai_lookup_timing(kauai_udma_timings, (int)t->udma);
  667. if (tr == 0)
  668. return 1;
  669. *ultra_timings = ((*ultra_timings) & ~TR_100_UDMAREG_UDMA_MASK) | tr;
  670. *ultra_timings = (*ultra_timings) | TR_100_UDMAREG_UDMA_EN;
  671. return 0;
  672. }
  673. /*
  674. * Calculate Shasta ATA/133 UDMA timings
  675. */
  676. static int
  677. set_timings_udma_shasta(u32 *pio_timings, u32 *ultra_timings, u8 speed)
  678. {
  679. struct ide_timing *t = ide_timing_find_mode(speed);
  680. u32 tr;
  681. if (speed > XFER_UDMA_6 || t == NULL)
  682. return 1;
  683. tr = kauai_lookup_timing(shasta_udma133_timings, (int)t->udma);
  684. if (tr == 0)
  685. return 1;
  686. *ultra_timings = ((*ultra_timings) & ~TR_133_UDMAREG_UDMA_MASK) | tr;
  687. *ultra_timings = (*ultra_timings) | TR_133_UDMAREG_UDMA_EN;
  688. return 0;
  689. }
  690. /*
  691. * Calculate MDMA timings for all cells
  692. */
  693. static int
  694. set_timings_mdma(ide_drive_t *drive, int intf_type, u32 *timings, u32 *timings2,
  695. u8 speed, int drive_cycle_time)
  696. {
  697. int cycleTime, accessTime = 0, recTime = 0;
  698. unsigned accessTicks, recTicks;
  699. struct mdma_timings_t* tm = NULL;
  700. int i;
  701. /* Get default cycle time for mode */
  702. switch(speed & 0xf) {
  703. case 0: cycleTime = 480; break;
  704. case 1: cycleTime = 150; break;
  705. case 2: cycleTime = 120; break;
  706. default:
  707. return 1;
  708. }
  709. /* Adjust for drive */
  710. if (drive_cycle_time && drive_cycle_time > cycleTime)
  711. cycleTime = drive_cycle_time;
  712. /* OHare limits according to some old Apple sources */
  713. if ((intf_type == controller_ohare) && (cycleTime < 150))
  714. cycleTime = 150;
  715. /* Get the proper timing array for this controller */
  716. switch(intf_type) {
  717. case controller_sh_ata6:
  718. case controller_un_ata6:
  719. case controller_k2_ata6:
  720. break;
  721. case controller_kl_ata4:
  722. tm = mdma_timings_66;
  723. break;
  724. case controller_kl_ata3:
  725. tm = mdma_timings_33k;
  726. break;
  727. default:
  728. tm = mdma_timings_33;
  729. break;
  730. }
  731. if (tm != NULL) {
  732. /* Lookup matching access & recovery times */
  733. i = -1;
  734. for (;;) {
  735. if (tm[i+1].cycleTime < cycleTime)
  736. break;
  737. i++;
  738. }
  739. if (i < 0)
  740. return 1;
  741. cycleTime = tm[i].cycleTime;
  742. accessTime = tm[i].accessTime;
  743. recTime = tm[i].recoveryTime;
  744. #ifdef IDE_PMAC_DEBUG
  745. printk(KERN_ERR "%s: MDMA, cycleTime: %d, accessTime: %d, recTime: %d\n",
  746. drive->name, cycleTime, accessTime, recTime);
  747. #endif
  748. }
  749. switch(intf_type) {
  750. case controller_sh_ata6: {
  751. /* 133Mhz cell */
  752. u32 tr = kauai_lookup_timing(shasta_mdma_timings, cycleTime);
  753. if (tr == 0)
  754. return 1;
  755. *timings = ((*timings) & ~TR_133_PIOREG_MDMA_MASK) | tr;
  756. *timings2 = (*timings2) & ~TR_133_UDMAREG_UDMA_EN;
  757. }
  758. case controller_un_ata6:
  759. case controller_k2_ata6: {
  760. /* 100Mhz cell */
  761. u32 tr = kauai_lookup_timing(kauai_mdma_timings, cycleTime);
  762. if (tr == 0)
  763. return 1;
  764. *timings = ((*timings) & ~TR_100_PIOREG_MDMA_MASK) | tr;
  765. *timings2 = (*timings2) & ~TR_100_UDMAREG_UDMA_EN;
  766. }
  767. break;
  768. case controller_kl_ata4:
  769. /* 66Mhz cell */
  770. accessTicks = SYSCLK_TICKS_66(accessTime);
  771. accessTicks = min(accessTicks, 0x1fU);
  772. accessTicks = max(accessTicks, 0x1U);
  773. recTicks = SYSCLK_TICKS_66(recTime);
  774. recTicks = min(recTicks, 0x1fU);
  775. recTicks = max(recTicks, 0x3U);
  776. /* Clear out mdma bits and disable udma */
  777. *timings = ((*timings) & ~(TR_66_MDMA_MASK | TR_66_UDMA_MASK)) |
  778. (accessTicks << TR_66_MDMA_ACCESS_SHIFT) |
  779. (recTicks << TR_66_MDMA_RECOVERY_SHIFT);
  780. break;
  781. case controller_kl_ata3:
  782. /* 33Mhz cell on KeyLargo */
  783. accessTicks = SYSCLK_TICKS(accessTime);
  784. accessTicks = max(accessTicks, 1U);
  785. accessTicks = min(accessTicks, 0x1fU);
  786. accessTime = accessTicks * IDE_SYSCLK_NS;
  787. recTicks = SYSCLK_TICKS(recTime);
  788. recTicks = max(recTicks, 1U);
  789. recTicks = min(recTicks, 0x1fU);
  790. *timings = ((*timings) & ~TR_33_MDMA_MASK) |
  791. (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
  792. (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
  793. break;
  794. default: {
  795. /* 33Mhz cell on others */
  796. int halfTick = 0;
  797. int origAccessTime = accessTime;
  798. int origRecTime = recTime;
  799. accessTicks = SYSCLK_TICKS(accessTime);
  800. accessTicks = max(accessTicks, 1U);
  801. accessTicks = min(accessTicks, 0x1fU);
  802. accessTime = accessTicks * IDE_SYSCLK_NS;
  803. recTicks = SYSCLK_TICKS(recTime);
  804. recTicks = max(recTicks, 2U) - 1;
  805. recTicks = min(recTicks, 0x1fU);
  806. recTime = (recTicks + 1) * IDE_SYSCLK_NS;
  807. if ((accessTicks > 1) &&
  808. ((accessTime - IDE_SYSCLK_NS/2) >= origAccessTime) &&
  809. ((recTime - IDE_SYSCLK_NS/2) >= origRecTime)) {
  810. halfTick = 1;
  811. accessTicks--;
  812. }
  813. *timings = ((*timings) & ~TR_33_MDMA_MASK) |
  814. (accessTicks << TR_33_MDMA_ACCESS_SHIFT) |
  815. (recTicks << TR_33_MDMA_RECOVERY_SHIFT);
  816. if (halfTick)
  817. *timings |= TR_33_MDMA_HALFTICK;
  818. }
  819. }
  820. #ifdef IDE_PMAC_DEBUG
  821. printk(KERN_ERR "%s: Set MDMA timing for mode %d, reg: 0x%08x\n",
  822. drive->name, speed & 0xf, *timings);
  823. #endif
  824. return 0;
  825. }
  826. #endif /* #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC */
  827. /*
  828. * Speedproc. This function is called by the core to set any of the standard
  829. * timing (PIO, MDMA or UDMA) to both the drive and the controller.
  830. * You may notice we don't use this function on normal "dma check" operation,
  831. * our dedicated function is more precise as it uses the drive provided
  832. * cycle time value. We should probably fix this one to deal with that too...
  833. */
  834. static int
  835. pmac_ide_tune_chipset (ide_drive_t *drive, byte speed)
  836. {
  837. int unit = (drive->select.b.unit & 0x01);
  838. int ret = 0;
  839. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  840. u32 *timings, *timings2;
  841. if (pmif == NULL)
  842. return 1;
  843. timings = &pmif->timings[unit];
  844. timings2 = &pmif->timings[unit+2];
  845. switch(speed) {
  846. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  847. case XFER_UDMA_6:
  848. if (pmif->kind != controller_sh_ata6)
  849. return 1;
  850. case XFER_UDMA_5:
  851. if (pmif->kind != controller_un_ata6 &&
  852. pmif->kind != controller_k2_ata6 &&
  853. pmif->kind != controller_sh_ata6)
  854. return 1;
  855. case XFER_UDMA_4:
  856. case XFER_UDMA_3:
  857. if (HWIF(drive)->udma_four == 0)
  858. return 1;
  859. case XFER_UDMA_2:
  860. case XFER_UDMA_1:
  861. case XFER_UDMA_0:
  862. if (pmif->kind == controller_kl_ata4)
  863. ret = set_timings_udma_ata4(timings, speed);
  864. else if (pmif->kind == controller_un_ata6
  865. || pmif->kind == controller_k2_ata6)
  866. ret = set_timings_udma_ata6(timings, timings2, speed);
  867. else if (pmif->kind == controller_sh_ata6)
  868. ret = set_timings_udma_shasta(timings, timings2, speed);
  869. else
  870. ret = 1;
  871. break;
  872. case XFER_MW_DMA_2:
  873. case XFER_MW_DMA_1:
  874. case XFER_MW_DMA_0:
  875. ret = set_timings_mdma(drive, pmif->kind, timings, timings2, speed, 0);
  876. break;
  877. case XFER_SW_DMA_2:
  878. case XFER_SW_DMA_1:
  879. case XFER_SW_DMA_0:
  880. return 1;
  881. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  882. case XFER_PIO_4:
  883. case XFER_PIO_3:
  884. case XFER_PIO_2:
  885. case XFER_PIO_1:
  886. case XFER_PIO_0:
  887. pmac_ide_tuneproc(drive, speed & 0x07);
  888. break;
  889. default:
  890. ret = 1;
  891. }
  892. if (ret)
  893. return ret;
  894. ret = pmac_ide_do_setfeature(drive, speed);
  895. if (ret)
  896. return ret;
  897. pmac_ide_do_update_timings(drive);
  898. drive->current_speed = speed;
  899. return 0;
  900. }
  901. /*
  902. * Blast some well known "safe" values to the timing registers at init or
  903. * wakeup from sleep time, before we do real calculation
  904. */
  905. static void
  906. sanitize_timings(pmac_ide_hwif_t *pmif)
  907. {
  908. unsigned int value, value2 = 0;
  909. switch(pmif->kind) {
  910. case controller_sh_ata6:
  911. value = 0x0a820c97;
  912. value2 = 0x00033031;
  913. break;
  914. case controller_un_ata6:
  915. case controller_k2_ata6:
  916. value = 0x08618a92;
  917. value2 = 0x00002921;
  918. break;
  919. case controller_kl_ata4:
  920. value = 0x0008438c;
  921. break;
  922. case controller_kl_ata3:
  923. value = 0x00084526;
  924. break;
  925. case controller_heathrow:
  926. case controller_ohare:
  927. default:
  928. value = 0x00074526;
  929. break;
  930. }
  931. pmif->timings[0] = pmif->timings[1] = value;
  932. pmif->timings[2] = pmif->timings[3] = value2;
  933. }
  934. unsigned long
  935. pmac_ide_get_base(int index)
  936. {
  937. return pmac_ide[index].regbase;
  938. }
  939. int
  940. pmac_ide_check_base(unsigned long base)
  941. {
  942. int ix;
  943. for (ix = 0; ix < MAX_HWIFS; ++ix)
  944. if (base == pmac_ide[ix].regbase)
  945. return ix;
  946. return -1;
  947. }
  948. int
  949. pmac_ide_get_irq(unsigned long base)
  950. {
  951. int ix;
  952. for (ix = 0; ix < MAX_HWIFS; ++ix)
  953. if (base == pmac_ide[ix].regbase)
  954. return pmac_ide[ix].irq;
  955. return 0;
  956. }
  957. static int ide_majors[] = { 3, 22, 33, 34, 56, 57 };
  958. dev_t __init
  959. pmac_find_ide_boot(char *bootdevice, int n)
  960. {
  961. int i;
  962. /*
  963. * Look through the list of IDE interfaces for this one.
  964. */
  965. for (i = 0; i < pmac_ide_count; ++i) {
  966. char *name;
  967. if (!pmac_ide[i].node || !pmac_ide[i].node->full_name)
  968. continue;
  969. name = pmac_ide[i].node->full_name;
  970. if (memcmp(name, bootdevice, n) == 0 && name[n] == 0) {
  971. /* XXX should cope with the 2nd drive as well... */
  972. return MKDEV(ide_majors[i], 0);
  973. }
  974. }
  975. return 0;
  976. }
  977. /* Suspend call back, should be called after the child devices
  978. * have actually been suspended
  979. */
  980. static int
  981. pmac_ide_do_suspend(ide_hwif_t *hwif)
  982. {
  983. pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  984. /* We clear the timings */
  985. pmif->timings[0] = 0;
  986. pmif->timings[1] = 0;
  987. disable_irq(pmif->irq);
  988. /* The media bay will handle itself just fine */
  989. if (pmif->mediabay)
  990. return 0;
  991. /* Kauai has bus control FCRs directly here */
  992. if (pmif->kauai_fcr) {
  993. u32 fcr = readl(pmif->kauai_fcr);
  994. fcr &= ~(KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE);
  995. writel(fcr, pmif->kauai_fcr);
  996. }
  997. /* Disable the bus on older machines and the cell on kauai */
  998. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id,
  999. 0);
  1000. return 0;
  1001. }
  1002. /* Resume call back, should be called before the child devices
  1003. * are resumed
  1004. */
  1005. static int
  1006. pmac_ide_do_resume(ide_hwif_t *hwif)
  1007. {
  1008. pmac_ide_hwif_t *pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  1009. /* Hard reset & re-enable controller (do we really need to reset ? -BenH) */
  1010. if (!pmif->mediabay) {
  1011. ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 1);
  1012. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, pmif->node, pmif->aapl_bus_id, 1);
  1013. msleep(10);
  1014. ppc_md.feature_call(PMAC_FTR_IDE_RESET, pmif->node, pmif->aapl_bus_id, 0);
  1015. /* Kauai has it different */
  1016. if (pmif->kauai_fcr) {
  1017. u32 fcr = readl(pmif->kauai_fcr);
  1018. fcr |= KAUAI_FCR_UATA_RESET_N | KAUAI_FCR_UATA_ENABLE;
  1019. writel(fcr, pmif->kauai_fcr);
  1020. }
  1021. msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
  1022. }
  1023. /* Sanitize drive timings */
  1024. sanitize_timings(pmif);
  1025. enable_irq(pmif->irq);
  1026. return 0;
  1027. }
  1028. /*
  1029. * Setup, register & probe an IDE channel driven by this driver, this is
  1030. * called by one of the 2 probe functions (macio or PCI). Note that a channel
  1031. * that ends up beeing free of any device is not kept around by this driver
  1032. * (it is kept in 2.4). This introduce an interface numbering change on some
  1033. * rare machines unfortunately, but it's better this way.
  1034. */
  1035. static int
  1036. pmac_ide_setup_device(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif)
  1037. {
  1038. struct device_node *np = pmif->node;
  1039. const int *bidp;
  1040. pmif->cable_80 = 0;
  1041. pmif->broken_dma = pmif->broken_dma_warn = 0;
  1042. if (device_is_compatible(np, "shasta-ata"))
  1043. pmif->kind = controller_sh_ata6;
  1044. else if (device_is_compatible(np, "kauai-ata"))
  1045. pmif->kind = controller_un_ata6;
  1046. else if (device_is_compatible(np, "K2-UATA"))
  1047. pmif->kind = controller_k2_ata6;
  1048. else if (device_is_compatible(np, "keylargo-ata")) {
  1049. if (strcmp(np->name, "ata-4") == 0)
  1050. pmif->kind = controller_kl_ata4;
  1051. else
  1052. pmif->kind = controller_kl_ata3;
  1053. } else if (device_is_compatible(np, "heathrow-ata"))
  1054. pmif->kind = controller_heathrow;
  1055. else {
  1056. pmif->kind = controller_ohare;
  1057. pmif->broken_dma = 1;
  1058. }
  1059. bidp = get_property(np, "AAPL,bus-id", NULL);
  1060. pmif->aapl_bus_id = bidp ? *bidp : 0;
  1061. /* Get cable type from device-tree */
  1062. if (pmif->kind == controller_kl_ata4 || pmif->kind == controller_un_ata6
  1063. || pmif->kind == controller_k2_ata6
  1064. || pmif->kind == controller_sh_ata6) {
  1065. const char* cable = get_property(np, "cable-type", NULL);
  1066. if (cable && !strncmp(cable, "80-", 3))
  1067. pmif->cable_80 = 1;
  1068. }
  1069. /* G5's seem to have incorrect cable type in device-tree. Let's assume
  1070. * they have a 80 conductor cable, this seem to be always the case unless
  1071. * the user mucked around
  1072. */
  1073. if (device_is_compatible(np, "K2-UATA") ||
  1074. device_is_compatible(np, "shasta-ata"))
  1075. pmif->cable_80 = 1;
  1076. /* On Kauai-type controllers, we make sure the FCR is correct */
  1077. if (pmif->kauai_fcr)
  1078. writel(KAUAI_FCR_UATA_MAGIC |
  1079. KAUAI_FCR_UATA_RESET_N |
  1080. KAUAI_FCR_UATA_ENABLE, pmif->kauai_fcr);
  1081. pmif->mediabay = 0;
  1082. /* Make sure we have sane timings */
  1083. sanitize_timings(pmif);
  1084. #ifndef CONFIG_PPC64
  1085. /* XXX FIXME: Media bay stuff need re-organizing */
  1086. if (np->parent && np->parent->name
  1087. && strcasecmp(np->parent->name, "media-bay") == 0) {
  1088. #ifdef CONFIG_PMAC_MEDIABAY
  1089. media_bay_set_ide_infos(np->parent, pmif->regbase, pmif->irq, hwif->index);
  1090. #endif /* CONFIG_PMAC_MEDIABAY */
  1091. pmif->mediabay = 1;
  1092. if (!bidp)
  1093. pmif->aapl_bus_id = 1;
  1094. } else if (pmif->kind == controller_ohare) {
  1095. /* The code below is having trouble on some ohare machines
  1096. * (timing related ?). Until I can put my hand on one of these
  1097. * units, I keep the old way
  1098. */
  1099. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, 0, 1);
  1100. } else
  1101. #endif
  1102. {
  1103. /* This is necessary to enable IDE when net-booting */
  1104. ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 1);
  1105. ppc_md.feature_call(PMAC_FTR_IDE_ENABLE, np, pmif->aapl_bus_id, 1);
  1106. msleep(10);
  1107. ppc_md.feature_call(PMAC_FTR_IDE_RESET, np, pmif->aapl_bus_id, 0);
  1108. msleep(jiffies_to_msecs(IDE_WAKEUP_DELAY));
  1109. }
  1110. /* Setup MMIO ops */
  1111. default_hwif_mmiops(hwif);
  1112. hwif->OUTBSYNC = pmac_outbsync;
  1113. /* Tell common code _not_ to mess with resources */
  1114. hwif->mmio = 2;
  1115. hwif->hwif_data = pmif;
  1116. pmac_ide_init_hwif_ports(&hwif->hw, pmif->regbase, 0, &hwif->irq);
  1117. memcpy(hwif->io_ports, hwif->hw.io_ports, sizeof(hwif->io_ports));
  1118. hwif->chipset = ide_pmac;
  1119. hwif->noprobe = !hwif->io_ports[IDE_DATA_OFFSET] || pmif->mediabay;
  1120. hwif->hold = pmif->mediabay;
  1121. hwif->udma_four = pmif->cable_80;
  1122. hwif->drives[0].unmask = 1;
  1123. hwif->drives[1].unmask = 1;
  1124. hwif->tuneproc = pmac_ide_tuneproc;
  1125. if (pmif->kind == controller_un_ata6
  1126. || pmif->kind == controller_k2_ata6
  1127. || pmif->kind == controller_sh_ata6)
  1128. hwif->selectproc = pmac_ide_kauai_selectproc;
  1129. else
  1130. hwif->selectproc = pmac_ide_selectproc;
  1131. hwif->speedproc = pmac_ide_tune_chipset;
  1132. printk(KERN_INFO "ide%d: Found Apple %s controller, bus ID %d%s, irq %d\n",
  1133. hwif->index, model_name[pmif->kind], pmif->aapl_bus_id,
  1134. pmif->mediabay ? " (mediabay)" : "", hwif->irq);
  1135. #ifdef CONFIG_PMAC_MEDIABAY
  1136. if (pmif->mediabay && check_media_bay_by_base(pmif->regbase, MB_CD) == 0)
  1137. hwif->noprobe = 0;
  1138. #endif /* CONFIG_PMAC_MEDIABAY */
  1139. hwif->sg_max_nents = MAX_DCMDS;
  1140. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  1141. /* has a DBDMA controller channel */
  1142. if (pmif->dma_regs)
  1143. pmac_ide_setup_dma(pmif, hwif);
  1144. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  1145. /* We probe the hwif now */
  1146. probe_hwif_init(hwif);
  1147. return 0;
  1148. }
  1149. /*
  1150. * Attach to a macio probed interface
  1151. */
  1152. static int __devinit
  1153. pmac_ide_macio_attach(struct macio_dev *mdev, const struct of_device_id *match)
  1154. {
  1155. void __iomem *base;
  1156. unsigned long regbase;
  1157. int irq;
  1158. ide_hwif_t *hwif;
  1159. pmac_ide_hwif_t *pmif;
  1160. int i, rc;
  1161. i = 0;
  1162. while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0
  1163. || pmac_ide[i].node != NULL))
  1164. ++i;
  1165. if (i >= MAX_HWIFS) {
  1166. printk(KERN_ERR "ide-pmac: MacIO interface attach with no slot\n");
  1167. printk(KERN_ERR " %s\n", mdev->ofdev.node->full_name);
  1168. return -ENODEV;
  1169. }
  1170. pmif = &pmac_ide[i];
  1171. hwif = &ide_hwifs[i];
  1172. if (macio_resource_count(mdev) == 0) {
  1173. printk(KERN_WARNING "ide%d: no address for %s\n",
  1174. i, mdev->ofdev.node->full_name);
  1175. return -ENXIO;
  1176. }
  1177. /* Request memory resource for IO ports */
  1178. if (macio_request_resource(mdev, 0, "ide-pmac (ports)")) {
  1179. printk(KERN_ERR "ide%d: can't request mmio resource !\n", i);
  1180. return -EBUSY;
  1181. }
  1182. /* XXX This is bogus. Should be fixed in the registry by checking
  1183. * the kind of host interrupt controller, a bit like gatwick
  1184. * fixes in irq.c. That works well enough for the single case
  1185. * where that happens though...
  1186. */
  1187. if (macio_irq_count(mdev) == 0) {
  1188. printk(KERN_WARNING "ide%d: no intrs for device %s, using 13\n",
  1189. i, mdev->ofdev.node->full_name);
  1190. irq = irq_create_mapping(NULL, 13);
  1191. } else
  1192. irq = macio_irq(mdev, 0);
  1193. base = ioremap(macio_resource_start(mdev, 0), 0x400);
  1194. regbase = (unsigned long) base;
  1195. hwif->pci_dev = mdev->bus->pdev;
  1196. hwif->gendev.parent = &mdev->ofdev.dev;
  1197. pmif->mdev = mdev;
  1198. pmif->node = mdev->ofdev.node;
  1199. pmif->regbase = regbase;
  1200. pmif->irq = irq;
  1201. pmif->kauai_fcr = NULL;
  1202. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  1203. if (macio_resource_count(mdev) >= 2) {
  1204. if (macio_request_resource(mdev, 1, "ide-pmac (dma)"))
  1205. printk(KERN_WARNING "ide%d: can't request DMA resource !\n", i);
  1206. else
  1207. pmif->dma_regs = ioremap(macio_resource_start(mdev, 1), 0x1000);
  1208. } else
  1209. pmif->dma_regs = NULL;
  1210. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  1211. dev_set_drvdata(&mdev->ofdev.dev, hwif);
  1212. rc = pmac_ide_setup_device(pmif, hwif);
  1213. if (rc != 0) {
  1214. /* The inteface is released to the common IDE layer */
  1215. dev_set_drvdata(&mdev->ofdev.dev, NULL);
  1216. iounmap(base);
  1217. if (pmif->dma_regs)
  1218. iounmap(pmif->dma_regs);
  1219. memset(pmif, 0, sizeof(*pmif));
  1220. macio_release_resource(mdev, 0);
  1221. if (pmif->dma_regs)
  1222. macio_release_resource(mdev, 1);
  1223. }
  1224. return rc;
  1225. }
  1226. static int
  1227. pmac_ide_macio_suspend(struct macio_dev *mdev, pm_message_t mesg)
  1228. {
  1229. ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
  1230. int rc = 0;
  1231. if (mesg.event != mdev->ofdev.dev.power.power_state.event
  1232. && mesg.event == PM_EVENT_SUSPEND) {
  1233. rc = pmac_ide_do_suspend(hwif);
  1234. if (rc == 0)
  1235. mdev->ofdev.dev.power.power_state = mesg;
  1236. }
  1237. return rc;
  1238. }
  1239. static int
  1240. pmac_ide_macio_resume(struct macio_dev *mdev)
  1241. {
  1242. ide_hwif_t *hwif = (ide_hwif_t *)dev_get_drvdata(&mdev->ofdev.dev);
  1243. int rc = 0;
  1244. if (mdev->ofdev.dev.power.power_state.event != PM_EVENT_ON) {
  1245. rc = pmac_ide_do_resume(hwif);
  1246. if (rc == 0)
  1247. mdev->ofdev.dev.power.power_state = PMSG_ON;
  1248. }
  1249. return rc;
  1250. }
  1251. /*
  1252. * Attach to a PCI probed interface
  1253. */
  1254. static int __devinit
  1255. pmac_ide_pci_attach(struct pci_dev *pdev, const struct pci_device_id *id)
  1256. {
  1257. ide_hwif_t *hwif;
  1258. struct device_node *np;
  1259. pmac_ide_hwif_t *pmif;
  1260. void __iomem *base;
  1261. unsigned long rbase, rlen;
  1262. int i, rc;
  1263. np = pci_device_to_OF_node(pdev);
  1264. if (np == NULL) {
  1265. printk(KERN_ERR "ide-pmac: cannot find MacIO node for Kauai ATA interface\n");
  1266. return -ENODEV;
  1267. }
  1268. i = 0;
  1269. while (i < MAX_HWIFS && (ide_hwifs[i].io_ports[IDE_DATA_OFFSET] != 0
  1270. || pmac_ide[i].node != NULL))
  1271. ++i;
  1272. if (i >= MAX_HWIFS) {
  1273. printk(KERN_ERR "ide-pmac: PCI interface attach with no slot\n");
  1274. printk(KERN_ERR " %s\n", np->full_name);
  1275. return -ENODEV;
  1276. }
  1277. pmif = &pmac_ide[i];
  1278. hwif = &ide_hwifs[i];
  1279. if (pci_enable_device(pdev)) {
  1280. printk(KERN_WARNING "ide%i: Can't enable PCI device for %s\n",
  1281. i, np->full_name);
  1282. return -ENXIO;
  1283. }
  1284. pci_set_master(pdev);
  1285. if (pci_request_regions(pdev, "Kauai ATA")) {
  1286. printk(KERN_ERR "ide%d: Cannot obtain PCI resources for %s\n",
  1287. i, np->full_name);
  1288. return -ENXIO;
  1289. }
  1290. hwif->pci_dev = pdev;
  1291. hwif->gendev.parent = &pdev->dev;
  1292. pmif->mdev = NULL;
  1293. pmif->node = np;
  1294. rbase = pci_resource_start(pdev, 0);
  1295. rlen = pci_resource_len(pdev, 0);
  1296. base = ioremap(rbase, rlen);
  1297. pmif->regbase = (unsigned long) base + 0x2000;
  1298. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  1299. pmif->dma_regs = base + 0x1000;
  1300. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */
  1301. pmif->kauai_fcr = base;
  1302. pmif->irq = pdev->irq;
  1303. pci_set_drvdata(pdev, hwif);
  1304. rc = pmac_ide_setup_device(pmif, hwif);
  1305. if (rc != 0) {
  1306. /* The inteface is released to the common IDE layer */
  1307. pci_set_drvdata(pdev, NULL);
  1308. iounmap(base);
  1309. memset(pmif, 0, sizeof(*pmif));
  1310. pci_release_regions(pdev);
  1311. }
  1312. return rc;
  1313. }
  1314. static int
  1315. pmac_ide_pci_suspend(struct pci_dev *pdev, pm_message_t mesg)
  1316. {
  1317. ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev);
  1318. int rc = 0;
  1319. if (mesg.event != pdev->dev.power.power_state.event
  1320. && mesg.event == PM_EVENT_SUSPEND) {
  1321. rc = pmac_ide_do_suspend(hwif);
  1322. if (rc == 0)
  1323. pdev->dev.power.power_state = mesg;
  1324. }
  1325. return rc;
  1326. }
  1327. static int
  1328. pmac_ide_pci_resume(struct pci_dev *pdev)
  1329. {
  1330. ide_hwif_t *hwif = (ide_hwif_t *)pci_get_drvdata(pdev);
  1331. int rc = 0;
  1332. if (pdev->dev.power.power_state.event != PM_EVENT_ON) {
  1333. rc = pmac_ide_do_resume(hwif);
  1334. if (rc == 0)
  1335. pdev->dev.power.power_state = PMSG_ON;
  1336. }
  1337. return rc;
  1338. }
  1339. static struct of_device_id pmac_ide_macio_match[] =
  1340. {
  1341. {
  1342. .name = "IDE",
  1343. },
  1344. {
  1345. .name = "ATA",
  1346. },
  1347. {
  1348. .type = "ide",
  1349. },
  1350. {
  1351. .type = "ata",
  1352. },
  1353. {},
  1354. };
  1355. static struct macio_driver pmac_ide_macio_driver =
  1356. {
  1357. .name = "ide-pmac",
  1358. .match_table = pmac_ide_macio_match,
  1359. .probe = pmac_ide_macio_attach,
  1360. .suspend = pmac_ide_macio_suspend,
  1361. .resume = pmac_ide_macio_resume,
  1362. };
  1363. static struct pci_device_id pmac_ide_pci_match[] = {
  1364. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_UNI_N_ATA,
  1365. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1366. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID_ATA100,
  1367. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1368. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_K2_ATA100,
  1369. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1370. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_SH_ATA,
  1371. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1372. { PCI_VENDOR_ID_APPLE, PCI_DEVICE_ID_APPLE_IPID2_ATA,
  1373. PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0},
  1374. };
  1375. static struct pci_driver pmac_ide_pci_driver = {
  1376. .name = "ide-pmac",
  1377. .id_table = pmac_ide_pci_match,
  1378. .probe = pmac_ide_pci_attach,
  1379. .suspend = pmac_ide_pci_suspend,
  1380. .resume = pmac_ide_pci_resume,
  1381. };
  1382. MODULE_DEVICE_TABLE(pci, pmac_ide_pci_match);
  1383. void __init
  1384. pmac_ide_probe(void)
  1385. {
  1386. if (!machine_is(powermac))
  1387. return;
  1388. #ifdef CONFIG_BLK_DEV_IDE_PMAC_ATA100FIRST
  1389. pci_register_driver(&pmac_ide_pci_driver);
  1390. macio_register_driver(&pmac_ide_macio_driver);
  1391. #else
  1392. macio_register_driver(&pmac_ide_macio_driver);
  1393. pci_register_driver(&pmac_ide_pci_driver);
  1394. #endif
  1395. }
  1396. #ifdef CONFIG_BLK_DEV_IDEDMA_PMAC
  1397. /*
  1398. * pmac_ide_build_dmatable builds the DBDMA command list
  1399. * for a transfer and sets the DBDMA channel to point to it.
  1400. */
  1401. static int
  1402. pmac_ide_build_dmatable(ide_drive_t *drive, struct request *rq)
  1403. {
  1404. struct dbdma_cmd *table;
  1405. int i, count = 0;
  1406. ide_hwif_t *hwif = HWIF(drive);
  1407. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  1408. volatile struct dbdma_regs __iomem *dma = pmif->dma_regs;
  1409. struct scatterlist *sg;
  1410. int wr = (rq_data_dir(rq) == WRITE);
  1411. /* DMA table is already aligned */
  1412. table = (struct dbdma_cmd *) pmif->dma_table_cpu;
  1413. /* Make sure DMA controller is stopped (necessary ?) */
  1414. writel((RUN|PAUSE|FLUSH|WAKE|DEAD) << 16, &dma->control);
  1415. while (readl(&dma->status) & RUN)
  1416. udelay(1);
  1417. hwif->sg_nents = i = ide_build_sglist(drive, rq);
  1418. if (!i)
  1419. return 0;
  1420. /* Build DBDMA commands list */
  1421. sg = hwif->sg_table;
  1422. while (i && sg_dma_len(sg)) {
  1423. u32 cur_addr;
  1424. u32 cur_len;
  1425. cur_addr = sg_dma_address(sg);
  1426. cur_len = sg_dma_len(sg);
  1427. if (pmif->broken_dma && cur_addr & (L1_CACHE_BYTES - 1)) {
  1428. if (pmif->broken_dma_warn == 0) {
  1429. printk(KERN_WARNING "%s: DMA on non aligned address,"
  1430. "switching to PIO on Ohare chipset\n", drive->name);
  1431. pmif->broken_dma_warn = 1;
  1432. }
  1433. goto use_pio_instead;
  1434. }
  1435. while (cur_len) {
  1436. unsigned int tc = (cur_len < 0xfe00)? cur_len: 0xfe00;
  1437. if (count++ >= MAX_DCMDS) {
  1438. printk(KERN_WARNING "%s: DMA table too small\n",
  1439. drive->name);
  1440. goto use_pio_instead;
  1441. }
  1442. st_le16(&table->command, wr? OUTPUT_MORE: INPUT_MORE);
  1443. st_le16(&table->req_count, tc);
  1444. st_le32(&table->phy_addr, cur_addr);
  1445. table->cmd_dep = 0;
  1446. table->xfer_status = 0;
  1447. table->res_count = 0;
  1448. cur_addr += tc;
  1449. cur_len -= tc;
  1450. ++table;
  1451. }
  1452. sg++;
  1453. i--;
  1454. }
  1455. /* convert the last command to an input/output last command */
  1456. if (count) {
  1457. st_le16(&table[-1].command, wr? OUTPUT_LAST: INPUT_LAST);
  1458. /* add the stop command to the end of the list */
  1459. memset(table, 0, sizeof(struct dbdma_cmd));
  1460. st_le16(&table->command, DBDMA_STOP);
  1461. mb();
  1462. writel(hwif->dmatable_dma, &dma->cmdptr);
  1463. return 1;
  1464. }
  1465. printk(KERN_DEBUG "%s: empty DMA table?\n", drive->name);
  1466. use_pio_instead:
  1467. pci_unmap_sg(hwif->pci_dev,
  1468. hwif->sg_table,
  1469. hwif->sg_nents,
  1470. hwif->sg_dma_direction);
  1471. return 0; /* revert to PIO for this request */
  1472. }
  1473. /* Teardown mappings after DMA has completed. */
  1474. static void
  1475. pmac_ide_destroy_dmatable (ide_drive_t *drive)
  1476. {
  1477. ide_hwif_t *hwif = drive->hwif;
  1478. struct pci_dev *dev = HWIF(drive)->pci_dev;
  1479. struct scatterlist *sg = hwif->sg_table;
  1480. int nents = hwif->sg_nents;
  1481. if (nents) {
  1482. pci_unmap_sg(dev, sg, nents, hwif->sg_dma_direction);
  1483. hwif->sg_nents = 0;
  1484. }
  1485. }
  1486. /*
  1487. * Pick up best MDMA timing for the drive and apply it
  1488. */
  1489. static int
  1490. pmac_ide_mdma_enable(ide_drive_t *drive, u16 mode)
  1491. {
  1492. ide_hwif_t *hwif = HWIF(drive);
  1493. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  1494. int drive_cycle_time;
  1495. struct hd_driveid *id = drive->id;
  1496. u32 *timings, *timings2;
  1497. u32 timing_local[2];
  1498. int ret;
  1499. /* which drive is it ? */
  1500. timings = &pmif->timings[drive->select.b.unit & 0x01];
  1501. timings2 = &pmif->timings[(drive->select.b.unit & 0x01) + 2];
  1502. /* Check if drive provide explicit cycle time */
  1503. if ((id->field_valid & 2) && (id->eide_dma_time))
  1504. drive_cycle_time = id->eide_dma_time;
  1505. else
  1506. drive_cycle_time = 0;
  1507. /* Copy timings to local image */
  1508. timing_local[0] = *timings;
  1509. timing_local[1] = *timings2;
  1510. /* Calculate controller timings */
  1511. ret = set_timings_mdma( drive, pmif->kind,
  1512. &timing_local[0],
  1513. &timing_local[1],
  1514. mode,
  1515. drive_cycle_time);
  1516. if (ret)
  1517. return 0;
  1518. /* Set feature on drive */
  1519. printk(KERN_INFO "%s: Enabling MultiWord DMA %d\n", drive->name, mode & 0xf);
  1520. ret = pmac_ide_do_setfeature(drive, mode);
  1521. if (ret) {
  1522. printk(KERN_WARNING "%s: Failed !\n", drive->name);
  1523. return 0;
  1524. }
  1525. /* Apply timings to controller */
  1526. *timings = timing_local[0];
  1527. *timings2 = timing_local[1];
  1528. /* Set speed info in drive */
  1529. drive->current_speed = mode;
  1530. if (!drive->init_speed)
  1531. drive->init_speed = mode;
  1532. return 1;
  1533. }
  1534. /*
  1535. * Pick up best UDMA timing for the drive and apply it
  1536. */
  1537. static int
  1538. pmac_ide_udma_enable(ide_drive_t *drive, u16 mode)
  1539. {
  1540. ide_hwif_t *hwif = HWIF(drive);
  1541. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  1542. u32 *timings, *timings2;
  1543. u32 timing_local[2];
  1544. int ret;
  1545. /* which drive is it ? */
  1546. timings = &pmif->timings[drive->select.b.unit & 0x01];
  1547. timings2 = &pmif->timings[(drive->select.b.unit & 0x01) + 2];
  1548. /* Copy timings to local image */
  1549. timing_local[0] = *timings;
  1550. timing_local[1] = *timings2;
  1551. /* Calculate timings for interface */
  1552. if (pmif->kind == controller_un_ata6
  1553. || pmif->kind == controller_k2_ata6)
  1554. ret = set_timings_udma_ata6( &timing_local[0],
  1555. &timing_local[1],
  1556. mode);
  1557. else if (pmif->kind == controller_sh_ata6)
  1558. ret = set_timings_udma_shasta( &timing_local[0],
  1559. &timing_local[1],
  1560. mode);
  1561. else
  1562. ret = set_timings_udma_ata4(&timing_local[0], mode);
  1563. if (ret)
  1564. return 0;
  1565. /* Set feature on drive */
  1566. printk(KERN_INFO "%s: Enabling Ultra DMA %d\n", drive->name, mode & 0x0f);
  1567. ret = pmac_ide_do_setfeature(drive, mode);
  1568. if (ret) {
  1569. printk(KERN_WARNING "%s: Failed !\n", drive->name);
  1570. return 0;
  1571. }
  1572. /* Apply timings to controller */
  1573. *timings = timing_local[0];
  1574. *timings2 = timing_local[1];
  1575. /* Set speed info in drive */
  1576. drive->current_speed = mode;
  1577. if (!drive->init_speed)
  1578. drive->init_speed = mode;
  1579. return 1;
  1580. }
  1581. /*
  1582. * Check what is the best DMA timing setting for the drive and
  1583. * call appropriate functions to apply it.
  1584. */
  1585. static int
  1586. pmac_ide_dma_check(ide_drive_t *drive)
  1587. {
  1588. struct hd_driveid *id = drive->id;
  1589. ide_hwif_t *hwif = HWIF(drive);
  1590. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  1591. int enable = 1;
  1592. int map;
  1593. drive->using_dma = 0;
  1594. if (drive->media == ide_floppy)
  1595. enable = 0;
  1596. if (((id->capability & 1) == 0) && !__ide_dma_good_drive(drive))
  1597. enable = 0;
  1598. if (__ide_dma_bad_drive(drive))
  1599. enable = 0;
  1600. if (enable) {
  1601. short mode;
  1602. map = XFER_MWDMA;
  1603. if (pmif->kind == controller_kl_ata4
  1604. || pmif->kind == controller_un_ata6
  1605. || pmif->kind == controller_k2_ata6
  1606. || pmif->kind == controller_sh_ata6) {
  1607. map |= XFER_UDMA;
  1608. if (pmif->cable_80) {
  1609. map |= XFER_UDMA_66;
  1610. if (pmif->kind == controller_un_ata6 ||
  1611. pmif->kind == controller_k2_ata6 ||
  1612. pmif->kind == controller_sh_ata6)
  1613. map |= XFER_UDMA_100;
  1614. if (pmif->kind == controller_sh_ata6)
  1615. map |= XFER_UDMA_133;
  1616. }
  1617. }
  1618. mode = ide_find_best_mode(drive, map);
  1619. if (mode & XFER_UDMA)
  1620. drive->using_dma = pmac_ide_udma_enable(drive, mode);
  1621. else if (mode & XFER_MWDMA)
  1622. drive->using_dma = pmac_ide_mdma_enable(drive, mode);
  1623. hwif->OUTB(0, IDE_CONTROL_REG);
  1624. /* Apply settings to controller */
  1625. pmac_ide_do_update_timings(drive);
  1626. }
  1627. return 0;
  1628. }
  1629. /*
  1630. * Prepare a DMA transfer. We build the DMA table, adjust the timings for
  1631. * a read on KeyLargo ATA/66 and mark us as waiting for DMA completion
  1632. */
  1633. static int
  1634. pmac_ide_dma_setup(ide_drive_t *drive)
  1635. {
  1636. ide_hwif_t *hwif = HWIF(drive);
  1637. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)hwif->hwif_data;
  1638. struct request *rq = HWGROUP(drive)->rq;
  1639. u8 unit = (drive->select.b.unit & 0x01);
  1640. u8 ata4;
  1641. if (pmif == NULL)
  1642. return 1;
  1643. ata4 = (pmif->kind == controller_kl_ata4);
  1644. if (!pmac_ide_build_dmatable(drive, rq)) {
  1645. ide_map_sg(drive, rq);
  1646. return 1;
  1647. }
  1648. /* Apple adds 60ns to wrDataSetup on reads */
  1649. if (ata4 && (pmif->timings[unit] & TR_66_UDMA_EN)) {
  1650. writel(pmif->timings[unit] + (!rq_data_dir(rq) ? 0x00800000UL : 0),
  1651. PMAC_IDE_REG(IDE_TIMING_CONFIG));
  1652. (void)readl(PMAC_IDE_REG(IDE_TIMING_CONFIG));
  1653. }
  1654. drive->waiting_for_dma = 1;
  1655. return 0;
  1656. }
  1657. static void
  1658. pmac_ide_dma_exec_cmd(ide_drive_t *drive, u8 command)
  1659. {
  1660. /* issue cmd to drive */
  1661. ide_execute_command(drive, command, &ide_dma_intr, 2*WAIT_CMD, NULL);
  1662. }
  1663. /*
  1664. * Kick the DMA controller into life after the DMA command has been issued
  1665. * to the drive.
  1666. */
  1667. static void
  1668. pmac_ide_dma_start(ide_drive_t *drive)
  1669. {
  1670. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  1671. volatile struct dbdma_regs __iomem *dma;
  1672. dma = pmif->dma_regs;
  1673. writel((RUN << 16) | RUN, &dma->control);
  1674. /* Make sure it gets to the controller right now */
  1675. (void)readl(&dma->control);
  1676. }
  1677. /*
  1678. * After a DMA transfer, make sure the controller is stopped
  1679. */
  1680. static int
  1681. pmac_ide_dma_end (ide_drive_t *drive)
  1682. {
  1683. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  1684. volatile struct dbdma_regs __iomem *dma;
  1685. u32 dstat;
  1686. if (pmif == NULL)
  1687. return 0;
  1688. dma = pmif->dma_regs;
  1689. drive->waiting_for_dma = 0;
  1690. dstat = readl(&dma->status);
  1691. writel(((RUN|WAKE|DEAD) << 16), &dma->control);
  1692. pmac_ide_destroy_dmatable(drive);
  1693. /* verify good dma status. we don't check for ACTIVE beeing 0. We should...
  1694. * in theory, but with ATAPI decices doing buffer underruns, that would
  1695. * cause us to disable DMA, which isn't what we want
  1696. */
  1697. return (dstat & (RUN|DEAD)) != RUN;
  1698. }
  1699. /*
  1700. * Check out that the interrupt we got was for us. We can't always know this
  1701. * for sure with those Apple interfaces (well, we could on the recent ones but
  1702. * that's not implemented yet), on the other hand, we don't have shared interrupts
  1703. * so it's not really a problem
  1704. */
  1705. static int
  1706. pmac_ide_dma_test_irq (ide_drive_t *drive)
  1707. {
  1708. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  1709. volatile struct dbdma_regs __iomem *dma;
  1710. unsigned long status, timeout;
  1711. if (pmif == NULL)
  1712. return 0;
  1713. dma = pmif->dma_regs;
  1714. /* We have to things to deal with here:
  1715. *
  1716. * - The dbdma won't stop if the command was started
  1717. * but completed with an error without transferring all
  1718. * datas. This happens when bad blocks are met during
  1719. * a multi-block transfer.
  1720. *
  1721. * - The dbdma fifo hasn't yet finished flushing to
  1722. * to system memory when the disk interrupt occurs.
  1723. *
  1724. */
  1725. /* If ACTIVE is cleared, the STOP command have passed and
  1726. * transfer is complete.
  1727. */
  1728. status = readl(&dma->status);
  1729. if (!(status & ACTIVE))
  1730. return 1;
  1731. if (!drive->waiting_for_dma)
  1732. printk(KERN_WARNING "ide%d, ide_dma_test_irq \
  1733. called while not waiting\n", HWIF(drive)->index);
  1734. /* If dbdma didn't execute the STOP command yet, the
  1735. * active bit is still set. We consider that we aren't
  1736. * sharing interrupts (which is hopefully the case with
  1737. * those controllers) and so we just try to flush the
  1738. * channel for pending data in the fifo
  1739. */
  1740. udelay(1);
  1741. writel((FLUSH << 16) | FLUSH, &dma->control);
  1742. timeout = 0;
  1743. for (;;) {
  1744. udelay(1);
  1745. status = readl(&dma->status);
  1746. if ((status & FLUSH) == 0)
  1747. break;
  1748. if (++timeout > 100) {
  1749. printk(KERN_WARNING "ide%d, ide_dma_test_irq \
  1750. timeout flushing channel\n", HWIF(drive)->index);
  1751. break;
  1752. }
  1753. }
  1754. return 1;
  1755. }
  1756. static int
  1757. pmac_ide_dma_host_off (ide_drive_t *drive)
  1758. {
  1759. return 0;
  1760. }
  1761. static int
  1762. pmac_ide_dma_host_on (ide_drive_t *drive)
  1763. {
  1764. return 0;
  1765. }
  1766. static int
  1767. pmac_ide_dma_lostirq (ide_drive_t *drive)
  1768. {
  1769. pmac_ide_hwif_t* pmif = (pmac_ide_hwif_t *)HWIF(drive)->hwif_data;
  1770. volatile struct dbdma_regs __iomem *dma;
  1771. unsigned long status;
  1772. if (pmif == NULL)
  1773. return 0;
  1774. dma = pmif->dma_regs;
  1775. status = readl(&dma->status);
  1776. printk(KERN_ERR "ide-pmac lost interrupt, dma status: %lx\n", status);
  1777. return 0;
  1778. }
  1779. /*
  1780. * Allocate the data structures needed for using DMA with an interface
  1781. * and fill the proper list of functions pointers
  1782. */
  1783. static void __init
  1784. pmac_ide_setup_dma(pmac_ide_hwif_t *pmif, ide_hwif_t *hwif)
  1785. {
  1786. /* We won't need pci_dev if we switch to generic consistent
  1787. * DMA routines ...
  1788. */
  1789. if (hwif->pci_dev == NULL)
  1790. return;
  1791. /*
  1792. * Allocate space for the DBDMA commands.
  1793. * The +2 is +1 for the stop command and +1 to allow for
  1794. * aligning the start address to a multiple of 16 bytes.
  1795. */
  1796. pmif->dma_table_cpu = (struct dbdma_cmd*)pci_alloc_consistent(
  1797. hwif->pci_dev,
  1798. (MAX_DCMDS + 2) * sizeof(struct dbdma_cmd),
  1799. &hwif->dmatable_dma);
  1800. if (pmif->dma_table_cpu == NULL) {
  1801. printk(KERN_ERR "%s: unable to allocate DMA command list\n",
  1802. hwif->name);
  1803. return;
  1804. }
  1805. hwif->ide_dma_off_quietly = &__ide_dma_off_quietly;
  1806. hwif->ide_dma_on = &__ide_dma_on;
  1807. hwif->ide_dma_check = &pmac_ide_dma_check;
  1808. hwif->dma_setup = &pmac_ide_dma_setup;
  1809. hwif->dma_exec_cmd = &pmac_ide_dma_exec_cmd;
  1810. hwif->dma_start = &pmac_ide_dma_start;
  1811. hwif->ide_dma_end = &pmac_ide_dma_end;
  1812. hwif->ide_dma_test_irq = &pmac_ide_dma_test_irq;
  1813. hwif->ide_dma_host_off = &pmac_ide_dma_host_off;
  1814. hwif->ide_dma_host_on = &pmac_ide_dma_host_on;
  1815. hwif->ide_dma_timeout = &__ide_dma_timeout;
  1816. hwif->ide_dma_lostirq = &pmac_ide_dma_lostirq;
  1817. hwif->atapi_dma = 1;
  1818. switch(pmif->kind) {
  1819. case controller_sh_ata6:
  1820. hwif->ultra_mask = pmif->cable_80 ? 0x7f : 0x07;
  1821. hwif->mwdma_mask = 0x07;
  1822. hwif->swdma_mask = 0x00;
  1823. break;
  1824. case controller_un_ata6:
  1825. case controller_k2_ata6:
  1826. hwif->ultra_mask = pmif->cable_80 ? 0x3f : 0x07;
  1827. hwif->mwdma_mask = 0x07;
  1828. hwif->swdma_mask = 0x00;
  1829. break;
  1830. case controller_kl_ata4:
  1831. hwif->ultra_mask = pmif->cable_80 ? 0x1f : 0x07;
  1832. hwif->mwdma_mask = 0x07;
  1833. hwif->swdma_mask = 0x00;
  1834. break;
  1835. default:
  1836. hwif->ultra_mask = 0x00;
  1837. hwif->mwdma_mask = 0x07;
  1838. hwif->swdma_mask = 0x00;
  1839. break;
  1840. }
  1841. }
  1842. #endif /* CONFIG_BLK_DEV_IDEDMA_PMAC */